1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.mem 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import utils._ 23import utility._ 24import xiangshan.ExceptionNO._ 25import xiangshan._ 26import xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput} 27import xiangshan.backend.fu.PMPRespBundle 28import xiangshan.backend.fu.FuConfig._ 29import xiangshan.backend.ctrlblock.{DebugLsInfoBundle, LsTopdownInfo} 30import xiangshan.backend.rob.RobPtr 31import xiangshan.backend.ctrlblock.DebugLsInfoBundle 32import xiangshan.backend.fu.util.SdtrigExt 33 34import xiangshan.cache._ 35import xiangshan.cache.wpu.ReplayCarry 36import xiangshan.cache.mmu._ 37import xiangshan.mem.mdp._ 38 39class LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle 40 with HasDCacheParameters 41 with HasTlbConst 42{ 43 // mshr refill index 44 val mshr_id = UInt(log2Up(cfg.nMissEntries).W) 45 // get full data from store queue and sbuffer 46 val full_fwd = Bool() 47 // wait for data from store inst's store queue index 48 val data_inv_sq_idx = new SqPtr 49 // wait for address from store queue index 50 val addr_inv_sq_idx = new SqPtr 51 // replay carry 52 val rep_carry = new ReplayCarry(nWays) 53 // data in last beat 54 val last_beat = Bool() 55 // replay cause 56 val cause = Vec(LoadReplayCauses.allCauses, Bool()) 57 // performance debug information 58 val debug = new PerfDebugInfo 59 // tlb hint 60 val tlb_id = UInt(log2Up(loadfiltersize).W) 61 val tlb_full = Bool() 62 63 // alias 64 def mem_amb = cause(LoadReplayCauses.C_MA) 65 def tlb_miss = cause(LoadReplayCauses.C_TM) 66 def fwd_fail = cause(LoadReplayCauses.C_FF) 67 def dcache_rep = cause(LoadReplayCauses.C_DR) 68 def dcache_miss = cause(LoadReplayCauses.C_DM) 69 def wpu_fail = cause(LoadReplayCauses.C_WF) 70 def bank_conflict = cause(LoadReplayCauses.C_BC) 71 def rar_nack = cause(LoadReplayCauses.C_RAR) 72 def raw_nack = cause(LoadReplayCauses.C_RAW) 73 def nuke = cause(LoadReplayCauses.C_NK) 74 def need_rep = cause.asUInt.orR 75} 76 77 78class LoadToLsqIO(implicit p: Parameters) extends XSBundle { 79 val ldin = DecoupledIO(new LqWriteBundle) 80 val uncache = Flipped(DecoupledIO(new MemExuOutput)) 81 val ld_raw_data = Input(new LoadDataFromLQBundle) 82 val forward = new PipeLoadForwardQueryIO 83 val stld_nuke_query = new LoadNukeQueryIO 84 val ldld_nuke_query = new LoadNukeQueryIO 85 val trigger = Flipped(new LqTriggerIO) 86} 87 88class LoadToLoadIO(implicit p: Parameters) extends XSBundle { 89 val valid = Bool() 90 val data = UInt(XLEN.W) // load to load fast path is limited to ld (64 bit) used as vaddr src1 only 91 val dly_ld_err = Bool() 92} 93 94class LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle { 95 val tdata2 = Input(UInt(64.W)) 96 val matchType = Input(UInt(2.W)) 97 val tEnable = Input(Bool()) // timing is calculated before this 98 val addrHit = Output(Bool()) 99} 100 101class LoadUnit(implicit p: Parameters) extends XSModule 102 with HasLoadHelper 103 with HasPerfEvents 104 with HasDCacheParameters 105 with HasCircularQueuePtrHelper 106 with HasVLSUParameters 107 with SdtrigExt 108{ 109 val io = IO(new Bundle() { 110 // control 111 val redirect = Flipped(ValidIO(new Redirect)) 112 val csrCtrl = Flipped(new CustomCSRCtrlIO) 113 114 // int issue path 115 val ldin = Flipped(Decoupled(new MemExuInput)) 116 val ldout = Decoupled(new MemExuOutput) 117 118 // vec issue path 119 val vecldin = Flipped(Decoupled(new VecPipeBundle)) 120 val vecldout = Decoupled(new VecPipelineFeedbackIO(isVStore = false)) 121 122 // data path 123 val tlb = new TlbRequestIO(2) 124 val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now 125 val dcache = new DCacheLoadIO 126 val sbuffer = new LoadForwardQueryIO 127 val lsq = new LoadToLsqIO 128 val tl_d_channel = Input(new DcacheToLduForwardIO) 129 val forward_mshr = Flipped(new LduToMissqueueForwardIO) 130 // val refill = Flipped(ValidIO(new Refill)) 131 val l2_hint = Input(Valid(new L2ToL1Hint)) 132 val tlb_hint = Flipped(new TlbHintReq) 133 // fast wakeup 134 // TODO: implement vector fast wakeup 135 val fast_uop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2 136 137 // trigger 138 val trigger = Vec(TriggerNum, new LoadUnitTriggerIO) 139 140 // prefetch 141 val prefetch_train = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to sms 142 val prefetch_train_l1 = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to stream & stride 143 // speculative for gated control 144 val s1_prefetch_spec = Output(Bool()) 145 val s2_prefetch_spec = Output(Bool()) 146 147 val prefetch_req = Flipped(ValidIO(new L1PrefetchReq)) // hardware prefetch to l1 cache req 148 val canAcceptLowConfPrefetch = Output(Bool()) 149 val canAcceptHighConfPrefetch = Output(Bool()) 150 151 // load to load fast path 152 val l2l_fwd_in = Input(new LoadToLoadIO) 153 val l2l_fwd_out = Output(new LoadToLoadIO) 154 155 val ld_fast_match = Input(Bool()) 156 val ld_fast_fuOpType = Input(UInt()) 157 val ld_fast_imm = Input(UInt(12.W)) 158 159 // rs feedback 160 val wakeup = ValidIO(new DynInst) 161 val feedback_fast = ValidIO(new RSFeedback) // stage 2 162 val feedback_slow = ValidIO(new RSFeedback) // stage 3 163 val ldCancel = Output(new LoadCancelIO()) // use to cancel the uops waked by this load, and cancel load 164 165 // load ecc error 166 val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different 167 168 // schedule error query 169 val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryIO))) 170 171 // queue-based replay 172 val replay = Flipped(Decoupled(new LsPipelineBundle)) 173 val lq_rep_full = Input(Bool()) 174 175 // misc 176 val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch 177 178 // Load fast replay path 179 val fast_rep_in = Flipped(Decoupled(new LqWriteBundle)) 180 val fast_rep_out = Decoupled(new LqWriteBundle) 181 182 // Load RAR rollback 183 val rollback = Valid(new Redirect) 184 185 // perf 186 val debug_ls = Output(new DebugLsInfoBundle) 187 val lsTopdownInfo = Output(new LsTopdownInfo) 188 val correctMissTrain = Input(Bool()) 189 }) 190 191 val s1_ready, s2_ready, s3_ready = WireInit(false.B) 192 193 // Pipeline 194 // -------------------------------------------------------------------------------- 195 // stage 0 196 // -------------------------------------------------------------------------------- 197 // generate addr, use addr to query DCache and DTLB 198 val s0_valid = Wire(Bool()) 199 val s0_mmio_select = Wire(Bool()) 200 val s0_kill = Wire(Bool()) 201 val s0_can_go = s1_ready 202 val s0_fire = s0_valid && s0_can_go 203 val s0_mmio_fire = s0_mmio_select && s0_can_go 204 val s0_out = Wire(new LqWriteBundle) 205 val s0_tlb_vaddr = Wire(UInt(VAddrBits.W)) 206 val s0_dcache_vaddr = Wire(UInt(VAddrBits.W)) 207 208 // flow source bundle 209 class FlowSource extends Bundle { 210 val vaddr = UInt(VAddrBits.W) 211 val mask = UInt((VLEN/8).W) 212 val uop = new DynInst 213 val try_l2l = Bool() 214 val has_rob_entry = Bool() 215 val rep_carry = new ReplayCarry(nWays) 216 val mshrid = UInt(log2Up(cfg.nMissEntries).W) 217 val isFirstIssue = Bool() 218 val fast_rep = Bool() 219 val ld_rep = Bool() 220 val l2l_fwd = Bool() 221 val prf = Bool() 222 val prf_rd = Bool() 223 val prf_wr = Bool() 224 val sched_idx = UInt(log2Up(LoadQueueReplaySize+1).W) 225 val hlv = Bool() 226 val hlvx = Bool() 227 // Record the issue port idx of load issue queue. This signal is used by load cancel. 228 val deqPortIdx = UInt(log2Ceil(LoadPipelineWidth).W) 229 // vec only 230 val isvec = Bool() 231 val is128bit = Bool() 232 val uop_unit_stride_fof = Bool() 233 val reg_offset = UInt(vOffsetBits.W) 234 val vecActive = Bool() // 1: vector active element or scala mem operation, 0: vector not active element 235 val is_first_ele = Bool() 236 // val flowPtr = new VlflowPtr 237 val usSecondInv = Bool() 238 val mbIndex = UInt(vlmBindexBits.W) 239 val elemIdx = UInt(elemIdxBits.W) 240 val elemIdxInsideVd = UInt(elemIdxBits.W) 241 val alignedType = UInt(alignTypeBits.W) 242 } 243 val s0_sel_src = Wire(new FlowSource) 244 245 // load flow select/gen 246 // src0: super load replayed by LSQ (cache miss replay) (io.replay) 247 // src1: fast load replay (io.fast_rep_in) 248 // src2: mmio (io.lsq.uncache) 249 // src3: load replayed by LSQ (io.replay) 250 // src4: hardware prefetch from prefetchor (high confidence) (io.prefetch) 251 // NOTE: Now vec/int loads are sent from same RS 252 // A vec load will be splited into multiple uops, 253 // so as long as one uop is issued, 254 // the other uops should have higher priority 255 // src5: vec read from RS (io.vecldin) 256 // src6: int read / software prefetch first issue from RS (io.in) 257 // src7: load try pointchaising when no issued or replayed load (io.fastpath) 258 // src8: hardware prefetch from prefetchor (high confidence) (io.prefetch) 259 // priority: high to low 260 val s0_rep_stall = io.ldin.valid && isAfter(io.replay.bits.uop.robIdx, io.ldin.bits.uop.robIdx) 261 val s0_super_ld_rep_valid = io.replay.valid && io.replay.bits.forward_tlDchannel 262 val s0_ld_fast_rep_valid = io.fast_rep_in.valid 263 val s0_ld_mmio_valid = io.lsq.uncache.valid 264 val s0_ld_rep_valid = io.replay.valid && !io.replay.bits.forward_tlDchannel && !s0_rep_stall 265 val s0_high_conf_prf_valid = io.prefetch_req.valid && io.prefetch_req.bits.confidence > 0.U 266 val s0_vec_iss_valid = io.vecldin.valid 267 val s0_int_iss_valid = io.ldin.valid // int flow first issue or software prefetch 268 val s0_l2l_fwd_valid = io.l2l_fwd_in.valid 269 val s0_low_conf_prf_valid = io.prefetch_req.valid && io.prefetch_req.bits.confidence === 0.U 270 dontTouch(s0_super_ld_rep_valid) 271 dontTouch(s0_ld_fast_rep_valid) 272 dontTouch(s0_ld_mmio_valid) 273 dontTouch(s0_ld_rep_valid) 274 dontTouch(s0_high_conf_prf_valid) 275 dontTouch(s0_vec_iss_valid) 276 dontTouch(s0_int_iss_valid) 277 dontTouch(s0_l2l_fwd_valid) 278 dontTouch(s0_low_conf_prf_valid) 279 280 // load flow source ready 281 val s0_super_ld_rep_ready = WireInit(true.B) 282 val s0_ld_fast_rep_ready = !s0_super_ld_rep_valid 283 val s0_ld_mmio_ready = !s0_super_ld_rep_valid && 284 !s0_ld_fast_rep_valid 285 val s0_ld_rep_ready = !s0_super_ld_rep_valid && 286 !s0_ld_fast_rep_valid && 287 !s0_ld_mmio_valid 288 val s0_high_conf_prf_ready = !s0_super_ld_rep_valid && 289 !s0_ld_fast_rep_valid && 290 !s0_ld_mmio_valid && 291 !s0_ld_rep_valid 292 293 val s0_vec_iss_ready = !s0_super_ld_rep_valid && 294 !s0_ld_fast_rep_valid && 295 !s0_ld_mmio_valid && 296 !s0_ld_rep_valid && 297 !s0_high_conf_prf_valid 298 299 val s0_int_iss_ready = !s0_super_ld_rep_valid && 300 !s0_ld_fast_rep_valid && 301 !s0_ld_mmio_valid && 302 !s0_ld_rep_valid && 303 !s0_high_conf_prf_valid && 304 !s0_vec_iss_valid 305 306 val s0_l2l_fwd_ready = !s0_super_ld_rep_valid && 307 !s0_ld_fast_rep_valid && 308 !s0_ld_mmio_valid && 309 !s0_ld_rep_valid && 310 !s0_high_conf_prf_valid && 311 !s0_int_iss_valid && 312 !s0_vec_iss_valid 313 314 val s0_low_conf_prf_ready = !s0_super_ld_rep_valid && 315 !s0_ld_fast_rep_valid && 316 !s0_ld_mmio_valid && 317 !s0_ld_rep_valid && 318 !s0_high_conf_prf_valid && 319 !s0_int_iss_valid && 320 !s0_vec_iss_valid && 321 !s0_l2l_fwd_valid 322 dontTouch(s0_super_ld_rep_ready) 323 dontTouch(s0_ld_fast_rep_ready) 324 dontTouch(s0_ld_mmio_ready) 325 dontTouch(s0_ld_rep_ready) 326 dontTouch(s0_high_conf_prf_ready) 327 dontTouch(s0_vec_iss_ready) 328 dontTouch(s0_int_iss_ready) 329 dontTouch(s0_l2l_fwd_ready) 330 dontTouch(s0_low_conf_prf_ready) 331 332 // load flow source select (OH) 333 val s0_super_ld_rep_select = s0_super_ld_rep_valid && s0_super_ld_rep_ready 334 val s0_ld_fast_rep_select = s0_ld_fast_rep_valid && s0_ld_fast_rep_ready 335 val s0_ld_mmio_select = s0_ld_mmio_valid && s0_ld_mmio_ready 336 val s0_ld_rep_select = s0_ld_rep_valid && s0_ld_rep_ready 337 val s0_hw_prf_select = s0_high_conf_prf_ready && s0_high_conf_prf_valid || 338 s0_low_conf_prf_ready && s0_low_conf_prf_valid 339 val s0_vec_iss_select = s0_vec_iss_ready && s0_vec_iss_valid 340 val s0_int_iss_select = s0_int_iss_ready && s0_int_iss_valid 341 val s0_l2l_fwd_select = s0_l2l_fwd_ready && s0_l2l_fwd_valid 342 dontTouch(s0_super_ld_rep_select) 343 dontTouch(s0_ld_fast_rep_select) 344 dontTouch(s0_ld_mmio_select) 345 dontTouch(s0_ld_rep_select) 346 dontTouch(s0_hw_prf_select) 347 dontTouch(s0_vec_iss_select) 348 dontTouch(s0_int_iss_select) 349 dontTouch(s0_l2l_fwd_select) 350 351 s0_valid := (s0_super_ld_rep_valid || 352 s0_ld_fast_rep_valid || 353 s0_ld_rep_valid || 354 s0_high_conf_prf_valid || 355 s0_vec_iss_valid || 356 s0_int_iss_valid || 357 s0_l2l_fwd_valid || 358 s0_low_conf_prf_valid) && !s0_ld_mmio_select && io.dcache.req.ready && !s0_kill 359 360 s0_mmio_select := s0_ld_mmio_select && !s0_kill 361 362 // which is S0's out is ready and dcache is ready 363 val s0_try_ptr_chasing = s0_l2l_fwd_select 364 val s0_do_try_ptr_chasing = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready 365 val s0_ptr_chasing_vaddr = io.l2l_fwd_in.data(5, 0) +& io.ld_fast_imm(5, 0) 366 val s0_ptr_chasing_canceled = WireInit(false.B) 367 s0_kill := s0_ptr_chasing_canceled 368 369 // prefetch related ctrl signal 370 io.canAcceptLowConfPrefetch := s0_low_conf_prf_ready && io.dcache.req.ready 371 io.canAcceptHighConfPrefetch := s0_high_conf_prf_ready && io.dcache.req.ready 372 373 // query DTLB 374 io.tlb.req.valid := s0_valid && !s0_hw_prf_select // if is hardware prefetch, don't send valid to tlb, but need no_translate 375 io.tlb.req.bits.cmd := Mux(s0_sel_src.prf, 376 Mux(s0_sel_src.prf_wr, TlbCmd.write, TlbCmd.read), 377 TlbCmd.read 378 ) 379 io.tlb.req.bits.vaddr := s0_tlb_vaddr 380 io.tlb.req.bits.hyperinst := s0_sel_src.hlv 381 io.tlb.req.bits.hlvx := s0_sel_src.hlvx 382 io.tlb.req.bits.size := Mux(s0_sel_src.isvec, s0_sel_src.alignedType(2,0), LSUOpType.size(s0_sel_src.uop.fuOpType)) 383 io.tlb.req.bits.kill := s0_kill 384 io.tlb.req.bits.memidx.is_ld := true.B 385 io.tlb.req.bits.memidx.is_st := false.B 386 io.tlb.req.bits.memidx.idx := s0_sel_src.uop.lqIdx.value 387 io.tlb.req.bits.debug.robIdx := s0_sel_src.uop.robIdx 388 io.tlb.req.bits.no_translate := s0_hw_prf_select // hw b.reqetch addr does not need to be translated, need this signal for pmp check 389 io.tlb.req.bits.debug.pc := s0_sel_src.uop.pc 390 io.tlb.req.bits.debug.isFirstIssue := s0_sel_src.isFirstIssue 391 392 // query DCache 393 io.dcache.req.valid := s0_valid 394 io.dcache.req.bits.cmd := Mux(s0_sel_src.prf_rd, 395 MemoryOpConstants.M_PFR, 396 Mux(s0_sel_src.prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD) 397 ) 398 io.dcache.req.bits.vaddr := s0_dcache_vaddr 399 io.dcache.req.bits.mask := s0_sel_src.mask 400 io.dcache.req.bits.data := DontCare 401 io.dcache.req.bits.isFirstIssue := s0_sel_src.isFirstIssue 402 io.dcache.req.bits.instrtype := Mux(s0_sel_src.prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U) 403 io.dcache.req.bits.debug_robIdx := s0_sel_src.uop.robIdx.value 404 io.dcache.req.bits.replayCarry := s0_sel_src.rep_carry 405 io.dcache.req.bits.id := DontCare // TODO: update cache meta 406 io.dcache.req.bits.lqIdx := s0_sel_src.uop.lqIdx 407 io.dcache.pf_source := Mux(s0_hw_prf_select, io.prefetch_req.bits.pf_source.value, L1_HW_PREFETCH_NULL) 408 io.dcache.is128Req := s0_sel_src.is128bit 409 410 // load flow priority mux 411 def fromNullSource(): FlowSource = { 412 val out = WireInit(0.U.asTypeOf(new FlowSource)) 413 out 414 } 415 416 def fromFastReplaySource(src: LqWriteBundle): FlowSource = { 417 val out = WireInit(0.U.asTypeOf(new FlowSource)) 418 out.mask := src.mask 419 out.uop := src.uop 420 out.try_l2l := false.B 421 out.has_rob_entry := src.hasROBEntry 422 out.rep_carry := src.rep_info.rep_carry 423 out.mshrid := src.rep_info.mshr_id 424 out.isFirstIssue := false.B 425 out.fast_rep := true.B 426 out.ld_rep := src.isLoadReplay 427 out.l2l_fwd := false.B 428 out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec 429 out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 430 out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 431 out.sched_idx := src.schedIndex 432 out.isvec := src.isvec 433 out.is128bit := src.is128bit 434 out.uop_unit_stride_fof := src.uop_unit_stride_fof 435 out.reg_offset := src.reg_offset 436 out.vecActive := src.vecActive 437 out.is_first_ele := src.is_first_ele 438 out.usSecondInv := src.usSecondInv 439 out.mbIndex := src.mbIndex 440 out.elemIdx := src.elemIdx 441 out.elemIdxInsideVd := src.elemIdxInsideVd 442 out.alignedType := src.alignedType 443 out.hlv := LSUOpType.isHlv(src.uop.fuOpType) 444 out.hlvx := LSUOpType.isHlvx(src.uop.fuOpType) 445 out 446 } 447 448 // TODO: implement vector mmio 449 def fromMmioSource(src: MemExuOutput) = { 450 val out = WireInit(0.U.asTypeOf(new FlowSource)) 451 out.mask := 0.U 452 out.uop := src.uop 453 out.try_l2l := false.B 454 out.has_rob_entry := false.B 455 out.rep_carry := 0.U.asTypeOf(out.rep_carry) 456 out.mshrid := 0.U 457 out.isFirstIssue := false.B 458 out.fast_rep := false.B 459 out.ld_rep := false.B 460 out.l2l_fwd := false.B 461 out.prf := false.B 462 out.prf_rd := false.B 463 out.prf_wr := false.B 464 out.sched_idx := 0.U 465 out.hlv := LSUOpType.isHlv(src.uop.fuOpType) 466 out.hlvx := LSUOpType.isHlvx(src.uop.fuOpType) 467 out.vecActive := true.B 468 out 469 } 470 471 def fromNormalReplaySource(src: LsPipelineBundle): FlowSource = { 472 val out = WireInit(0.U.asTypeOf(new FlowSource)) 473 out.mask := Mux(src.isvec, src.mask, genVWmask(src.vaddr, src.uop.fuOpType(1, 0))) 474 out.uop := src.uop 475 out.try_l2l := false.B 476 out.has_rob_entry := true.B 477 out.rep_carry := src.replayCarry 478 out.mshrid := src.mshrid 479 out.isFirstIssue := false.B 480 out.fast_rep := false.B 481 out.ld_rep := true.B 482 out.l2l_fwd := false.B 483 out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec 484 out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 485 out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 486 out.sched_idx := src.schedIndex 487 out.isvec := src.isvec 488 out.is128bit := src.is128bit 489 out.uop_unit_stride_fof := src.uop_unit_stride_fof 490 out.reg_offset := src.reg_offset 491 out.vecActive := src.vecActive 492 out.is_first_ele := src.is_first_ele 493 out.usSecondInv := src.usSecondInv 494 out.mbIndex := src.mbIndex 495 out.elemIdx := src.elemIdx 496 out.elemIdxInsideVd := src.elemIdxInsideVd 497 out.alignedType := src.alignedType 498 out.hlv := LSUOpType.isHlv(src.uop.fuOpType) 499 out.hlvx := LSUOpType.isHlvx(src.uop.fuOpType) 500 out 501 } 502 503 // TODO: implement vector prefetch 504 def fromPrefetchSource(src: L1PrefetchReq): FlowSource = { 505 val out = WireInit(0.U.asTypeOf(new FlowSource)) 506 out.mask := 0.U 507 out.uop := DontCare 508 out.try_l2l := false.B 509 out.has_rob_entry := false.B 510 out.rep_carry := 0.U.asTypeOf(out.rep_carry) 511 out.mshrid := 0.U 512 out.isFirstIssue := false.B 513 out.fast_rep := false.B 514 out.ld_rep := false.B 515 out.l2l_fwd := false.B 516 out.prf := true.B 517 out.prf_rd := !src.is_store 518 out.prf_wr := src.is_store 519 out.sched_idx := 0.U 520 out 521 } 522 523 def fromVecIssueSource(src: VecPipeBundle): FlowSource = { 524 val out = WireInit(0.U.asTypeOf(new FlowSource)) 525 out.mask := src.mask 526 out.uop := src.uop 527 out.try_l2l := false.B 528 out.has_rob_entry := true.B 529 // TODO: VLSU, implement replay carry 530 out.rep_carry := 0.U.asTypeOf(out.rep_carry) 531 out.mshrid := 0.U 532 // TODO: VLSU, implement first issue 533// out.isFirstIssue := src.isFirstIssue 534 out.fast_rep := false.B 535 out.ld_rep := false.B 536 out.l2l_fwd := false.B 537 out.prf := false.B 538 out.prf_rd := false.B 539 out.prf_wr := false.B 540 out.sched_idx := 0.U 541 // Vector load interface 542 out.isvec := true.B 543 // vector loads only access a single element at a time, so 128-bit path is not used for now 544 out.is128bit := is128Bit(src.alignedType) 545 out.uop_unit_stride_fof := src.uop_unit_stride_fof 546 // out.rob_idx_valid := src.rob_idx_valid 547 // out.inner_idx := src.inner_idx 548 // out.rob_idx := src.rob_idx 549 out.reg_offset := src.reg_offset 550 // out.offset := src.offset 551 out.vecActive := src.vecActive 552 out.is_first_ele := src.is_first_ele 553 // out.flowPtr := src.flowPtr 554 out.usSecondInv := src.usSecondInv 555 out.mbIndex := src.mBIndex 556 out.elemIdx := src.elemIdx 557 out.elemIdxInsideVd := src.elemIdxInsideVd 558 out.alignedType := src.alignedType 559 out.hlv := false.B 560 out.hlvx := false.B 561 out 562 } 563 564 def fromIntIssueSource(src: MemExuInput): FlowSource = { 565 val out = WireInit(0.U.asTypeOf(new FlowSource)) 566 val addr = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits) 567 out.mask := genVWmask(addr, src.uop.fuOpType(1,0)) 568 out.uop := src.uop 569 out.try_l2l := false.B 570 out.has_rob_entry := true.B 571 out.rep_carry := 0.U.asTypeOf(out.rep_carry) 572 out.mshrid := 0.U 573 out.isFirstIssue := true.B 574 out.fast_rep := false.B 575 out.ld_rep := false.B 576 out.l2l_fwd := false.B 577 out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) 578 out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 579 out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 580 out.sched_idx := 0.U 581 out.hlv := LSUOpType.isHlv(src.uop.fuOpType) 582 out.hlvx := LSUOpType.isHlvx(src.uop.fuOpType) 583 out.vecActive := true.B // true for scala load 584 out 585 } 586 587 // TODO: implement vector l2l 588 def fromLoadToLoadSource(src: LoadToLoadIO): FlowSource = { 589 val out = WireInit(0.U.asTypeOf(new FlowSource)) 590 out.mask := genVWmask(0.U, LSUOpType.ld) 591 // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding. 592 // Assume the pointer chasing is always ld. 593 out.uop.fuOpType := LSUOpType.ld 594 out.try_l2l := true.B 595 // we dont care out.isFirstIssue and out.rsIdx and s0_sqIdx in S0 when trying pointchasing 596 // because these signals will be updated in S1 597 out.has_rob_entry := false.B 598 out.mshrid := 0.U 599 out.rep_carry := 0.U.asTypeOf(out.rep_carry) 600 out.isFirstIssue := true.B 601 out.fast_rep := false.B 602 out.ld_rep := false.B 603 out.l2l_fwd := true.B 604 out.prf := false.B 605 out.prf_rd := false.B 606 out.prf_wr := false.B 607 out.sched_idx := 0.U 608 out.hlv := LSUOpType.isHlv(out.uop.fuOpType) 609 out.hlvx := LSUOpType.isHlvx(out.uop.fuOpType) 610 out 611 } 612 613 // set default 614 val s0_src_selector = Seq( 615 s0_super_ld_rep_valid, 616 s0_ld_fast_rep_valid, 617 s0_ld_mmio_valid, 618 s0_ld_rep_valid, 619 s0_high_conf_prf_valid, 620 s0_vec_iss_valid, 621 s0_int_iss_valid, 622 (if (EnableLoadToLoadForward) s0_l2l_fwd_valid else false.B), 623 s0_low_conf_prf_valid 624 ) 625 val s0_src_format = Seq( 626 fromNormalReplaySource(io.replay.bits), 627 fromFastReplaySource(io.fast_rep_in.bits), 628 fromMmioSource(io.lsq.uncache.bits), 629 fromNormalReplaySource(io.replay.bits), 630 fromPrefetchSource(io.prefetch_req.bits), 631 fromVecIssueSource(io.vecldin.bits), 632 fromIntIssueSource(io.ldin.bits), 633 (if (EnableLoadToLoadForward) fromLoadToLoadSource(io.l2l_fwd_in) else fromNullSource()), 634 fromPrefetchSource(io.prefetch_req.bits) 635 ) 636 s0_sel_src := ParallelPriorityMux(s0_src_selector, s0_src_format) 637 638 val s0_addr_selector = Seq( 639 s0_super_ld_rep_valid, 640 s0_ld_fast_rep_valid, 641 s0_ld_rep_valid, 642 s0_vec_iss_valid, 643 s0_int_iss_valid, 644 (if (EnableLoadToLoadForward) s0_l2l_fwd_valid else false.B), 645 ) 646 val s0_addr_format = Seq( 647 io.replay.bits.vaddr, 648 io.fast_rep_in.bits.vaddr, 649 io.replay.bits.vaddr, 650 io.vecldin.bits.vaddr, 651 io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits), 652 (if (EnableLoadToLoadForward) Cat(io.l2l_fwd_in.data(XLEN-1, 6), s0_ptr_chasing_vaddr(5,0)) else 0.U(VAddrBits.W)), 653 ) 654 s0_tlb_vaddr := ParallelPriorityMux(s0_addr_selector, s0_addr_format) 655 s0_dcache_vaddr := Mux(s0_hw_prf_select, io.prefetch_req.bits.getVaddr(), s0_tlb_vaddr) 656 657 // address align check 658 val s0_addr_aligned = LookupTree(Mux(s0_sel_src.isvec, s0_sel_src.alignedType(1,0), s0_sel_src.uop.fuOpType(1, 0)), List( 659 "b00".U -> true.B, //b 660 "b01".U -> (s0_dcache_vaddr(0) === 0.U), //h 661 "b10".U -> (s0_dcache_vaddr(1, 0) === 0.U), //w 662 "b11".U -> (s0_dcache_vaddr(2, 0) === 0.U) //d 663 )) 664 XSError(s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U && s0_sel_src.alignedType(2), "unit-stride 128 bit element is not aligned!") 665 666 // accept load flow if dcache ready (tlb is always ready) 667 // TODO: prefetch need writeback to loadQueueFlag 668 s0_out := DontCare 669 s0_out.vaddr := s0_dcache_vaddr 670 s0_out.mask := s0_sel_src.mask 671 s0_out.uop := s0_sel_src.uop 672 s0_out.isFirstIssue := s0_sel_src.isFirstIssue 673 s0_out.hasROBEntry := s0_sel_src.has_rob_entry 674 s0_out.isPrefetch := s0_sel_src.prf 675 s0_out.isHWPrefetch := s0_hw_prf_select 676 s0_out.isFastReplay := s0_sel_src.fast_rep 677 s0_out.isLoadReplay := s0_sel_src.ld_rep 678 s0_out.isFastPath := s0_sel_src.l2l_fwd 679 s0_out.mshrid := s0_sel_src.mshrid 680 s0_out.isvec := s0_sel_src.isvec 681 s0_out.is128bit := s0_sel_src.is128bit 682 s0_out.uop_unit_stride_fof := s0_sel_src.uop_unit_stride_fof 683 s0_out.paddr := io.prefetch_req.bits.paddr // only for prefetch 684 // s0_out.rob_idx_valid := s0_rob_idx_valid 685 // s0_out.inner_idx := s0_inner_idx 686 // s0_out.rob_idx := s0_rob_idx 687 s0_out.reg_offset := s0_sel_src.reg_offset 688 // s0_out.offset := s0_offset 689 s0_out.vecActive := s0_sel_src.vecActive 690 s0_out.usSecondInv := s0_sel_src.usSecondInv 691 s0_out.is_first_ele := s0_sel_src.is_first_ele 692 s0_out.elemIdx := s0_sel_src.elemIdx 693 s0_out.elemIdxInsideVd := s0_sel_src.elemIdxInsideVd 694 s0_out.alignedType := s0_sel_src.alignedType 695 s0_out.mbIndex := s0_sel_src.mbIndex 696 // s0_out.flowPtr := s0_sel_src.flowPtr 697 s0_out.uop.exceptionVec(loadAddrMisaligned) := !s0_addr_aligned && s0_sel_src.vecActive 698 s0_out.forward_tlDchannel := s0_super_ld_rep_select 699 when(io.tlb.req.valid && s0_sel_src.isFirstIssue) { 700 s0_out.uop.debugInfo.tlbFirstReqTime := GTimer() 701 }.otherwise{ 702 s0_out.uop.debugInfo.tlbFirstReqTime := s0_sel_src.uop.debugInfo.tlbFirstReqTime 703 } 704 s0_out.schedIndex := s0_sel_src.sched_idx 705 706 // load fast replay 707 io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_ld_fast_rep_ready) 708 709 // mmio 710 io.lsq.uncache.ready := s0_mmio_fire 711 712 // load flow source ready 713 // cache missed load has highest priority 714 // always accept cache missed load flow from load replay queue 715 io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_ld_rep_ready && !s0_rep_stall || s0_super_ld_rep_select)) 716 717 // accept load flow from rs when: 718 // 1) there is no lsq-replayed load 719 // 2) there is no fast replayed load 720 // 3) there is no high confidence prefetch request 721 io.vecldin.ready := s0_can_go && io.dcache.req.ready && s0_vec_iss_ready 722 io.ldin.ready := s0_can_go && io.dcache.req.ready && s0_int_iss_ready 723 724 // for hw prefetch load flow feedback, to be added later 725 // io.prefetch_in.ready := s0_hw_prf_select 726 727 // dcache replacement extra info 728 // TODO: should prefetch load update replacement? 729 io.dcache.replacementUpdated := Mux(s0_ld_rep_select || s0_super_ld_rep_select, io.replay.bits.replacementUpdated, false.B) 730 731 // load wakeup 732 // TODO: vector load wakeup? 733 io.wakeup.valid := !s0_sel_src.isvec && s0_fire && (s0_super_ld_rep_select || s0_ld_fast_rep_select || s0_ld_rep_select || s0_int_iss_select) || s0_mmio_fire 734 io.wakeup.bits := s0_out.uop 735 736 XSDebug(io.dcache.req.fire, 737 p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_sel_src.uop.pc)}, vaddr ${Hexadecimal(s0_dcache_vaddr)}\n" 738 ) 739 XSDebug(s0_valid, 740 p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, lId ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " + 741 p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n") 742 743 // Pipeline 744 // -------------------------------------------------------------------------------- 745 // stage 1 746 // -------------------------------------------------------------------------------- 747 // TLB resp (send paddr to dcache) 748 val s1_valid = RegInit(false.B) 749 val s1_in = Wire(new LqWriteBundle) 750 val s1_out = Wire(new LqWriteBundle) 751 val s1_kill = Wire(Bool()) 752 val s1_can_go = s2_ready 753 val s1_fire = s1_valid && !s1_kill && s1_can_go 754 val s1_vecActive = RegEnable(s0_out.vecActive, true.B, s0_fire) 755 756 s1_ready := !s1_valid || s1_kill || s2_ready 757 when (s0_fire) { s1_valid := true.B } 758 .elsewhen (s1_fire) { s1_valid := false.B } 759 .elsewhen (s1_kill) { s1_valid := false.B } 760 s1_in := RegEnable(s0_out, s0_fire) 761 762 val s1_fast_rep_dly_kill = RegEnable(io.fast_rep_in.bits.lateKill, io.fast_rep_in.valid) && s1_in.isFastReplay 763 val s1_fast_rep_dly_err = RegEnable(io.fast_rep_in.bits.delayedLoadError, io.fast_rep_in.valid) && s1_in.isFastReplay 764 val s1_l2l_fwd_dly_err = RegEnable(io.l2l_fwd_in.dly_ld_err, io.l2l_fwd_in.valid) && s1_in.isFastPath 765 val s1_dly_err = s1_fast_rep_dly_err || s1_l2l_fwd_dly_err 766 val s1_vaddr_hi = Wire(UInt()) 767 val s1_vaddr_lo = Wire(UInt()) 768 val s1_vaddr = Wire(UInt()) 769 val s1_paddr_dup_lsu = Wire(UInt()) 770 val s1_gpaddr_dup_lsu = Wire(UInt()) 771 val s1_paddr_dup_dcache = Wire(UInt()) 772 val s1_exception = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, LduCfg).asUInt.orR // af & pf exception were modified below. 773 val s1_tlb_miss = io.tlb.resp.bits.miss && io.tlb.resp.valid && s1_valid 774 val s1_prf = s1_in.isPrefetch 775 val s1_hw_prf = s1_in.isHWPrefetch 776 val s1_sw_prf = s1_prf && !s1_hw_prf 777 val s1_tlb_memidx = io.tlb.resp.bits.memidx 778 779 s1_vaddr_hi := s1_in.vaddr(VAddrBits - 1, 6) 780 s1_vaddr_lo := s1_in.vaddr(5, 0) 781 s1_vaddr := Cat(s1_vaddr_hi, s1_vaddr_lo) 782 s1_paddr_dup_lsu := Mux(s1_hw_prf, s1_in.paddr, io.tlb.resp.bits.paddr(0)) 783 s1_paddr_dup_dcache := Mux(s1_hw_prf, s1_in.paddr, io.tlb.resp.bits.paddr(1)) 784 s1_gpaddr_dup_lsu := Mux(s1_hw_prf, s1_in.paddr, io.tlb.resp.bits.gpaddr(0)) 785 786 when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_in.uop.lqIdx.value) { 787 // printf("load idx = %d\n", s1_tlb_memidx.idx) 788 s1_out.uop.debugInfo.tlbRespTime := GTimer() 789 } 790 791 io.tlb.req_kill := s1_kill || s1_dly_err 792 io.tlb.req.bits.pmp_addr := s1_in.paddr 793 io.tlb.resp.ready := true.B 794 795 io.dcache.s1_paddr_dup_lsu <> s1_paddr_dup_lsu 796 io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache 797 io.dcache.s1_kill := s1_kill || s1_dly_err || s1_tlb_miss || s1_exception 798 799 // store to load forwarding 800 io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf) 801 io.sbuffer.vaddr := s1_vaddr 802 io.sbuffer.paddr := s1_paddr_dup_lsu 803 io.sbuffer.uop := s1_in.uop 804 io.sbuffer.sqIdx := s1_in.uop.sqIdx 805 io.sbuffer.mask := s1_in.mask 806 io.sbuffer.pc := s1_in.uop.pc // FIXME: remove it 807 808 io.lsq.forward.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf) 809 io.lsq.forward.vaddr := s1_vaddr 810 io.lsq.forward.paddr := s1_paddr_dup_lsu 811 io.lsq.forward.uop := s1_in.uop 812 io.lsq.forward.sqIdx := s1_in.uop.sqIdx 813 io.lsq.forward.sqIdxMask := 0.U 814 io.lsq.forward.mask := s1_in.mask 815 io.lsq.forward.pc := s1_in.uop.pc // FIXME: remove it 816 817 // st-ld violation query 818 // if store unit is 128-bits memory access, need match 128-bit 819 private val s1_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || (s1_in.isvec && s1_in.is128bit))) 820 val s1_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s1_isMatch128).map{case (w, s) => {Mux(s, 821 s1_paddr_dup_lsu(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4), 822 s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}}) 823 val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => { 824 io.stld_nuke_query(w).valid && // query valid 825 isAfter(s1_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 826 s1_nuke_paddr_match(w) && // paddr match 827 (s1_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 828 })).asUInt.orR && !s1_tlb_miss 829 830 s1_out := s1_in 831 s1_out.vaddr := s1_vaddr 832 s1_out.paddr := s1_paddr_dup_lsu 833 s1_out.gpaddr := s1_gpaddr_dup_lsu 834 s1_out.tlbMiss := s1_tlb_miss 835 s1_out.ptwBack := io.tlb.resp.bits.ptwBack 836 s1_out.rep_info.debug := s1_in.uop.debugInfo 837 s1_out.rep_info.nuke := s1_nuke && !s1_sw_prf 838 s1_out.delayedLoadError := s1_dly_err 839 840 when (!s1_dly_err) { 841 // current ori test will cause the case of ldest == 0, below will be modifeid in the future. 842 // af & pf exception were modified 843 s1_out.uop.exceptionVec(loadPageFault) := io.tlb.resp.bits.excp(0).pf.ld && s1_vecActive && !s1_tlb_miss 844 s1_out.uop.exceptionVec(loadGuestPageFault) := io.tlb.resp.bits.excp(0).gpf.ld && !s1_tlb_miss 845 s1_out.uop.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld && s1_vecActive && !s1_tlb_miss 846 } .otherwise { 847 s1_out.uop.exceptionVec(loadPageFault) := false.B 848 s1_out.uop.exceptionVec(loadGuestPageFault) := false.B 849 s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B 850 s1_out.uop.exceptionVec(loadAccessFault) := s1_dly_err && s1_vecActive 851 } 852 853 // pointer chasing 854 val s1_try_ptr_chasing = GatedValidRegNext(s0_do_try_ptr_chasing, false.B) 855 val s1_ptr_chasing_vaddr = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing) 856 val s1_fu_op_type_not_ld = WireInit(false.B) 857 val s1_not_fast_match = WireInit(false.B) 858 val s1_addr_mismatch = WireInit(false.B) 859 val s1_addr_misaligned = WireInit(false.B) 860 val s1_fast_mismatch = WireInit(false.B) 861 val s1_ptr_chasing_canceled = WireInit(false.B) 862 val s1_cancel_ptr_chasing = WireInit(false.B) 863 864 val s1_redirect_reg = Wire(Valid(new Redirect)) 865 s1_redirect_reg.bits := RegEnable(io.redirect.bits, io.redirect.valid) 866 s1_redirect_reg.valid := GatedValidRegNext(io.redirect.valid) 867 868 s1_kill := s1_fast_rep_dly_kill || 869 s1_cancel_ptr_chasing || 870 s1_in.uop.robIdx.needFlush(io.redirect) || 871 (s1_in.uop.robIdx.needFlush(s1_redirect_reg) && !GatedValidRegNext(s0_try_ptr_chasing)) || 872 RegEnable(s0_kill, false.B, io.ldin.valid || io.vecldin.valid || io.replay.valid || io.l2l_fwd_in.valid || io.fast_rep_in.valid) 873 874 if (EnableLoadToLoadForward) { 875 // Sometimes, we need to cancel the load-load forwarding. 876 // These can be put at S0 if timing is bad at S1. 877 // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow) 878 s1_addr_mismatch := s1_ptr_chasing_vaddr(6) || 879 RegEnable(io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing) 880 // Case 1: the address is not 64-bit aligned or the fuOpType is not LD 881 s1_addr_misaligned := s1_ptr_chasing_vaddr(2, 0).orR 882 s1_fu_op_type_not_ld := io.ldin.bits.uop.fuOpType =/= LSUOpType.ld 883 // Case 2: this load-load uop is cancelled 884 s1_ptr_chasing_canceled := !io.ldin.valid 885 // Case 3: fast mismatch 886 s1_fast_mismatch := RegEnable(!io.ld_fast_match, s0_do_try_ptr_chasing) 887 888 when (s1_try_ptr_chasing) { 889 s1_cancel_ptr_chasing := s1_addr_mismatch || 890 s1_addr_misaligned || 891 s1_fu_op_type_not_ld || 892 s1_ptr_chasing_canceled || 893 s1_fast_mismatch 894 895 s1_in.uop := io.ldin.bits.uop 896 s1_in.isFirstIssue := io.ldin.bits.isFirstIssue 897 s1_vaddr_lo := s1_ptr_chasing_vaddr(5, 0) 898 s1_paddr_dup_lsu := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 899 s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 900 901 // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb) 902 s1_in.uop.debugInfo.tlbFirstReqTime := GTimer() 903 s1_in.uop.debugInfo.tlbRespTime := GTimer() 904 } 905 when (!s1_cancel_ptr_chasing) { 906 s0_ptr_chasing_canceled := s1_try_ptr_chasing && !io.replay.fire && !io.fast_rep_in.fire && !(s0_high_conf_prf_valid && io.canAcceptHighConfPrefetch) 907 when (s1_try_ptr_chasing) { 908 io.ldin.ready := true.B 909 } 910 } 911 } 912 913 // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding 914 val s1_sqIdx_mask = RegEnable(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize), s0_fire) 915 // to enable load-load, sqIdxMask must be calculated based on ldin.uop 916 // If the timing here is not OK, load-load forwarding has to be disabled. 917 // Or we calculate sqIdxMask at RS?? 918 io.lsq.forward.sqIdxMask := s1_sqIdx_mask 919 if (EnableLoadToLoadForward) { 920 when (s1_try_ptr_chasing) { 921 io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize) 922 } 923 } 924 925 io.forward_mshr.valid := s1_valid && s1_out.forward_tlDchannel 926 io.forward_mshr.mshrid := s1_out.mshrid 927 io.forward_mshr.paddr := s1_out.paddr 928 929 XSDebug(s1_valid, 930 p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " + 931 p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n") 932 933 // Pipeline 934 // -------------------------------------------------------------------------------- 935 // stage 2 936 // -------------------------------------------------------------------------------- 937 // s2: DCache resp 938 val s2_valid = RegInit(false.B) 939 val s2_in = Wire(new LqWriteBundle) 940 val s2_out = Wire(new LqWriteBundle) 941 val s2_kill = Wire(Bool()) 942 val s2_can_go = s3_ready 943 val s2_fire = s2_valid && !s2_kill && s2_can_go 944 val s2_vecActive = RegEnable(s1_out.vecActive, true.B, s1_fire) 945 val s2_isvec = RegEnable(s1_out.isvec, false.B, s1_fire) 946 val s2_data_select = genRdataOH(s2_out.uop) 947 val s2_data_select_by_offset = genDataSelectByOffset(s2_out.paddr(3, 0)) 948 949 s2_kill := s2_in.uop.robIdx.needFlush(io.redirect) 950 s2_ready := !s2_valid || s2_kill || s3_ready 951 when (s1_fire) { s2_valid := true.B } 952 .elsewhen (s2_fire) { s2_valid := false.B } 953 .elsewhen (s2_kill) { s2_valid := false.B } 954 s2_in := RegEnable(s1_out, s1_fire) 955 956 val s2_pmp = WireInit(io.pmp) 957 958 val s2_prf = s2_in.isPrefetch 959 val s2_hw_prf = s2_in.isHWPrefetch 960 961 // exception that may cause load addr to be invalid / illegal 962 // if such exception happen, that inst and its exception info 963 // will be force writebacked to rob 964 val s2_exception_vec = WireInit(s2_in.uop.exceptionVec) 965 when (!s2_in.delayedLoadError) { 966 s2_exception_vec(loadAccessFault) := (s2_in.uop.exceptionVec(loadAccessFault) || 967 s2_pmp.ld || 968 s2_isvec && s2_pmp.mmio && !s2_prf && !s2_in.tlbMiss || 969 (io.dcache.resp.bits.tag_error && GatedValidRegNext(io.csrCtrl.cache_error_enable)) 970 ) && s2_vecActive 971 } 972 973 // soft prefetch will not trigger any exception (but ecc error interrupt may 974 // be triggered) 975 when (!s2_in.delayedLoadError && (s2_prf || s2_in.tlbMiss)) { 976 s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType) 977 } 978 val s2_exception = ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR && s2_vecActive 979 980 val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr) 981 val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr) = io.forward_mshr.forward() 982 val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr) 983 984 // writeback access fault caused by ecc error / bus error 985 // * ecc data error is slow to generate, so we will not use it until load stage 3 986 // * in load stage 3, an extra signal io.load_error will be used to 987 val s2_actually_mmio = s2_pmp.mmio 988 val s2_mmio = !s2_prf && 989 s2_actually_mmio && 990 !s2_exception && 991 !s2_in.tlbMiss 992 993 val s2_full_fwd = Wire(Bool()) 994 val s2_mem_amb = s2_in.uop.storeSetHit && 995 io.lsq.forward.addrInvalid 996 997 val s2_tlb_miss = s2_in.tlbMiss 998 val s2_fwd_fail = io.lsq.forward.dataInvalid 999 val s2_dcache_miss = io.dcache.resp.bits.miss && 1000 !s2_fwd_frm_d_chan_or_mshr && 1001 !s2_full_fwd 1002 1003 val s2_mq_nack = io.dcache.s2_mq_nack && 1004 !s2_fwd_frm_d_chan_or_mshr && 1005 !s2_full_fwd 1006 1007 val s2_bank_conflict = io.dcache.s2_bank_conflict && 1008 !s2_fwd_frm_d_chan_or_mshr && 1009 !s2_full_fwd 1010 1011 val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail && 1012 !s2_fwd_frm_d_chan_or_mshr && 1013 !s2_full_fwd 1014 1015 val s2_rar_nack = io.lsq.ldld_nuke_query.req.valid && 1016 !io.lsq.ldld_nuke_query.req.ready 1017 1018 val s2_raw_nack = io.lsq.stld_nuke_query.req.valid && 1019 !io.lsq.stld_nuke_query.req.ready 1020 // st-ld violation query 1021 // NeedFastRecovery Valid when 1022 // 1. Fast recovery query request Valid. 1023 // 2. Load instruction is younger than requestors(store instructions). 1024 // 3. Physical address match. 1025 // 4. Data contains. 1026 private val s2_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || (s2_in.isvec && s2_in.is128bit))) 1027 val s2_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s2_isMatch128).map{case (w, s) => {Mux(s, 1028 s2_in.paddr(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4), 1029 s2_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}}) 1030 val s2_nuke = VecInit((0 until StorePipelineWidth).map(w => { 1031 io.stld_nuke_query(w).valid && // query valid 1032 isAfter(s2_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 1033 s2_nuke_paddr_match(w) && // paddr match 1034 (s2_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 1035 })).asUInt.orR && !s2_tlb_miss || s2_in.rep_info.nuke 1036 1037 val s2_cache_handled = io.dcache.resp.bits.handled 1038 val s2_cache_tag_error = GatedValidRegNext(io.csrCtrl.cache_error_enable) && 1039 io.dcache.resp.bits.tag_error 1040 1041 val s2_troublem = !s2_exception && 1042 !s2_mmio && 1043 !s2_prf && 1044 !s2_in.delayedLoadError 1045 1046 io.dcache.resp.ready := true.B 1047 val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_in.delayedLoadError || s2_mmio || s2_prf) 1048 assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost") 1049 1050 // fast replay require 1051 val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail)) 1052 val s2_nuke_fast_rep = !s2_mq_nack && 1053 !s2_dcache_miss && 1054 !s2_bank_conflict && 1055 !s2_wpu_pred_fail && 1056 !s2_rar_nack && 1057 !s2_raw_nack && 1058 s2_nuke 1059 1060 val s2_fast_rep = !s2_mem_amb && 1061 !s2_tlb_miss && 1062 !s2_fwd_fail && 1063 (s2_dcache_fast_rep || s2_nuke_fast_rep) && 1064 s2_troublem 1065 1066 // need allocate new entry 1067 val s2_can_query = !s2_mem_amb && 1068 !s2_tlb_miss && 1069 !s2_fwd_fail && 1070 s2_troublem 1071 1072 val s2_data_fwded = s2_dcache_miss && (s2_full_fwd || s2_cache_tag_error) 1073 1074 // ld-ld violation require 1075 io.lsq.ldld_nuke_query.req.valid := s2_valid && s2_can_query 1076 io.lsq.ldld_nuke_query.req.bits.uop := s2_in.uop 1077 io.lsq.ldld_nuke_query.req.bits.mask := s2_in.mask 1078 io.lsq.ldld_nuke_query.req.bits.paddr := s2_in.paddr 1079 io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss) 1080 1081 // st-ld violation require 1082 io.lsq.stld_nuke_query.req.valid := s2_valid && s2_can_query 1083 io.lsq.stld_nuke_query.req.bits.uop := s2_in.uop 1084 io.lsq.stld_nuke_query.req.bits.mask := s2_in.mask 1085 io.lsq.stld_nuke_query.req.bits.paddr := s2_in.paddr 1086 io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss) 1087 1088 // merge forward result 1089 // lsq has higher priority than sbuffer 1090 val s2_fwd_mask = Wire(Vec((VLEN/8), Bool())) 1091 val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W))) 1092 s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.lsq.forward.dataInvalid 1093 // generate XLEN/8 Muxs 1094 for (i <- 0 until VLEN / 8) { 1095 s2_fwd_mask(i) := io.lsq.forward.forwardMask(i) || io.sbuffer.forwardMask(i) 1096 s2_fwd_data(i) := Mux(io.lsq.forward.forwardMask(i), io.lsq.forward.forwardData(i), io.sbuffer.forwardData(i)) 1097 } 1098 1099 XSDebug(s2_fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n", 1100 s2_in.uop.pc, 1101 io.lsq.forward.forwardData.asUInt, io.lsq.forward.forwardMask.asUInt, 1102 s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt 1103 ) 1104 1105 // 1106 s2_out := s2_in 1107 s2_out.data := 0.U // data will be generated in load s3 1108 s2_out.uop.fpWen := s2_in.uop.fpWen && !s2_exception 1109 s2_out.mmio := s2_mmio 1110 s2_out.uop.flushPipe := false.B 1111 s2_out.uop.exceptionVec := s2_exception_vec 1112 s2_out.forwardMask := s2_fwd_mask 1113 s2_out.forwardData := s2_fwd_data 1114 s2_out.handledByMSHR := s2_cache_handled 1115 s2_out.miss := s2_dcache_miss && s2_troublem 1116 s2_out.feedbacked := io.feedback_fast.valid 1117 1118 // Generate replay signal caused by: 1119 // * st-ld violation check 1120 // * tlb miss 1121 // * dcache replay 1122 // * forward data invalid 1123 // * dcache miss 1124 s2_out.rep_info.mem_amb := s2_mem_amb && s2_troublem 1125 s2_out.rep_info.tlb_miss := s2_tlb_miss && s2_troublem 1126 s2_out.rep_info.fwd_fail := s2_fwd_fail && s2_troublem 1127 s2_out.rep_info.dcache_rep := s2_mq_nack && s2_troublem 1128 s2_out.rep_info.dcache_miss := s2_dcache_miss && s2_troublem 1129 s2_out.rep_info.bank_conflict := s2_bank_conflict && s2_troublem 1130 s2_out.rep_info.wpu_fail := s2_wpu_pred_fail && s2_troublem 1131 s2_out.rep_info.rar_nack := s2_rar_nack && s2_troublem 1132 s2_out.rep_info.raw_nack := s2_raw_nack && s2_troublem 1133 s2_out.rep_info.nuke := s2_nuke && s2_troublem 1134 s2_out.rep_info.full_fwd := s2_data_fwded 1135 s2_out.rep_info.data_inv_sq_idx := io.lsq.forward.dataInvalidSqIdx 1136 s2_out.rep_info.addr_inv_sq_idx := io.lsq.forward.addrInvalidSqIdx 1137 s2_out.rep_info.rep_carry := io.dcache.resp.bits.replayCarry 1138 s2_out.rep_info.mshr_id := io.dcache.resp.bits.mshr_id 1139 s2_out.rep_info.last_beat := s2_in.paddr(log2Up(refillBytes)) 1140 s2_out.rep_info.debug := s2_in.uop.debugInfo 1141 s2_out.rep_info.tlb_id := io.tlb_hint.id 1142 s2_out.rep_info.tlb_full := io.tlb_hint.full 1143 1144 // if forward fail, replay this inst from fetch 1145 val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss 1146 // if ld-ld violation is detected, replay from this inst from fetch 1147 val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss 1148 1149 // to be removed 1150 io.feedback_fast.valid := false.B 1151 io.feedback_fast.bits.hit := false.B 1152 io.feedback_fast.bits.flushState := s2_in.ptwBack 1153 io.feedback_fast.bits.robIdx := s2_in.uop.robIdx 1154 io.feedback_fast.bits.sqIdx := s2_in.uop.sqIdx 1155 io.feedback_fast.bits.lqIdx := s2_in.uop.lqIdx 1156 io.feedback_fast.bits.sourceType := RSFeedbackType.lrqFull 1157 io.feedback_fast.bits.dataInvalidSqIdx := DontCare 1158 1159 io.ldCancel.ld1Cancel := false.B 1160 1161 // fast wakeup 1162 val s1_fast_uop_valid = WireInit(false.B) 1163 s1_fast_uop_valid := 1164 !io.dcache.s1_disable_fast_wakeup && 1165 s1_valid && 1166 !s1_kill && 1167 !io.tlb.resp.bits.miss && 1168 !io.lsq.forward.dataInvalidFast 1169 io.fast_uop.valid := GatedValidRegNext(s1_fast_uop_valid) && (s2_valid && !s2_out.rep_info.need_rep && !s2_mmio) && !s2_isvec 1170 io.fast_uop.bits := RegEnable(s1_out.uop, s1_fast_uop_valid) 1171 1172 // 1173 io.s2_ptr_chasing := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, false.B, s1_fire) 1174 1175 // RegNext prefetch train for better timing 1176 // ** Now, prefetch train is valid at load s3 ** 1177 val s2_prefetch_train_valid = WireInit(false.B) 1178 s2_prefetch_train_valid := s2_valid && !s2_actually_mmio && (!s2_in.tlbMiss || s2_hw_prf) 1179 io.prefetch_train.valid := GatedValidRegNext(s2_prefetch_train_valid) 1180 io.prefetch_train.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_valid) 1181 io.prefetch_train.bits.miss := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_valid) // TODO: use trace with bank conflict? 1182 io.prefetch_train.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_valid) 1183 io.prefetch_train.bits.meta_access := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_valid) 1184 io.s1_prefetch_spec := s1_fire 1185 io.s2_prefetch_spec := s2_prefetch_train_valid 1186 1187 val s2_prefetch_train_l1_valid = WireInit(false.B) 1188 s2_prefetch_train_l1_valid := s2_valid && !s2_actually_mmio 1189 io.prefetch_train_l1.valid := GatedValidRegNext(s2_prefetch_train_l1_valid) 1190 io.prefetch_train_l1.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_l1_valid) 1191 io.prefetch_train_l1.bits.miss := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_l1_valid) 1192 io.prefetch_train_l1.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_l1_valid) 1193 io.prefetch_train_l1.bits.meta_access := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_l1_valid) 1194 if (env.FPGAPlatform){ 1195 io.dcache.s0_pc := DontCare 1196 io.dcache.s1_pc := DontCare 1197 io.dcache.s2_pc := DontCare 1198 }else{ 1199 io.dcache.s0_pc := s0_out.uop.pc 1200 io.dcache.s1_pc := s1_out.uop.pc 1201 io.dcache.s2_pc := s2_out.uop.pc 1202 } 1203 io.dcache.s2_kill := s2_pmp.ld || s2_actually_mmio || s2_kill 1204 1205 val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready 1206 val s2_ld_valid_dup = RegInit(0.U(6.W)) 1207 s2_ld_valid_dup := 0x0.U(6.W) 1208 when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) } 1209 when (s1_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) } 1210 assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch))) 1211 1212 // Pipeline 1213 // -------------------------------------------------------------------------------- 1214 // stage 3 1215 // -------------------------------------------------------------------------------- 1216 // writeback and update load queue 1217 val s3_valid = GatedValidRegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect)) 1218 val s3_in = RegEnable(s2_out, s2_fire) 1219 val s3_out = Wire(Valid(new MemExuOutput)) 1220 val s3_dcache_rep = RegEnable(s2_dcache_fast_rep && s2_troublem, false.B, s2_fire) 1221 val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire) 1222 val s3_fast_rep = Wire(Bool()) 1223 val s3_troublem = GatedValidRegNext(s2_troublem) 1224 val s3_kill = s3_in.uop.robIdx.needFlush(io.redirect) 1225 val s3_vecout = Wire(new OnlyVecExuOutput) 1226 val s3_vecActive = RegEnable(s2_out.vecActive, true.B, s2_fire) 1227 val s3_isvec = RegEnable(s2_out.isvec, false.B, s2_fire) 1228 val s3_vec_alignedType = RegEnable(s2_out.alignedType, s2_fire) 1229 val s3_vec_mBIndex = RegEnable(s2_out.mbIndex, s2_fire) 1230 val s3_mmio = Wire(Valid(new MemExuOutput)) 1231 val s3_data_select = RegEnable(s2_data_select, 0.U(s2_data_select.getWidth.W), s2_fire) 1232 val s3_data_select_by_offset = RegEnable(s2_data_select_by_offset, 0.U.asTypeOf(s2_data_select_by_offset), s2_fire) 1233 // TODO: Fix vector load merge buffer nack 1234 val s3_vec_mb_nack = Wire(Bool()) 1235 s3_vec_mb_nack := false.B 1236 XSError(s3_valid && s3_vec_mb_nack, "Merge buffer should always accept vector loads!") 1237 1238 s3_ready := !s3_valid || s3_kill || io.ldout.ready 1239 s3_mmio.valid := RegNextN(io.lsq.uncache.fire, 3, Some(false.B)) 1240 s3_mmio.bits := RegNextN(io.lsq.uncache.bits, 3) 1241 1242 // forwrad last beat 1243 val (s3_fwd_frm_d_chan, s3_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s2_valid && s2_out.forward_tlDchannel, s2_out.mshrid, s2_out.paddr) 1244 val s3_fwd_data_valid = RegEnable(s2_fwd_data_valid, false.B, s2_valid) 1245 val s3_fwd_frm_d_chan_valid = (s3_fwd_frm_d_chan && s3_fwd_data_valid && s3_in.handledByMSHR) 1246 val s3_fast_rep_canceled = io.replay.valid && io.replay.bits.forward_tlDchannel || !io.dcache.req.ready 1247 1248 // s3 load fast replay 1249 io.fast_rep_out.valid := s3_valid && s3_fast_rep && !s3_in.uop.robIdx.needFlush(io.redirect) 1250 io.fast_rep_out.bits := s3_in 1251 1252 io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && !s3_in.feedbacked 1253 // TODO: check this --by hx 1254 // io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || !io.fast_rep_out.ready) && !s3_in.feedbacked && !s3_in.lateKill 1255 io.lsq.ldin.bits := s3_in 1256 io.lsq.ldin.bits.miss := s3_in.miss && !s3_fwd_frm_d_chan_valid 1257 1258 /* <------- DANGEROUS: Don't change sequence here ! -------> */ 1259 io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools 1260 io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated 1261 io.lsq.ldin.bits.missDbUpdated := GatedValidRegNext(s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated) 1262 1263 val s3_dly_ld_err = 1264 if (EnableAccurateLoadError) { 1265 io.dcache.resp.bits.error_delayed && GatedValidRegNext(io.csrCtrl.cache_error_enable) && s3_troublem 1266 } else { 1267 WireInit(false.B) 1268 } 1269 io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid 1270 io.lsq.ldin.bits.dcacheRequireReplay := s3_dcache_rep 1271 io.fast_rep_out.bits.delayedLoadError := s3_dly_ld_err 1272 1273 val s3_vp_match_fail = GatedValidRegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid) && s3_troublem 1274 val s3_rep_frm_fetch = s3_vp_match_fail 1275 val s3_ldld_rep_inst = 1276 io.lsq.ldld_nuke_query.resp.valid && 1277 io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch && 1278 GatedValidRegNext(io.csrCtrl.ldld_vio_check_enable) 1279 val s3_flushPipe = s3_ldld_rep_inst 1280 1281 val s3_rep_info = WireInit(s3_in.rep_info) 1282 s3_rep_info.dcache_miss := s3_in.rep_info.dcache_miss && !s3_fwd_frm_d_chan_valid 1283 val s3_sel_rep_cause = PriorityEncoderOH(s3_rep_info.cause.asUInt) 1284 1285 val s3_exception = ExceptionNO.selectByFu(s3_in.uop.exceptionVec, LduCfg).asUInt.orR && s3_vecActive 1286 when (s3_exception || s3_dly_ld_err || s3_rep_frm_fetch) { 1287 io.lsq.ldin.bits.rep_info.cause := 0.U.asTypeOf(s3_rep_info.cause.cloneType) 1288 } .otherwise { 1289 io.lsq.ldin.bits.rep_info.cause := VecInit(s3_sel_rep_cause.asBools) 1290 } 1291 1292 // Int load, if hit, will be writebacked at s3 1293 s3_out.valid := s3_valid && !io.lsq.ldin.bits.rep_info.need_rep && !s3_in.mmio 1294 s3_out.bits.uop := s3_in.uop 1295 s3_out.bits.uop.exceptionVec(loadAccessFault) := (s3_dly_ld_err || s3_in.uop.exceptionVec(loadAccessFault)) && s3_vecActive 1296 s3_out.bits.uop.flushPipe := false.B 1297 s3_out.bits.uop.replayInst := s3_rep_frm_fetch || s3_flushPipe 1298 s3_out.bits.data := s3_in.data 1299 s3_out.bits.debug.isMMIO := s3_in.mmio 1300 s3_out.bits.debug.isPerfCnt := false.B 1301 s3_out.bits.debug.paddr := s3_in.paddr 1302 s3_out.bits.debug.vaddr := s3_in.vaddr 1303 1304 // Vector load, writeback to merge buffer 1305 // TODO: Add assertion in merge buffer, merge buffer must accept vec load writeback 1306 s3_vecout.isvec := s3_isvec 1307 s3_vecout.vecdata := 0.U // Data will be assigned later 1308 s3_vecout.mask := s3_in.mask 1309 // s3_vecout.rob_idx_valid := s3_in.rob_idx_valid 1310 // s3_vecout.inner_idx := s3_in.inner_idx 1311 // s3_vecout.rob_idx := s3_in.rob_idx 1312 // s3_vecout.offset := s3_in.offset 1313 s3_vecout.reg_offset := s3_in.reg_offset 1314 s3_vecout.vecActive := s3_vecActive 1315 s3_vecout.is_first_ele := s3_in.is_first_ele 1316 // s3_vecout.uopQueuePtr := DontCare // uopQueuePtr is already saved in flow queue 1317 // s3_vecout.flowPtr := s3_in.flowPtr 1318 s3_vecout.elemIdx := s3_in.elemIdx // elemIdx is already saved in flow queue // TODO: 1319 s3_vecout.elemIdxInsideVd := s3_in.elemIdxInsideVd 1320 val s3_usSecondInv = s3_in.usSecondInv 1321 1322 io.rollback.valid := s3_valid && (s3_rep_frm_fetch || s3_flushPipe) && !s3_exception 1323 io.rollback.bits := DontCare 1324 io.rollback.bits.isRVC := s3_out.bits.uop.preDecodeInfo.isRVC 1325 io.rollback.bits.robIdx := s3_out.bits.uop.robIdx 1326 io.rollback.bits.ftqIdx := s3_out.bits.uop.ftqPtr 1327 io.rollback.bits.ftqOffset := s3_out.bits.uop.ftqOffset 1328 io.rollback.bits.level := Mux(s3_rep_frm_fetch, RedirectLevel.flush, RedirectLevel.flushAfter) 1329 io.rollback.bits.cfiUpdate.target := s3_out.bits.uop.pc 1330 io.rollback.bits.debug_runahead_checkpoint_id := s3_out.bits.uop.debugInfo.runahead_checkpoint_id 1331 /* <------- DANGEROUS: Don't change sequence here ! -------> */ 1332 1333 io.lsq.ldin.bits.uop := s3_out.bits.uop 1334 1335 val s3_revoke = s3_exception || io.lsq.ldin.bits.rep_info.need_rep 1336 io.lsq.ldld_nuke_query.revoke := s3_revoke 1337 io.lsq.stld_nuke_query.revoke := s3_revoke 1338 1339 // feedback slow 1340 s3_fast_rep := GatedValidRegNext(s2_fast_rep) 1341 1342 val s3_fb_no_waiting = !s3_in.isLoadReplay && 1343 (!(s3_fast_rep && !s3_fast_rep_canceled)) && 1344 !s3_in.feedbacked 1345 1346 // feedback: scalar load will send feedback to RS 1347 // vector load will send signal to VL Merge Buffer, then send feedback at granularity of uops 1348 io.feedback_slow.valid := s3_valid && s3_fb_no_waiting && !s3_isvec 1349 io.feedback_slow.bits.hit := !s3_rep_info.need_rep || io.lsq.ldin.ready 1350 io.feedback_slow.bits.flushState := s3_in.ptwBack 1351 io.feedback_slow.bits.robIdx := s3_in.uop.robIdx 1352 io.feedback_slow.bits.sqIdx := s3_in.uop.sqIdx 1353 io.feedback_slow.bits.lqIdx := s3_in.uop.lqIdx 1354 io.feedback_slow.bits.sourceType := RSFeedbackType.lrqFull 1355 io.feedback_slow.bits.dataInvalidSqIdx := DontCare 1356 1357 io.ldCancel.ld2Cancel := s3_valid && ( 1358 io.lsq.ldin.bits.rep_info.need_rep || // exe fail or 1359 s3_in.mmio // is mmio 1360 ) && !s3_isvec 1361 1362 val s3_ld_wb_meta = Mux(s3_valid, s3_out.bits, s3_mmio.bits) 1363 1364 // data from load queue refill 1365 val s3_ld_raw_data_frm_uncache = RegNextN(io.lsq.ld_raw_data, 3) 1366 val s3_merged_data_frm_uncache = s3_ld_raw_data_frm_uncache.mergedData() 1367 val s3_picked_data_frm_uncache = LookupTree(s3_ld_raw_data_frm_uncache.addrOffset, List( 1368 "b000".U -> s3_merged_data_frm_uncache(63, 0), 1369 "b001".U -> s3_merged_data_frm_uncache(63, 8), 1370 "b010".U -> s3_merged_data_frm_uncache(63, 16), 1371 "b011".U -> s3_merged_data_frm_uncache(63, 24), 1372 "b100".U -> s3_merged_data_frm_uncache(63, 32), 1373 "b101".U -> s3_merged_data_frm_uncache(63, 40), 1374 "b110".U -> s3_merged_data_frm_uncache(63, 48), 1375 "b111".U -> s3_merged_data_frm_uncache(63, 56) 1376 )) 1377 val s3_ld_data_frm_uncache = rdataHelper(s3_ld_raw_data_frm_uncache.uop, s3_picked_data_frm_uncache) 1378 1379 // data from dcache hit 1380 val s3_ld_raw_data_frm_cache = Wire(new LoadDataFromDcacheBundle) 1381 s3_ld_raw_data_frm_cache.respDcacheData := io.dcache.resp.bits.data_delayed 1382 s3_ld_raw_data_frm_cache.forwardMask := RegEnable(s2_fwd_mask, s2_valid) 1383 s3_ld_raw_data_frm_cache.forwardData := RegEnable(s2_fwd_data, s2_valid) 1384 s3_ld_raw_data_frm_cache.uop := RegEnable(s2_out.uop, s2_valid) 1385 s3_ld_raw_data_frm_cache.addrOffset := RegEnable(s2_out.paddr(3, 0), s2_valid) 1386 s3_ld_raw_data_frm_cache.forward_D := RegEnable(s2_fwd_frm_d_chan, false.B, s2_valid) || s3_fwd_frm_d_chan_valid 1387 s3_ld_raw_data_frm_cache.forwardData_D := Mux(s3_fwd_frm_d_chan_valid, s3_fwd_data_frm_d_chan, RegEnable(s2_fwd_data_frm_d_chan, s2_valid)) 1388 s3_ld_raw_data_frm_cache.forward_mshr := RegEnable(s2_fwd_frm_mshr, false.B, s2_valid) 1389 s3_ld_raw_data_frm_cache.forwardData_mshr := RegEnable(s2_fwd_data_frm_mshr, s2_valid) 1390 s3_ld_raw_data_frm_cache.forward_result_valid := RegEnable(s2_fwd_data_valid, false.B, s2_valid) 1391 1392 val s3_merged_data_frm_cache = s3_ld_raw_data_frm_cache.mergedData() 1393 val s3_data_frm_cache = Seq( 1394 s3_merged_data_frm_cache(63, 0), 1395 s3_merged_data_frm_cache(63, 8), 1396 s3_merged_data_frm_cache(63, 16), 1397 s3_merged_data_frm_cache(63, 24), 1398 s3_merged_data_frm_cache(63, 32), 1399 s3_merged_data_frm_cache(63, 40), 1400 s3_merged_data_frm_cache(63, 48), 1401 s3_merged_data_frm_cache(63, 56), 1402 s3_merged_data_frm_cache(127, 64), 1403 s3_merged_data_frm_cache(127, 72), 1404 s3_merged_data_frm_cache(127, 80), 1405 s3_merged_data_frm_cache(127, 88), 1406 s3_merged_data_frm_cache(127, 96), 1407 s3_merged_data_frm_cache(127, 104), 1408 s3_merged_data_frm_cache(127, 112), 1409 s3_merged_data_frm_cache(127, 120) 1410 ) 1411 val s3_picked_data_frm_cache = Mux1H(s3_data_select_by_offset, s3_data_frm_cache) 1412 val s3_ld_data_frm_cache = newRdataHelper(s3_data_select, s3_picked_data_frm_cache) 1413 1414 // FIXME: add 1 cycle delay ? 1415 // io.lsq.uncache.ready := !s3_valid 1416 val s3_outexception = ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, LduCfg).asUInt.orR && s3_vecActive 1417 io.ldout.bits := s3_ld_wb_meta 1418 io.ldout.bits.data := Mux(s3_valid, s3_ld_data_frm_cache, s3_ld_data_frm_uncache) 1419 io.ldout.valid := (s3_out.valid && !s3_vecout.isvec || (s3_mmio.valid && !s3_valid)) 1420 io.ldout.bits.uop.exceptionVec := ExceptionNO.selectByFu(s3_ld_wb_meta.uop.exceptionVec, LduCfg) 1421 1422 // TODO: check this --hx 1423 // io.ldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && !s3_vecout.isvec || 1424 // io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls 1425 // io.ldout.bits.data := Mux(s3_out.valid, s3_ld_data_frm_cache, s3_ld_data_frm_uncache) 1426 // io.ldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) || 1427 // s3_mmio.valid && !s3_mmio.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid 1428 1429 // s3 load fast replay 1430 io.fast_rep_out.valid := s3_valid && s3_fast_rep 1431 io.fast_rep_out.bits := s3_in 1432 io.fast_rep_out.bits.lateKill := s3_rep_frm_fetch 1433 1434 val vecFeedback = s3_valid && s3_fb_no_waiting && s3_rep_info.need_rep && !io.lsq.ldin.ready && s3_isvec 1435 1436 // vector output 1437 io.vecldout.bits.alignedType := s3_vec_alignedType 1438 // vec feedback 1439 io.vecldout.bits.vecFeedback := vecFeedback 1440 // TODO: VLSU, uncache data logic 1441 val vecdata = rdataVecHelper(s3_vec_alignedType(1,0), s3_picked_data_frm_cache) 1442 io.vecldout.bits.vecdata.get := Mux(s3_in.is128bit, s3_merged_data_frm_cache, vecdata) 1443 io.vecldout.bits.isvec := s3_vecout.isvec 1444 io.vecldout.bits.elemIdx := s3_vecout.elemIdx 1445 io.vecldout.bits.elemIdxInsideVd.get := s3_vecout.elemIdxInsideVd 1446 io.vecldout.bits.mask := s3_vecout.mask 1447 io.vecldout.bits.reg_offset.get := s3_vecout.reg_offset 1448 io.vecldout.bits.usSecondInv := s3_usSecondInv 1449 io.vecldout.bits.mBIndex := s3_vec_mBIndex 1450 io.vecldout.bits.hit := !s3_rep_info.need_rep || io.lsq.ldin.ready 1451 io.vecldout.bits.sourceType := RSFeedbackType.lrqFull 1452 io.vecldout.bits.flushState := DontCare 1453 io.vecldout.bits.exceptionVec := ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, VlduCfg) 1454 io.vecldout.bits.vaddr := s3_in.vaddr 1455 io.vecldout.bits.mmio := DontCare 1456 1457 io.vecldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && s3_vecout.isvec || 1458 // TODO: check this, why !io.lsq.uncache.bits.isVls before? 1459 io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && io.lsq.uncache.bits.isVls 1460 //io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls 1461 1462 // fast load to load forward 1463 if (EnableLoadToLoadForward) { 1464 io.l2l_fwd_out.valid := s3_valid && !s3_in.mmio && !s3_rep_info.need_rep 1465 io.l2l_fwd_out.data := Mux(s3_in.vaddr(3), s3_merged_data_frm_cache(127, 64), s3_merged_data_frm_cache(63, 0)) 1466 io.l2l_fwd_out.dly_ld_err := s3_dly_ld_err || // ecc delayed error 1467 s3_ldld_rep_inst || 1468 s3_rep_frm_fetch 1469 } else { 1470 io.l2l_fwd_out.valid := false.B 1471 io.l2l_fwd_out.data := DontCare 1472 io.l2l_fwd_out.dly_ld_err := DontCare 1473 } 1474 1475 // trigger 1476 val last_valid_data = RegNext(RegEnable(io.ldout.bits.data, io.ldout.fire)) 1477 val hit_ld_addr_trig_hit_vec = Wire(Vec(TriggerNum, Bool())) 1478 val lq_ld_addr_trig_hit_vec = io.lsq.trigger.lqLoadAddrTriggerHitVec 1479 (0 until TriggerNum).map{i => { 1480 val tdata2 = GatedRegNext(io.trigger(i).tdata2) 1481 val matchType = RegNext(io.trigger(i).matchType) 1482 val tEnable = RegNext(io.trigger(i).tEnable) 1483 1484 hit_ld_addr_trig_hit_vec(i) := TriggerCmp(RegEnable(s2_out.vaddr, 0.U, s2_valid), tdata2, matchType, tEnable) 1485 io.trigger(i).addrHit := Mux(s3_out.valid, hit_ld_addr_trig_hit_vec(i), lq_ld_addr_trig_hit_vec(i)) 1486 }} 1487 io.lsq.trigger.hitLoadAddrTriggerHitVec := hit_ld_addr_trig_hit_vec 1488 1489 // s1 1490 io.debug_ls.s1_robIdx := s1_in.uop.robIdx.value 1491 io.debug_ls.s1_isLoadToLoadForward := s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled 1492 io.debug_ls.s1_isTlbFirstMiss := s1_fire && s1_tlb_miss && s1_in.isFirstIssue 1493 // s2 1494 io.debug_ls.s2_robIdx := s2_in.uop.robIdx.value 1495 io.debug_ls.s2_isBankConflict := s2_fire && (!s2_kill && s2_bank_conflict) 1496 io.debug_ls.s2_isDcacheFirstMiss := s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue 1497 io.debug_ls.s2_isForwardFail := s2_fire && s2_fwd_fail 1498 // s3 1499 io.debug_ls.s3_robIdx := s3_in.uop.robIdx.value 1500 io.debug_ls.s3_isReplayFast := s3_valid && s3_fast_rep && !s3_fast_rep_canceled 1501 io.debug_ls.s3_isReplayRS := RegNext(io.feedback_fast.valid && !io.feedback_fast.bits.hit) || (io.feedback_slow.valid && !io.feedback_slow.bits.hit) 1502 io.debug_ls.s3_isReplaySlow := io.lsq.ldin.valid && io.lsq.ldin.bits.rep_info.need_rep 1503 io.debug_ls.s3_isReplay := s3_valid && s3_rep_info.need_rep // include fast+slow+rs replay 1504 io.debug_ls.replayCause := s3_rep_info.cause 1505 io.debug_ls.replayCnt := 1.U 1506 1507 // Topdown 1508 io.lsTopdownInfo.s1.robIdx := s1_in.uop.robIdx.value 1509 io.lsTopdownInfo.s1.vaddr_valid := s1_valid && s1_in.hasROBEntry 1510 io.lsTopdownInfo.s1.vaddr_bits := s1_vaddr 1511 io.lsTopdownInfo.s2.robIdx := s2_in.uop.robIdx.value 1512 io.lsTopdownInfo.s2.paddr_valid := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss 1513 io.lsTopdownInfo.s2.paddr_bits := s2_in.paddr 1514 io.lsTopdownInfo.s2.first_real_miss := io.dcache.resp.bits.real_miss 1515 io.lsTopdownInfo.s2.cache_miss_en := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated 1516 1517 // perf cnt 1518 XSPerfAccumulate("s0_in_valid", io.ldin.valid) 1519 XSPerfAccumulate("s0_in_block", io.ldin.valid && !io.ldin.fire) 1520 XSPerfAccumulate("s0_vecin_valid", io.vecldin.valid) 1521 XSPerfAccumulate("s0_vecin_block", io.vecldin.valid && !io.vecldin.fire) 1522 XSPerfAccumulate("s0_in_fire_first_issue", s0_valid && s0_sel_src.isFirstIssue) 1523 XSPerfAccumulate("s0_lsq_replay_issue", io.replay.fire) 1524 XSPerfAccumulate("s0_lsq_replay_vecissue", io.replay.fire && io.replay.bits.isvec) 1525 XSPerfAccumulate("s0_ldu_fire_first_issue", io.ldin.fire && s0_sel_src.isFirstIssue) 1526 XSPerfAccumulate("s0_fast_replay_issue", io.fast_rep_in.fire) 1527 XSPerfAccumulate("s0_fast_replay_vecissue", io.fast_rep_in.fire && io.fast_rep_in.bits.isvec) 1528 XSPerfAccumulate("s0_stall_out", s0_valid && !s0_can_go) 1529 XSPerfAccumulate("s0_stall_dcache", s0_valid && !io.dcache.req.ready) 1530 XSPerfAccumulate("s0_addr_spec_success", s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12)) 1531 XSPerfAccumulate("s0_addr_spec_failed", s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12)) 1532 XSPerfAccumulate("s0_addr_spec_success_once", s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue) 1533 XSPerfAccumulate("s0_addr_spec_failed_once", s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue) 1534 XSPerfAccumulate("s0_vec_addr_vlen_aligned", s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) === 0.U) 1535 XSPerfAccumulate("s0_vec_addr_vlen_unaligned", s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U) 1536 XSPerfAccumulate("s0_forward_tl_d_channel", s0_out.forward_tlDchannel) 1537 XSPerfAccumulate("s0_hardware_prefetch_fire", s0_fire && s0_hw_prf_select) 1538 XSPerfAccumulate("s0_software_prefetch_fire", s0_fire && s0_sel_src.prf && s0_int_iss_select) 1539 XSPerfAccumulate("s0_hardware_prefetch_blocked", io.prefetch_req.valid && !s0_hw_prf_select) 1540 XSPerfAccumulate("s0_hardware_prefetch_total", io.prefetch_req.valid) 1541 1542 XSPerfAccumulate("s1_in_valid", s1_valid) 1543 XSPerfAccumulate("s1_in_fire", s1_fire) 1544 XSPerfAccumulate("s1_in_fire_first_issue", s1_fire && s1_in.isFirstIssue) 1545 XSPerfAccumulate("s1_tlb_miss", s1_fire && s1_tlb_miss) 1546 XSPerfAccumulate("s1_tlb_miss_first_issue", s1_fire && s1_tlb_miss && s1_in.isFirstIssue) 1547 XSPerfAccumulate("s1_stall_out", s1_valid && !s1_can_go) 1548 XSPerfAccumulate("s1_dly_err", s1_valid && s1_fast_rep_dly_err) 1549 1550 XSPerfAccumulate("s2_in_valid", s2_valid) 1551 XSPerfAccumulate("s2_in_fire", s2_fire) 1552 XSPerfAccumulate("s2_in_fire_first_issue", s2_fire && s2_in.isFirstIssue) 1553 XSPerfAccumulate("s2_dcache_miss", s2_fire && io.dcache.resp.bits.miss) 1554 XSPerfAccumulate("s2_dcache_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 1555 XSPerfAccumulate("s2_dcache_real_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 1556 XSPerfAccumulate("s2_full_forward", s2_fire && s2_full_fwd) 1557 XSPerfAccumulate("s2_dcache_miss_full_forward", s2_fire && s2_dcache_miss) 1558 XSPerfAccumulate("s2_fwd_frm_d_can", s2_valid && s2_fwd_frm_d_chan) 1559 XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr", s2_valid && s2_fwd_frm_d_chan_or_mshr) 1560 XSPerfAccumulate("s2_stall_out", s2_fire && !s2_can_go) 1561 XSPerfAccumulate("s2_prefetch", s2_fire && s2_prf) 1562 XSPerfAccumulate("s2_prefetch_ignored", s2_fire && s2_prf && io.dcache.s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict 1563 XSPerfAccumulate("s2_prefetch_miss", s2_fire && s2_prf && io.dcache.resp.bits.miss) // prefetch req miss in l1 1564 XSPerfAccumulate("s2_prefetch_hit", s2_fire && s2_prf && !io.dcache.resp.bits.miss) // prefetch req hit in l1 1565 XSPerfAccumulate("s2_prefetch_accept", s2_fire && s2_prf && io.dcache.resp.bits.miss && !io.dcache.s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it 1566 XSPerfAccumulate("s2_forward_req", s2_fire && s2_in.forward_tlDchannel) 1567 XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fire && s2_fwd_frm_d_chan && s2_fwd_data_valid) 1568 XSPerfAccumulate("s2_successfully_forward_mshr", s2_fire && s2_fwd_frm_mshr && s2_fwd_data_valid) 1569 1570 XSPerfAccumulate("s3_fwd_frm_d_chan", s3_valid && s3_fwd_frm_d_chan_valid) 1571 1572 XSPerfAccumulate("load_to_load_forward", s1_try_ptr_chasing && !s1_ptr_chasing_canceled) 1573 XSPerfAccumulate("load_to_load_forward_try", s1_try_ptr_chasing) 1574 XSPerfAccumulate("load_to_load_forward_fail", s1_cancel_ptr_chasing) 1575 XSPerfAccumulate("load_to_load_forward_fail_cancelled", s1_cancel_ptr_chasing && s1_ptr_chasing_canceled) 1576 XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match) 1577 XSPerfAccumulate("load_to_load_forward_fail_op_not_ld", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld) 1578 XSPerfAccumulate("load_to_load_forward_fail_addr_align", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned) 1579 XSPerfAccumulate("load_to_load_forward_fail_set_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch) 1580 1581 // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design 1582 // hardware performance counter 1583 val perfEvents = Seq( 1584 ("load_s0_in_fire ", s0_fire ), 1585 ("load_to_load_forward ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled ), 1586 ("stall_dcache ", s0_valid && s0_can_go && !io.dcache.req.ready ), 1587 ("load_s1_in_fire ", s0_fire ), 1588 ("load_s1_tlb_miss ", s1_fire && io.tlb.resp.bits.miss ), 1589 ("load_s2_in_fire ", s1_fire ), 1590 ("load_s2_dcache_miss ", s2_fire && io.dcache.resp.bits.miss ), 1591 ) 1592 generatePerfEvent() 1593 1594 when(io.ldout.fire){ 1595 XSDebug("ldout %x\n", io.ldout.bits.uop.pc) 1596 } 1597 // end 1598}