xref: /XiangShan/src/main/scala/xiangshan/mem/pipeline/HybridUnit.scala (revision d7739d9509ff7641ba33767b2e3eabe30d55c65d)
18f1fa9b1Ssfencevma/***************************************************************************************
28f1fa9b1Ssfencevma* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
38f1fa9b1Ssfencevma* Copyright (c) 2020-2021 Peng Cheng Laboratory
48f1fa9b1Ssfencevma*
58f1fa9b1Ssfencevma* XiangShan is licensed under Mulan PSL v2.
68f1fa9b1Ssfencevma* You can use this software according to the terms and conditions of the Mulan PSL v2.
78f1fa9b1Ssfencevma* You may obtain a copy of Mulan PSL v2 at:
88f1fa9b1Ssfencevma*          http://license.coscl.org.cn/MulanPSL2
98f1fa9b1Ssfencevma*
108f1fa9b1Ssfencevma* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
118f1fa9b1Ssfencevma* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
128f1fa9b1Ssfencevma* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
138f1fa9b1Ssfencevma*
148f1fa9b1Ssfencevma* See the Mulan PSL v2 for more details.
158f1fa9b1Ssfencevma***************************************************************************************/
168f1fa9b1Ssfencevma
178f1fa9b1Ssfencevmapackage xiangshan.mem
188f1fa9b1Ssfencevma
198f1fa9b1Ssfencevmaimport org.chipsalliance.cde.config.Parameters
208f1fa9b1Ssfencevmaimport chisel3._
218f1fa9b1Ssfencevmaimport chisel3.util._
228f1fa9b1Ssfencevmaimport utils._
238f1fa9b1Ssfencevmaimport utility._
248f1fa9b1Ssfencevmaimport xiangshan.ExceptionNO._
258f1fa9b1Ssfencevmaimport xiangshan._
268f1fa9b1Ssfencevmaimport xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput}
278f1fa9b1Ssfencevmaimport xiangshan.backend.fu.PMPRespBundle
288f1fa9b1Ssfencevmaimport xiangshan.backend.fu.FuConfig._
298f1fa9b1Ssfencevmaimport xiangshan.backend.ctrlblock.{DebugLsInfoBundle, LsTopdownInfo}
308f1fa9b1Ssfencevmaimport xiangshan.backend.rob.RobPtr
318f1fa9b1Ssfencevmaimport xiangshan.backend.fu._
328f1fa9b1Ssfencevmaimport xiangshan.cache._
338f1fa9b1Ssfencevmaimport xiangshan.cache.wpu.ReplayCarry
348f1fa9b1Ssfencevmaimport xiangshan.cache.mmu.{TlbCmd, TlbReq, TlbRequestIO, TlbResp}
358f1fa9b1Ssfencevmaimport xiangshan.mem.mdp._
368f1fa9b1Ssfencevma
378f1fa9b1Ssfencevmaclass HybridUnit(implicit p: Parameters) extends XSModule
388f1fa9b1Ssfencevma  with HasLoadHelper
398f1fa9b1Ssfencevma  with HasPerfEvents
408f1fa9b1Ssfencevma  with HasDCacheParameters
418f1fa9b1Ssfencevma  with HasCircularQueuePtrHelper
428f1fa9b1Ssfencevma{
438f1fa9b1Ssfencevma  val io = IO(new Bundle() {
448f1fa9b1Ssfencevma    // control
458f1fa9b1Ssfencevma    val redirect      = Flipped(ValidIO(new Redirect))
468f1fa9b1Ssfencevma    val csrCtrl       = Flipped(new CustomCSRCtrlIO)
478f1fa9b1Ssfencevma
488f1fa9b1Ssfencevma    // flow in
498f1fa9b1Ssfencevma    val lsin          = Flipped(Decoupled(new MemExuInput))
508f1fa9b1Ssfencevma
518f1fa9b1Ssfencevma    // flow out
52c1254d7eSsfencevma    val ldout = DecoupledIO(new MemExuOutput)
53c1254d7eSsfencevma    val stout = DecoupledIO(new MemExuOutput)
548f1fa9b1Ssfencevma
558f1fa9b1Ssfencevma    val ldu_io = new Bundle() {
568f1fa9b1Ssfencevma      // data path
578f1fa9b1Ssfencevma      val sbuffer       = new LoadForwardQueryIO
588f1fa9b1Ssfencevma      val lsq           = new LoadToLsqIO
598f1fa9b1Ssfencevma      val tl_d_channel  = Input(new DcacheToLduForwardIO)
608f1fa9b1Ssfencevma      val forward_mshr  = Flipped(new LduToMissqueueForwardIO)
618f1fa9b1Ssfencevma      val refill        = Flipped(ValidIO(new Refill))
628f1fa9b1Ssfencevma      val l2_hint       = Input(Valid(new L2ToL1Hint))
638f1fa9b1Ssfencevma
648f1fa9b1Ssfencevma      // fast wakeup
658f1fa9b1Ssfencevma      val fast_uop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2
668f1fa9b1Ssfencevma
678f1fa9b1Ssfencevma      // trigger
688f1fa9b1Ssfencevma      val trigger = Vec(3, new LoadUnitTriggerIO)
698f1fa9b1Ssfencevma
708f1fa9b1Ssfencevma      // load to load fast path
718f1fa9b1Ssfencevma      val l2l_fwd_in    = Input(new LoadToLoadIO)
728f1fa9b1Ssfencevma      val l2l_fwd_out   = Output(new LoadToLoadIO)
738f1fa9b1Ssfencevma
748f1fa9b1Ssfencevma      val ld_fast_match    = Input(Bool())
758f1fa9b1Ssfencevma      val ld_fast_fuOpType = Input(UInt())
768f1fa9b1Ssfencevma      val ld_fast_imm      = Input(UInt(12.W))
778f1fa9b1Ssfencevma
78*d7739d95Ssfencevma      // hardware prefetch to l1 cache req
79*d7739d95Ssfencevma      val prefetch_req    = Flipped(ValidIO(new L1PrefetchReq))
80*d7739d95Ssfencevma
818f1fa9b1Ssfencevma      // iq cancel
828f1fa9b1Ssfencevma      val ldCancel = Output(new LoadCancelIO()) // use to cancel the uops waked by this load, and cancel load
838f1fa9b1Ssfencevma
848f1fa9b1Ssfencevma      // load ecc error
858f1fa9b1Ssfencevma      val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different
868f1fa9b1Ssfencevma
878f1fa9b1Ssfencevma      // schedule error query
888f1fa9b1Ssfencevma      val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryIO)))
898f1fa9b1Ssfencevma
908f1fa9b1Ssfencevma      // queue-based replay
918f1fa9b1Ssfencevma      val replay       = Flipped(Decoupled(new LsPipelineBundle))
928f1fa9b1Ssfencevma      val lq_rep_full  = Input(Bool())
938f1fa9b1Ssfencevma
948f1fa9b1Ssfencevma      // misc
958f1fa9b1Ssfencevma      val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch
968f1fa9b1Ssfencevma
978f1fa9b1Ssfencevma      // Load fast replay path
988f1fa9b1Ssfencevma      val fast_rep_in  = Flipped(Decoupled(new LqWriteBundle))
998f1fa9b1Ssfencevma      val fast_rep_out = Decoupled(new LqWriteBundle)
1008f1fa9b1Ssfencevma
1018f1fa9b1Ssfencevma      // perf
1028f1fa9b1Ssfencevma      val debug_ls         = Output(new DebugLsInfoBundle)
1038f1fa9b1Ssfencevma      val lsTopdownInfo    = Output(new LsTopdownInfo)
1048f1fa9b1Ssfencevma    }
1058f1fa9b1Ssfencevma
1068f1fa9b1Ssfencevma    val stu_io = new Bundle() {
107*d7739d95Ssfencevma      val prefetch_req    = Flipped(DecoupledIO(new StorePrefetchReq))
1088f1fa9b1Ssfencevma      val issue           = Valid(new MemExuInput)
1098f1fa9b1Ssfencevma      val lsq             = ValidIO(new LsPipelineBundle)
1108f1fa9b1Ssfencevma      val lsq_replenish   = Output(new LsPipelineBundle())
1118f1fa9b1Ssfencevma      val stld_nuke_query = Valid(new StoreNukeQueryIO)
1128f1fa9b1Ssfencevma      val st_mask_out     = Valid(new StoreMaskBundle)
1138f1fa9b1Ssfencevma      val debug_ls        = Output(new DebugLsInfoBundle)
1148f1fa9b1Ssfencevma    }
1158f1fa9b1Ssfencevma
1166810d1e8Ssfencevma    // prefetch
1176810d1e8Ssfencevma    val prefetch_train            = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to sms
1186810d1e8Ssfencevma    val prefetch_train_l1         = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to stream & stride
1196810d1e8Ssfencevma    val canAcceptLowConfPrefetch  = Output(Bool())
1206810d1e8Ssfencevma    val canAcceptHighConfPrefetch = Output(Bool())
1216810d1e8Ssfencevma    val correctMissTrain          = Input(Bool())
1226810d1e8Ssfencevma
1238f1fa9b1Ssfencevma    // data path
1248f1fa9b1Ssfencevma    val tlb           = new TlbRequestIO(2)
1258f1fa9b1Ssfencevma    val pmp           = Flipped(new PMPRespBundle()) // arrive same to tlb now
1268f1fa9b1Ssfencevma    val dcache        = new DCacheLoadIO
1278f1fa9b1Ssfencevma
1288f1fa9b1Ssfencevma    // rs feedback
1298f1fa9b1Ssfencevma    val feedback_fast = ValidIO(new RSFeedback) // stage 2
1308f1fa9b1Ssfencevma    val feedback_slow = ValidIO(new RSFeedback) // stage 3
1318f1fa9b1Ssfencevma  })
1328f1fa9b1Ssfencevma
1338f1fa9b1Ssfencevma  val s1_ready, s2_ready, s3_ready, sx_can_go = WireInit(false.B)
1348f1fa9b1Ssfencevma
1358f1fa9b1Ssfencevma  // Pipeline
1368f1fa9b1Ssfencevma  // --------------------------------------------------------------------------------
1378f1fa9b1Ssfencevma  // stage 0
1388f1fa9b1Ssfencevma  // --------------------------------------------------------------------------------
1398f1fa9b1Ssfencevma  // generate addr, use addr to query DCache and DTLB
1408f1fa9b1Ssfencevma  val s0_valid         = Wire(Bool())
1418f1fa9b1Ssfencevma  val s0_kill          = Wire(Bool())
1428f1fa9b1Ssfencevma  val s0_vaddr         = Wire(UInt(VAddrBits.W))
1438f1fa9b1Ssfencevma  val s0_mask          = Wire(UInt((VLEN/8).W))
1448f1fa9b1Ssfencevma  val s0_uop           = Wire(new DynInst)
1458f1fa9b1Ssfencevma  val s0_has_rob_entry = Wire(Bool())
1468f1fa9b1Ssfencevma  val s0_rsIdx         = Wire(UInt(log2Up(MemIQSizeMax).W))
1478f1fa9b1Ssfencevma  val s0_mshrid        = Wire(UInt())
1488f1fa9b1Ssfencevma  val s0_try_l2l       = Wire(Bool())
1498f1fa9b1Ssfencevma  val s0_rep_carry     = Wire(new ReplayCarry(nWays))
1508f1fa9b1Ssfencevma  val s0_isFirstIssue  = Wire(Bool())
1518f1fa9b1Ssfencevma  val s0_fast_rep      = Wire(Bool())
1528f1fa9b1Ssfencevma  val s0_ld_rep        = Wire(Bool())
1538f1fa9b1Ssfencevma  val s0_l2l_fwd       = Wire(Bool())
1548f1fa9b1Ssfencevma  val s0_sched_idx     = Wire(UInt())
1558f1fa9b1Ssfencevma  val s0_can_go        = s1_ready
1568f1fa9b1Ssfencevma  val s0_fire          = s0_valid && s0_can_go
1578f1fa9b1Ssfencevma  val s0_out           = Wire(new LqWriteBundle)
1588f1fa9b1Ssfencevma
1598f1fa9b1Ssfencevma  // load flow select/gen
1608f1fa9b1Ssfencevma  // src0: super load replayed by LSQ (cache miss replay) (io.ldu_io.replay)
1618f1fa9b1Ssfencevma  // src1: fast load replay (io.ldu_io.fast_rep_in)
1628f1fa9b1Ssfencevma  // src2: load replayed by LSQ (io.ldu_io.replay)
1638f1fa9b1Ssfencevma  // src3: hardware prefetch from prefetchor (high confidence) (io.prefetch)
1648f1fa9b1Ssfencevma  // src4: int read / software prefetch first issue from RS (io.in)
1658f1fa9b1Ssfencevma  // src5: vec read first issue from RS (TODO)
1668f1fa9b1Ssfencevma  // src6: load try pointchaising when no issued or replayed load (io.fastpath)
1678f1fa9b1Ssfencevma  // src7: hardware prefetch from prefetchor (high confidence) (io.prefetch)
1688f1fa9b1Ssfencevma  // priority: high to low
1698f1fa9b1Ssfencevma  val s0_ld_flow             = FuType.isLoad(s0_uop.fuType)
1708f1fa9b1Ssfencevma  val s0_rep_stall           = io.lsin.valid && isAfter(io.ldu_io.replay.bits.uop.robIdx, io.lsin.bits.uop.robIdx)
1718f1fa9b1Ssfencevma  val s0_super_ld_rep_valid  = io.ldu_io.replay.valid && io.ldu_io.replay.bits.forward_tlDchannel
1728f1fa9b1Ssfencevma  val s0_ld_fast_rep_valid   = io.ldu_io.fast_rep_in.valid
1738f1fa9b1Ssfencevma  val s0_ld_rep_valid        = io.ldu_io.replay.valid && !io.ldu_io.replay.bits.forward_tlDchannel && !s0_rep_stall
174*d7739d95Ssfencevma  val s0_high_conf_prf_valid = io.ldu_io.prefetch_req.valid && io.ldu_io.prefetch_req.bits.confidence > 0.U
1758f1fa9b1Ssfencevma  val s0_int_iss_valid       = io.lsin.valid // int flow first issue or software prefetch
1768f1fa9b1Ssfencevma  val s0_vec_iss_valid       = WireInit(false.B) // TODO
1778f1fa9b1Ssfencevma  val s0_l2l_fwd_valid       = io.ldu_io.l2l_fwd_in.valid && io.ldu_io.ld_fast_match
178*d7739d95Ssfencevma  val s0_low_conf_prf_valid  = io.ldu_io.prefetch_req.valid && io.ldu_io.prefetch_req.bits.confidence === 0.U
1798f1fa9b1Ssfencevma  dontTouch(s0_super_ld_rep_valid)
1808f1fa9b1Ssfencevma  dontTouch(s0_ld_fast_rep_valid)
1818f1fa9b1Ssfencevma  dontTouch(s0_ld_rep_valid)
1828f1fa9b1Ssfencevma  dontTouch(s0_high_conf_prf_valid)
1838f1fa9b1Ssfencevma  dontTouch(s0_int_iss_valid)
1848f1fa9b1Ssfencevma  dontTouch(s0_vec_iss_valid)
1858f1fa9b1Ssfencevma  dontTouch(s0_l2l_fwd_valid)
1868f1fa9b1Ssfencevma  dontTouch(s0_low_conf_prf_valid)
1878f1fa9b1Ssfencevma
1888f1fa9b1Ssfencevma  // load flow source ready
1898f1fa9b1Ssfencevma  val s0_super_ld_rep_ready  = WireInit(true.B)
1908f1fa9b1Ssfencevma  val s0_ld_fast_rep_ready   = !s0_super_ld_rep_valid
1918f1fa9b1Ssfencevma  val s0_ld_rep_ready        = !s0_super_ld_rep_valid &&
1928f1fa9b1Ssfencevma                               !s0_ld_fast_rep_valid
1938f1fa9b1Ssfencevma  val s0_high_conf_prf_ready = !s0_super_ld_rep_valid &&
1948f1fa9b1Ssfencevma                               !s0_ld_fast_rep_valid &&
1958f1fa9b1Ssfencevma                               !s0_ld_rep_valid
1968f1fa9b1Ssfencevma
1978f1fa9b1Ssfencevma  val s0_int_iss_ready       = !s0_super_ld_rep_valid &&
1988f1fa9b1Ssfencevma                               !s0_ld_fast_rep_valid &&
1998f1fa9b1Ssfencevma                               !s0_ld_rep_valid &&
2008f1fa9b1Ssfencevma                               !s0_high_conf_prf_valid
2018f1fa9b1Ssfencevma
2028f1fa9b1Ssfencevma  val s0_vec_iss_ready       = !s0_super_ld_rep_valid &&
2038f1fa9b1Ssfencevma                               !s0_ld_fast_rep_valid &&
2048f1fa9b1Ssfencevma                               !s0_ld_rep_valid &&
2058f1fa9b1Ssfencevma                               !s0_high_conf_prf_valid &&
2068f1fa9b1Ssfencevma                               !s0_int_iss_valid
2078f1fa9b1Ssfencevma
2088f1fa9b1Ssfencevma  val s0_l2l_fwd_ready       = !s0_super_ld_rep_valid &&
2098f1fa9b1Ssfencevma                               !s0_ld_fast_rep_valid &&
2108f1fa9b1Ssfencevma                               !s0_ld_rep_valid &&
2118f1fa9b1Ssfencevma                               !s0_high_conf_prf_valid &&
2128f1fa9b1Ssfencevma                               !s0_int_iss_valid &&
2138f1fa9b1Ssfencevma                               !s0_vec_iss_valid
2148f1fa9b1Ssfencevma
2158f1fa9b1Ssfencevma  val s0_low_conf_prf_ready  = !s0_super_ld_rep_valid &&
2168f1fa9b1Ssfencevma                               !s0_ld_fast_rep_valid &&
2178f1fa9b1Ssfencevma                               !s0_ld_rep_valid &&
2188f1fa9b1Ssfencevma                               !s0_high_conf_prf_valid &&
2198f1fa9b1Ssfencevma                               !s0_int_iss_valid &&
2208f1fa9b1Ssfencevma                               !s0_vec_iss_valid &&
2218f1fa9b1Ssfencevma                               !s0_l2l_fwd_valid
2228f1fa9b1Ssfencevma  dontTouch(s0_super_ld_rep_ready)
2238f1fa9b1Ssfencevma  dontTouch(s0_ld_fast_rep_ready)
2248f1fa9b1Ssfencevma  dontTouch(s0_ld_rep_ready)
2258f1fa9b1Ssfencevma  dontTouch(s0_high_conf_prf_ready)
2268f1fa9b1Ssfencevma  dontTouch(s0_int_iss_ready)
2278f1fa9b1Ssfencevma  dontTouch(s0_vec_iss_ready)
2288f1fa9b1Ssfencevma  dontTouch(s0_l2l_fwd_ready)
2298f1fa9b1Ssfencevma  dontTouch(s0_low_conf_prf_ready)
2308f1fa9b1Ssfencevma
2318f1fa9b1Ssfencevma  // load flow source select (OH)
2328f1fa9b1Ssfencevma  val s0_super_ld_rep_select = s0_super_ld_rep_valid && s0_super_ld_rep_ready
2338f1fa9b1Ssfencevma  val s0_ld_fast_rep_select  = s0_ld_fast_rep_valid && s0_ld_fast_rep_ready
2348f1fa9b1Ssfencevma  val s0_ld_rep_select       = s0_ld_rep_valid && s0_ld_rep_ready
2358f1fa9b1Ssfencevma  val s0_hw_prf_select       = s0_high_conf_prf_ready && s0_high_conf_prf_valid ||
2368f1fa9b1Ssfencevma                               s0_low_conf_prf_ready && s0_low_conf_prf_valid
2378f1fa9b1Ssfencevma  val s0_int_iss_select      = s0_int_iss_ready && s0_int_iss_valid
2388f1fa9b1Ssfencevma  val s0_vec_iss_select      = s0_vec_iss_ready && s0_vec_iss_valid
2398f1fa9b1Ssfencevma  val s0_l2l_fwd_select      = s0_l2l_fwd_ready && s0_l2l_fwd_valid
2408f1fa9b1Ssfencevma  assert(!s0_vec_iss_select) // to be added
2418f1fa9b1Ssfencevma  dontTouch(s0_super_ld_rep_select)
2428f1fa9b1Ssfencevma  dontTouch(s0_ld_fast_rep_select)
2438f1fa9b1Ssfencevma  dontTouch(s0_ld_rep_select)
2448f1fa9b1Ssfencevma  dontTouch(s0_hw_prf_select)
2458f1fa9b1Ssfencevma  dontTouch(s0_int_iss_select)
2468f1fa9b1Ssfencevma  dontTouch(s0_vec_iss_select)
2478f1fa9b1Ssfencevma  dontTouch(s0_l2l_fwd_select)
2488f1fa9b1Ssfencevma
2498f1fa9b1Ssfencevma  s0_valid := (s0_super_ld_rep_valid ||
2508f1fa9b1Ssfencevma               s0_ld_fast_rep_valid ||
2518f1fa9b1Ssfencevma               s0_ld_rep_valid ||
2528f1fa9b1Ssfencevma               s0_high_conf_prf_valid ||
2538f1fa9b1Ssfencevma               s0_int_iss_valid ||
2548f1fa9b1Ssfencevma               s0_vec_iss_valid ||
2558f1fa9b1Ssfencevma               s0_l2l_fwd_valid ||
2568f1fa9b1Ssfencevma               s0_low_conf_prf_valid) && io.dcache.req.ready && !s0_kill
2578f1fa9b1Ssfencevma
2588f1fa9b1Ssfencevma  // which is S0's out is ready and dcache is ready
2598f1fa9b1Ssfencevma  val s0_try_ptr_chasing      = s0_l2l_fwd_select
2608f1fa9b1Ssfencevma  val s0_do_try_ptr_chasing   = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready
2618f1fa9b1Ssfencevma  val s0_ptr_chasing_vaddr    = io.ldu_io.l2l_fwd_in.data(5, 0) +& io.ldu_io.ld_fast_imm(5, 0)
2628f1fa9b1Ssfencevma  val s0_ptr_chasing_canceled = WireInit(false.B)
2638f1fa9b1Ssfencevma  s0_kill := s0_ptr_chasing_canceled || (s0_out.uop.robIdx.needFlush(io.redirect) && !s0_try_ptr_chasing)
2648f1fa9b1Ssfencevma
2658f1fa9b1Ssfencevma  // prefetch related ctrl signal
2668f1fa9b1Ssfencevma  val s0_prf    = Wire(Bool())
2678f1fa9b1Ssfencevma  val s0_prf_rd = Wire(Bool())
2688f1fa9b1Ssfencevma  val s0_prf_wr = Wire(Bool())
2698f1fa9b1Ssfencevma  val s0_hw_prf = s0_hw_prf_select
2708f1fa9b1Ssfencevma
2716810d1e8Ssfencevma  io.canAcceptLowConfPrefetch  := s0_low_conf_prf_ready
2726810d1e8Ssfencevma  io.canAcceptHighConfPrefetch := s0_high_conf_prf_ready
2738f1fa9b1Ssfencevma
2748f1fa9b1Ssfencevma  // query DTLB
2758f1fa9b1Ssfencevma  io.tlb.req.valid                   := s0_valid
2768f1fa9b1Ssfencevma  io.tlb.req.bits.cmd                := Mux(s0_prf,
2778f1fa9b1Ssfencevma                                         Mux(s0_prf_wr, TlbCmd.write, TlbCmd.read),
2788f1fa9b1Ssfencevma                                         Mux(s0_ld_flow, TlbCmd.read, TlbCmd.write)
2798f1fa9b1Ssfencevma                                       )
280*d7739d95Ssfencevma  io.tlb.req.bits.vaddr              := Mux(s0_hw_prf_select, io.ldu_io.prefetch_req.bits.paddr, s0_vaddr)
2818f1fa9b1Ssfencevma  io.tlb.req.bits.size               := LSUOpType.size(s0_uop.fuOpType)
2828f1fa9b1Ssfencevma  io.tlb.req.bits.kill               := s0_kill
2838f1fa9b1Ssfencevma  io.tlb.req.bits.memidx.is_ld       := s0_ld_flow
2848f1fa9b1Ssfencevma  io.tlb.req.bits.memidx.is_st       := !s0_ld_flow
2858f1fa9b1Ssfencevma  io.tlb.req.bits.memidx.idx         := s0_uop.lqIdx.value
2868f1fa9b1Ssfencevma  io.tlb.req.bits.debug.robIdx       := s0_uop.robIdx
2878f1fa9b1Ssfencevma  io.tlb.req.bits.no_translate       := s0_hw_prf_select  // hw b.reqetch addr does not need to be translated
2888f1fa9b1Ssfencevma  io.tlb.req.bits.debug.pc           := s0_uop.pc
2898f1fa9b1Ssfencevma  io.tlb.req.bits.debug.isFirstIssue := s0_isFirstIssue
2908f1fa9b1Ssfencevma
2918f1fa9b1Ssfencevma  // query DCache
2928f1fa9b1Ssfencevma  io.dcache.req.valid             := s0_valid
2938f1fa9b1Ssfencevma  io.dcache.req.bits.cmd          :=  Mux(s0_prf_rd,
2948f1fa9b1Ssfencevma                                      MemoryOpConstants.M_PFR,
2958f1fa9b1Ssfencevma                                      Mux(s0_prf_wr, MemoryOpConstants.M_PFW,
2968f1fa9b1Ssfencevma                                        Mux(s0_ld_flow, MemoryOpConstants.M_XRD, MemoryOpConstants.M_XWR))
2978f1fa9b1Ssfencevma                                    )
2988f1fa9b1Ssfencevma  io.dcache.req.bits.vaddr        := s0_vaddr
2998f1fa9b1Ssfencevma  io.dcache.req.bits.mask         := s0_mask
3008f1fa9b1Ssfencevma  io.dcache.req.bits.data         := DontCare
3018f1fa9b1Ssfencevma  io.dcache.req.bits.isFirstIssue := s0_isFirstIssue
3028f1fa9b1Ssfencevma  io.dcache.req.bits.instrtype    := Mux(s0_prf, DCACHE_PREFETCH_SOURCE.U,
3038f1fa9b1Ssfencevma                                     Mux(s0_ld_flow, LOAD_SOURCE.U, STORE_SOURCE.U))
3048f1fa9b1Ssfencevma  io.dcache.req.bits.debug_robIdx := s0_uop.robIdx.value
3058f1fa9b1Ssfencevma  io.dcache.req.bits.replayCarry  := s0_rep_carry
3068f1fa9b1Ssfencevma  io.dcache.req.bits.id           := DontCare // TODO: update cache meta
307*d7739d95Ssfencevma  io.dcache.pf_source             := Mux(s0_hw_prf_select, io.ldu_io.prefetch_req.bits.pf_source.value, L1_HW_PREFETCH_NULL)
3088f1fa9b1Ssfencevma
3098f1fa9b1Ssfencevma  // load flow priority mux
3108f1fa9b1Ssfencevma  def fromNullSource() = {
3118f1fa9b1Ssfencevma    s0_vaddr         := 0.U
3128f1fa9b1Ssfencevma    s0_mask          := 0.U
3138f1fa9b1Ssfencevma    s0_uop           := 0.U.asTypeOf(new DynInst)
3148f1fa9b1Ssfencevma    s0_try_l2l       := false.B
3158f1fa9b1Ssfencevma    s0_has_rob_entry := false.B
3168f1fa9b1Ssfencevma    s0_rsIdx         := 0.U
3178f1fa9b1Ssfencevma    s0_rep_carry     := 0.U.asTypeOf(s0_rep_carry.cloneType)
3188f1fa9b1Ssfencevma    s0_mshrid        := 0.U
3198f1fa9b1Ssfencevma    s0_isFirstIssue  := false.B
3208f1fa9b1Ssfencevma    s0_fast_rep      := false.B
3218f1fa9b1Ssfencevma    s0_ld_rep        := false.B
3228f1fa9b1Ssfencevma    s0_l2l_fwd       := false.B
3238f1fa9b1Ssfencevma    s0_prf           := false.B
3248f1fa9b1Ssfencevma    s0_prf_rd        := false.B
3258f1fa9b1Ssfencevma    s0_prf_wr        := false.B
3268f1fa9b1Ssfencevma    s0_sched_idx     := 0.U
3278f1fa9b1Ssfencevma  }
3288f1fa9b1Ssfencevma
3298f1fa9b1Ssfencevma  def fromFastReplaySource(src: LqWriteBundle) = {
3308f1fa9b1Ssfencevma    s0_vaddr         := src.vaddr
3318f1fa9b1Ssfencevma    s0_mask          := src.mask
3328f1fa9b1Ssfencevma    s0_uop           := src.uop
3338f1fa9b1Ssfencevma    s0_try_l2l       := false.B
3348f1fa9b1Ssfencevma    s0_has_rob_entry := src.hasROBEntry
3358f1fa9b1Ssfencevma    s0_rep_carry     := src.rep_info.rep_carry
3368f1fa9b1Ssfencevma    s0_mshrid        := src.rep_info.mshr_id
3378f1fa9b1Ssfencevma    s0_rsIdx         := src.rsIdx
3388f1fa9b1Ssfencevma    s0_isFirstIssue  := false.B
3398f1fa9b1Ssfencevma    s0_fast_rep      := true.B
3408f1fa9b1Ssfencevma    s0_ld_rep        := src.isLoadReplay
3418f1fa9b1Ssfencevma    s0_l2l_fwd       := false.B
3428f1fa9b1Ssfencevma    s0_prf           := LSUOpType.isPrefetch(src.uop.fuOpType)
3438f1fa9b1Ssfencevma    s0_prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
3448f1fa9b1Ssfencevma    s0_prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
3458f1fa9b1Ssfencevma    s0_sched_idx     := src.schedIndex
3468f1fa9b1Ssfencevma  }
3478f1fa9b1Ssfencevma
3488f1fa9b1Ssfencevma  def fromNormalReplaySource(src: LsPipelineBundle) = {
3498f1fa9b1Ssfencevma    s0_vaddr         := src.vaddr
3508f1fa9b1Ssfencevma    s0_mask          := genVWmask(src.vaddr, src.uop.fuOpType(1, 0))
3518f1fa9b1Ssfencevma    s0_uop           := src.uop
3528f1fa9b1Ssfencevma    s0_try_l2l       := false.B
3538f1fa9b1Ssfencevma    s0_has_rob_entry := true.B
3548f1fa9b1Ssfencevma    s0_rsIdx         := src.rsIdx
3558f1fa9b1Ssfencevma    s0_rep_carry     := src.replayCarry
3568f1fa9b1Ssfencevma    s0_mshrid        := src.mshrid
3578f1fa9b1Ssfencevma    s0_isFirstIssue  := false.B
3588f1fa9b1Ssfencevma    s0_fast_rep      := false.B
3598f1fa9b1Ssfencevma    s0_ld_rep        := true.B
3608f1fa9b1Ssfencevma    s0_l2l_fwd       := false.B
3618f1fa9b1Ssfencevma    s0_prf           := LSUOpType.isPrefetch(src.uop.fuOpType)
3628f1fa9b1Ssfencevma    s0_prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
3638f1fa9b1Ssfencevma    s0_prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
3648f1fa9b1Ssfencevma    s0_sched_idx     := src.schedIndex
3658f1fa9b1Ssfencevma  }
3668f1fa9b1Ssfencevma
3678f1fa9b1Ssfencevma  def fromPrefetchSource(src: L1PrefetchReq) = {
3688f1fa9b1Ssfencevma    s0_vaddr         := src.getVaddr()
3698f1fa9b1Ssfencevma    s0_mask          := 0.U
3708f1fa9b1Ssfencevma    s0_uop           := DontCare
3718f1fa9b1Ssfencevma    s0_try_l2l       := false.B
3728f1fa9b1Ssfencevma    s0_has_rob_entry := false.B
3738f1fa9b1Ssfencevma    s0_rsIdx         := 0.U
3748f1fa9b1Ssfencevma    s0_rep_carry     := 0.U.asTypeOf(s0_rep_carry.cloneType)
3758f1fa9b1Ssfencevma    s0_mshrid        := 0.U
3768f1fa9b1Ssfencevma    s0_isFirstIssue  := false.B
3778f1fa9b1Ssfencevma    s0_fast_rep      := false.B
3788f1fa9b1Ssfencevma    s0_ld_rep        := false.B
3798f1fa9b1Ssfencevma    s0_l2l_fwd       := false.B
3808f1fa9b1Ssfencevma    s0_prf           := true.B
3818f1fa9b1Ssfencevma    s0_prf_rd        := !src.is_store
3828f1fa9b1Ssfencevma    s0_prf_wr        := src.is_store
3838f1fa9b1Ssfencevma    s0_sched_idx     := 0.U
3848f1fa9b1Ssfencevma  }
3858f1fa9b1Ssfencevma
3868f1fa9b1Ssfencevma  def fromIntIssueSource(src: MemExuInput) = {
3878f1fa9b1Ssfencevma    s0_vaddr         := src.src(0) + SignExt(src.uop.imm(11, 0), VAddrBits)
3888f1fa9b1Ssfencevma    s0_mask          := genVWmask(s0_vaddr, src.uop.fuOpType(1,0))
3898f1fa9b1Ssfencevma    s0_uop           := src.uop
3908f1fa9b1Ssfencevma    s0_try_l2l       := false.B
3918f1fa9b1Ssfencevma    s0_has_rob_entry := true.B
3926810d1e8Ssfencevma    s0_rsIdx         := src.iqIdx
3938f1fa9b1Ssfencevma    s0_rep_carry     := 0.U.asTypeOf(s0_rep_carry.cloneType)
3948f1fa9b1Ssfencevma    s0_mshrid        := 0.U
3958f1fa9b1Ssfencevma    s0_isFirstIssue  := true.B
3968f1fa9b1Ssfencevma    s0_fast_rep      := false.B
3978f1fa9b1Ssfencevma    s0_ld_rep        := false.B
3988f1fa9b1Ssfencevma    s0_l2l_fwd       := false.B
3998f1fa9b1Ssfencevma    s0_prf           := LSUOpType.isPrefetch(src.uop.fuOpType)
4008f1fa9b1Ssfencevma    s0_prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
4018f1fa9b1Ssfencevma    s0_prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
4028f1fa9b1Ssfencevma    s0_sched_idx     := 0.U
4038f1fa9b1Ssfencevma  }
4048f1fa9b1Ssfencevma
4058f1fa9b1Ssfencevma  def fromVecIssueSource() = {
4068f1fa9b1Ssfencevma    s0_vaddr         := 0.U
4078f1fa9b1Ssfencevma    s0_mask          := 0.U
4088f1fa9b1Ssfencevma    s0_uop           := 0.U.asTypeOf(new DynInst)
4098f1fa9b1Ssfencevma    s0_try_l2l       := false.B
4108f1fa9b1Ssfencevma    s0_has_rob_entry := false.B
4118f1fa9b1Ssfencevma    s0_rsIdx         := 0.U
4128f1fa9b1Ssfencevma    s0_rep_carry     := 0.U.asTypeOf(s0_rep_carry.cloneType)
4138f1fa9b1Ssfencevma    s0_mshrid        := 0.U
4148f1fa9b1Ssfencevma    s0_isFirstIssue  := false.B
4158f1fa9b1Ssfencevma    s0_fast_rep      := false.B
4168f1fa9b1Ssfencevma    s0_ld_rep        := false.B
4178f1fa9b1Ssfencevma    s0_l2l_fwd       := false.B
4188f1fa9b1Ssfencevma    s0_prf           := false.B
4198f1fa9b1Ssfencevma    s0_prf_rd        := false.B
4208f1fa9b1Ssfencevma    s0_prf_wr        := false.B
4218f1fa9b1Ssfencevma    s0_sched_idx     := 0.U
4228f1fa9b1Ssfencevma  }
4238f1fa9b1Ssfencevma
4248f1fa9b1Ssfencevma  def fromLoadToLoadSource(src: LoadToLoadIO) = {
4258f1fa9b1Ssfencevma    s0_vaddr              := Cat(src.data(XLEN-1, 6), s0_ptr_chasing_vaddr(5,0))
4268f1fa9b1Ssfencevma    s0_mask               := genVWmask(s0_vaddr, io.ldu_io.ld_fast_fuOpType(1, 0))
4278f1fa9b1Ssfencevma    // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding.
4288f1fa9b1Ssfencevma    // Assume the pointer chasing is always ld.
4298f1fa9b1Ssfencevma    s0_uop.fuOpType  := io.ldu_io.ld_fast_fuOpType
4308f1fa9b1Ssfencevma    s0_try_l2l            := true.B
4318f1fa9b1Ssfencevma    // we dont care s0_isFirstIssue and s0_rsIdx and s0_sqIdx in S0 when trying pointchasing
4328f1fa9b1Ssfencevma    // because these signals will be updated in S1
4338f1fa9b1Ssfencevma    s0_has_rob_entry      := false.B
4348f1fa9b1Ssfencevma    s0_rsIdx              := 0.U
4358f1fa9b1Ssfencevma    s0_mshrid             := 0.U
4368f1fa9b1Ssfencevma    s0_rep_carry          := 0.U.asTypeOf(s0_rep_carry.cloneType)
4378f1fa9b1Ssfencevma    s0_isFirstIssue       := true.B
4388f1fa9b1Ssfencevma    s0_fast_rep           := false.B
4398f1fa9b1Ssfencevma    s0_ld_rep             := false.B
4408f1fa9b1Ssfencevma    s0_l2l_fwd            := true.B
4418f1fa9b1Ssfencevma    s0_prf                := false.B
4428f1fa9b1Ssfencevma    s0_prf_rd             := false.B
4438f1fa9b1Ssfencevma    s0_prf_wr             := false.B
4448f1fa9b1Ssfencevma    s0_sched_idx          := 0.U
4458f1fa9b1Ssfencevma  }
4468f1fa9b1Ssfencevma
4478f1fa9b1Ssfencevma  // set default
4488f1fa9b1Ssfencevma  s0_uop := DontCare
4498f1fa9b1Ssfencevma  when (s0_super_ld_rep_select)      { fromNormalReplaySource(io.ldu_io.replay.bits)     }
4508f1fa9b1Ssfencevma  .elsewhen (s0_ld_fast_rep_select)  { fromFastReplaySource(io.ldu_io.fast_rep_in.bits)  }
4518f1fa9b1Ssfencevma  .elsewhen (s0_ld_rep_select)       { fromNormalReplaySource(io.ldu_io.replay.bits)     }
452*d7739d95Ssfencevma  .elsewhen (s0_hw_prf_select)       { fromPrefetchSource(io.ldu_io.prefetch_req.bits)   }
4538f1fa9b1Ssfencevma  .elsewhen (s0_int_iss_select)      { fromIntIssueSource(io.lsin.bits)           }
4548f1fa9b1Ssfencevma  .elsewhen (s0_vec_iss_select)      { fromVecIssueSource()                       }
4558f1fa9b1Ssfencevma  .otherwise {
4568f1fa9b1Ssfencevma    if (EnableLoadToLoadForward) {
4578f1fa9b1Ssfencevma      fromLoadToLoadSource(io.ldu_io.l2l_fwd_in)
4588f1fa9b1Ssfencevma    } else {
4598f1fa9b1Ssfencevma      fromNullSource()
4608f1fa9b1Ssfencevma    }
4618f1fa9b1Ssfencevma  }
4628f1fa9b1Ssfencevma
4638f1fa9b1Ssfencevma  // address align check
4648f1fa9b1Ssfencevma  val s0_addr_aligned = LookupTree(s0_uop.fuOpType(1, 0), List(
4658f1fa9b1Ssfencevma    "b00".U   -> true.B,                   //b
4668f1fa9b1Ssfencevma    "b01".U   -> (s0_vaddr(0)    === 0.U), //h
4678f1fa9b1Ssfencevma    "b10".U   -> (s0_vaddr(1, 0) === 0.U), //w
4688f1fa9b1Ssfencevma    "b11".U   -> (s0_vaddr(2, 0) === 0.U)  //d
4698f1fa9b1Ssfencevma  ))
4708f1fa9b1Ssfencevma
4718f1fa9b1Ssfencevma  // accept load flow if dcache ready (tlb is always ready)
4728f1fa9b1Ssfencevma  // TODO: prefetch need writeback to loadQueueFlag
4738f1fa9b1Ssfencevma  s0_out               := DontCare
4748f1fa9b1Ssfencevma  s0_out.rsIdx         := s0_rsIdx
4758f1fa9b1Ssfencevma  s0_out.vaddr         := s0_vaddr
4768f1fa9b1Ssfencevma  s0_out.mask          := s0_mask
4778f1fa9b1Ssfencevma  s0_out.uop           := s0_uop
4788f1fa9b1Ssfencevma  s0_out.isFirstIssue  := s0_isFirstIssue
4798f1fa9b1Ssfencevma  s0_out.hasROBEntry   := s0_has_rob_entry
4808f1fa9b1Ssfencevma  s0_out.isPrefetch    := s0_prf
4818f1fa9b1Ssfencevma  s0_out.isHWPrefetch  := s0_hw_prf
4828f1fa9b1Ssfencevma  s0_out.isFastReplay  := s0_fast_rep
4838f1fa9b1Ssfencevma  s0_out.isLoadReplay  := s0_ld_rep
4848f1fa9b1Ssfencevma  s0_out.isFastPath    := s0_l2l_fwd
4858f1fa9b1Ssfencevma  s0_out.mshrid        := s0_mshrid
4868f1fa9b1Ssfencevma  s0_out.uop.exceptionVec(loadAddrMisaligned)  := !s0_addr_aligned && s0_ld_flow
4878f1fa9b1Ssfencevma  s0_out.uop.exceptionVec(storeAddrMisaligned) := !s0_addr_aligned && !s0_ld_flow
4888f1fa9b1Ssfencevma  s0_out.forward_tlDchannel := s0_super_ld_rep_select
4898f1fa9b1Ssfencevma  when(io.tlb.req.valid && s0_isFirstIssue) {
4908f1fa9b1Ssfencevma    s0_out.uop.debugInfo.tlbFirstReqTime := GTimer()
4918f1fa9b1Ssfencevma  }.otherwise{
4928f1fa9b1Ssfencevma    s0_out.uop.debugInfo.tlbFirstReqTime := s0_uop.debugInfo.tlbFirstReqTime
4938f1fa9b1Ssfencevma  }
4948f1fa9b1Ssfencevma  s0_out.schedIndex     := s0_sched_idx
4958f1fa9b1Ssfencevma
4968f1fa9b1Ssfencevma  // load fast replay
4978f1fa9b1Ssfencevma  io.ldu_io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_ld_fast_rep_ready)
4988f1fa9b1Ssfencevma
4998f1fa9b1Ssfencevma  // load flow source ready
5008f1fa9b1Ssfencevma  // cache missed load has highest priority
5018f1fa9b1Ssfencevma  // always accept cache missed load flow from load replay queue
5028f1fa9b1Ssfencevma  io.ldu_io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_ld_rep_ready && !s0_rep_stall || s0_super_ld_rep_select))
5038f1fa9b1Ssfencevma
5048f1fa9b1Ssfencevma  // accept load flow from rs when:
5058f1fa9b1Ssfencevma  // 1) there is no lsq-replayed load
5068f1fa9b1Ssfencevma  // 2) there is no fast replayed load
5078f1fa9b1Ssfencevma  // 3) there is no high confidence prefetch request
5088f1fa9b1Ssfencevma  io.lsin.ready := (s0_can_go && (io.dcache.req.ready || !s0_ld_flow) && s0_int_iss_ready)
5098f1fa9b1Ssfencevma
5108f1fa9b1Ssfencevma  // for hw prefetch load flow feedback, to be added later
5118f1fa9b1Ssfencevma  // io.prefetch_in.ready := s0_hw_prf_select
5128f1fa9b1Ssfencevma
5138f1fa9b1Ssfencevma  // dcache replacement extra info
5148f1fa9b1Ssfencevma  // TODO: should prefetch load update replacement?
5158f1fa9b1Ssfencevma  io.dcache.replacementUpdated := Mux(s0_ld_rep_select || s0_super_ld_rep_select, io.ldu_io.replay.bits.replacementUpdated, false.B)
5168f1fa9b1Ssfencevma
517*d7739d95Ssfencevma  io.stu_io.prefetch_req.ready := true.B
518*d7739d95Ssfencevma
5198f1fa9b1Ssfencevma
5208f1fa9b1Ssfencevma  io.stu_io.st_mask_out.valid       := s0_valid && !s0_ld_flow
5218f1fa9b1Ssfencevma  io.stu_io.st_mask_out.bits.mask   := s0_out.mask
5228f1fa9b1Ssfencevma  io.stu_io.st_mask_out.bits.sqIdx  := s0_out.uop.sqIdx
5238f1fa9b1Ssfencevma
5248f1fa9b1Ssfencevma  // load debug
5258f1fa9b1Ssfencevma  XSDebug(io.dcache.req.fire && s0_ld_flow,
5268f1fa9b1Ssfencevma    p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_uop.pc)}, vaddr ${Hexadecimal(s0_vaddr)}\n"
5278f1fa9b1Ssfencevma  )
5288f1fa9b1Ssfencevma  XSDebug(s0_valid && s0_ld_flow,
5298f1fa9b1Ssfencevma    p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, lqIdx ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " +
5308f1fa9b1Ssfencevma    p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n")
5318f1fa9b1Ssfencevma
5328f1fa9b1Ssfencevma  // store debug
5338f1fa9b1Ssfencevma  XSDebug(io.dcache.req.fire && !s0_ld_flow,
5348f1fa9b1Ssfencevma    p"[DCACHE STORE REQ] pc ${Hexadecimal(s0_uop.pc)}, vaddr ${Hexadecimal(s0_vaddr)}\n"
5358f1fa9b1Ssfencevma  )
5368f1fa9b1Ssfencevma  XSDebug(s0_valid && !s0_ld_flow,
5378f1fa9b1Ssfencevma    p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, sqIdx ${Hexadecimal(s0_out.uop.sqIdx.asUInt)}, " +
5388f1fa9b1Ssfencevma    p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n")
5398f1fa9b1Ssfencevma
5408f1fa9b1Ssfencevma
5418f1fa9b1Ssfencevma  // Pipeline
5428f1fa9b1Ssfencevma  // --------------------------------------------------------------------------------
5438f1fa9b1Ssfencevma  // stage 1
5448f1fa9b1Ssfencevma  // --------------------------------------------------------------------------------
5458f1fa9b1Ssfencevma  // TLB resp (send paddr to dcache)
5468f1fa9b1Ssfencevma  val s1_valid      = RegInit(false.B)
5478f1fa9b1Ssfencevma  val s1_in         = Wire(new LqWriteBundle)
5488f1fa9b1Ssfencevma  val s1_out        = Wire(new LqWriteBundle)
5498f1fa9b1Ssfencevma  val s1_kill       = Wire(Bool())
5508f1fa9b1Ssfencevma  val s1_can_go     = s2_ready
5518f1fa9b1Ssfencevma  val s1_fire       = s1_valid && !s1_kill && s1_can_go
5528f1fa9b1Ssfencevma  val s1_ld_flow    = RegNext(s0_ld_flow)
5538f1fa9b1Ssfencevma
5548f1fa9b1Ssfencevma  s1_ready := !s1_valid || s1_kill || s2_ready
5558f1fa9b1Ssfencevma  when (s0_fire) { s1_valid := true.B }
5568f1fa9b1Ssfencevma  .elsewhen (s1_fire) { s1_valid := false.B }
5578f1fa9b1Ssfencevma  .elsewhen (s1_kill) { s1_valid := false.B }
5588f1fa9b1Ssfencevma  s1_in   := RegEnable(s0_out, s0_fire)
5598f1fa9b1Ssfencevma
5608f1fa9b1Ssfencevma  val s1_fast_rep_dly_err = RegNext(io.ldu_io.fast_rep_in.bits.delayedLoadError)
5618f1fa9b1Ssfencevma  val s1_fast_rep_kill    = s1_fast_rep_dly_err && s1_in.isFastReplay
5628f1fa9b1Ssfencevma  val s1_l2l_fwd_dly_err  = RegNext(io.ldu_io.l2l_fwd_in.dly_ld_err)
5638f1fa9b1Ssfencevma  val s1_l2l_fwd_kill     = s1_l2l_fwd_dly_err && s1_in.isFastPath
5648f1fa9b1Ssfencevma  val s1_late_kill        = s1_fast_rep_kill || s1_l2l_fwd_kill
5658f1fa9b1Ssfencevma  val s1_vaddr_hi         = Wire(UInt())
5668f1fa9b1Ssfencevma  val s1_vaddr_lo         = Wire(UInt())
5678f1fa9b1Ssfencevma  val s1_vaddr            = Wire(UInt())
5688f1fa9b1Ssfencevma  val s1_paddr_dup_lsu    = Wire(UInt())
5698f1fa9b1Ssfencevma  val s1_paddr_dup_dcache = Wire(UInt())
5708f1fa9b1Ssfencevma  val s1_ld_exception     = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, LduCfg).asUInt.orR   // af & pf exception were modified below.
5718f1fa9b1Ssfencevma  val s1_st_exception     = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, StaCfg).asUInt.orR   // af & pf exception were modified below.
5728f1fa9b1Ssfencevma  val s1_exception        = (s1_ld_flow && s1_ld_exception) || (!s1_ld_flow && s1_st_exception)
5738f1fa9b1Ssfencevma  val s1_tlb_miss         = io.tlb.resp.bits.miss
5748f1fa9b1Ssfencevma  val s1_prf              = s1_in.isPrefetch
5758f1fa9b1Ssfencevma  val s1_hw_prf           = s1_in.isHWPrefetch
5768f1fa9b1Ssfencevma  val s1_sw_prf           = s1_prf && !s1_hw_prf
5778f1fa9b1Ssfencevma  val s1_tlb_memidx       = io.tlb.resp.bits.memidx
5788f1fa9b1Ssfencevma
5798f1fa9b1Ssfencevma  s1_vaddr_hi         := s1_in.vaddr(VAddrBits - 1, 6)
5808f1fa9b1Ssfencevma  s1_vaddr_lo         := s1_in.vaddr(5, 0)
5818f1fa9b1Ssfencevma  s1_vaddr            := Cat(s1_vaddr_hi, s1_vaddr_lo)
5828f1fa9b1Ssfencevma  s1_paddr_dup_lsu    := io.tlb.resp.bits.paddr(0)
5838f1fa9b1Ssfencevma  s1_paddr_dup_dcache := io.tlb.resp.bits.paddr(1)
5848f1fa9b1Ssfencevma
5858f1fa9b1Ssfencevma  when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss &&
5868f1fa9b1Ssfencevma        s1_tlb_memidx.idx === s1_in.uop.lqIdx.value && s1_ld_flow) {
5878f1fa9b1Ssfencevma    // printf("Load idx = %d\n", s1_tlb_memidx.idx)
5888f1fa9b1Ssfencevma    s1_out.uop.debugInfo.tlbRespTime := GTimer()
5898f1fa9b1Ssfencevma  } .elsewhen(s1_tlb_memidx.is_st && io.tlb.resp.valid && !s1_tlb_miss &&
5908f1fa9b1Ssfencevma              s1_tlb_memidx.idx === s1_out.uop.sqIdx.value && !s1_ld_flow) {
5918f1fa9b1Ssfencevma    // printf("Store idx = %d\n", s1_tlb_memidx.idx)
5928f1fa9b1Ssfencevma    s1_out.uop.debugInfo.tlbRespTime := GTimer()
5938f1fa9b1Ssfencevma  }
5948f1fa9b1Ssfencevma
5958f1fa9b1Ssfencevma  io.tlb.req_kill   := s1_kill
5968f1fa9b1Ssfencevma  io.tlb.resp.ready := true.B
5978f1fa9b1Ssfencevma
5988f1fa9b1Ssfencevma  io.dcache.s1_paddr_dup_lsu    <> s1_paddr_dup_lsu
5998f1fa9b1Ssfencevma  io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache
6008f1fa9b1Ssfencevma  io.dcache.s1_kill             := s1_kill || s1_tlb_miss || s1_exception || !s1_ld_flow
6018f1fa9b1Ssfencevma
6028f1fa9b1Ssfencevma  // store to load forwarding
6038f1fa9b1Ssfencevma  io.ldu_io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_fast_rep_kill || s1_prf || !s1_ld_flow)
6048f1fa9b1Ssfencevma  io.ldu_io.sbuffer.vaddr := s1_vaddr
6058f1fa9b1Ssfencevma  io.ldu_io.sbuffer.paddr := s1_paddr_dup_lsu
6068f1fa9b1Ssfencevma  io.ldu_io.sbuffer.uop   := s1_in.uop
6078f1fa9b1Ssfencevma  io.ldu_io.sbuffer.sqIdx := s1_in.uop.sqIdx
6088f1fa9b1Ssfencevma  io.ldu_io.sbuffer.mask  := s1_in.mask
6098f1fa9b1Ssfencevma  io.ldu_io.sbuffer.pc    := s1_in.uop.pc // FIXME: remove it
6108f1fa9b1Ssfencevma
6118f1fa9b1Ssfencevma  io.ldu_io.lsq.forward.valid     := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_fast_rep_kill || s1_prf || !s1_ld_flow)
6128f1fa9b1Ssfencevma  io.ldu_io.lsq.forward.vaddr     := s1_vaddr
6138f1fa9b1Ssfencevma  io.ldu_io.lsq.forward.paddr     := s1_paddr_dup_lsu
6148f1fa9b1Ssfencevma  io.ldu_io.lsq.forward.uop       := s1_in.uop
6158f1fa9b1Ssfencevma  io.ldu_io.lsq.forward.sqIdx     := s1_in.uop.sqIdx
6168f1fa9b1Ssfencevma  io.ldu_io.lsq.forward.sqIdxMask := 0.U
6178f1fa9b1Ssfencevma  io.ldu_io.lsq.forward.mask      := s1_in.mask
6188f1fa9b1Ssfencevma  io.ldu_io.lsq.forward.pc        := s1_in.uop.pc // FIXME: remove it
6198f1fa9b1Ssfencevma
6208f1fa9b1Ssfencevma  // st-ld violation query
6218f1fa9b1Ssfencevma  val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => {
6228f1fa9b1Ssfencevma                       io.ldu_io.stld_nuke_query(w).valid && // query valid
6238f1fa9b1Ssfencevma                       isAfter(s1_in.uop.robIdx, io.ldu_io.stld_nuke_query(w).bits.robIdx) && // older store
6248f1fa9b1Ssfencevma                       // TODO: Fix me when vector instruction
6258f1fa9b1Ssfencevma                       (s1_paddr_dup_lsu(PAddrBits-1, 3) === io.ldu_io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3)) && // paddr match
6268f1fa9b1Ssfencevma                       (s1_in.mask & io.ldu_io.stld_nuke_query(w).bits.mask).orR // data mask contain
6278f1fa9b1Ssfencevma                      })).asUInt.orR && !s1_tlb_miss && s1_ld_flow
6288f1fa9b1Ssfencevma
6298f1fa9b1Ssfencevma  s1_out                   := s1_in
6308f1fa9b1Ssfencevma  s1_out.vaddr             := s1_vaddr
6318f1fa9b1Ssfencevma  s1_out.paddr             := s1_paddr_dup_lsu
6328f1fa9b1Ssfencevma  s1_out.tlbMiss           := s1_tlb_miss
6338f1fa9b1Ssfencevma  s1_out.ptwBack           := io.tlb.resp.bits.ptwBack
6348f1fa9b1Ssfencevma  s1_out.rsIdx             := s1_in.rsIdx
6358f1fa9b1Ssfencevma  s1_out.rep_info.debug    := s1_in.uop.debugInfo
6368f1fa9b1Ssfencevma  s1_out.rep_info.nuke     := s1_nuke && !s1_sw_prf
6378f1fa9b1Ssfencevma  s1_out.lateKill          := s1_late_kill
6388f1fa9b1Ssfencevma
6398f1fa9b1Ssfencevma  when (s1_ld_flow) {
6408f1fa9b1Ssfencevma    when (!s1_late_kill) {
6418f1fa9b1Ssfencevma      // current ori test will cause the case of ldest == 0, below will be modifeid in the future.
6428f1fa9b1Ssfencevma      // af & pf exception were modified
6438f1fa9b1Ssfencevma      s1_out.uop.exceptionVec(loadPageFault)   := io.tlb.resp.bits.excp(0).pf.ld
6448f1fa9b1Ssfencevma      s1_out.uop.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld
6458f1fa9b1Ssfencevma    } .otherwise {
6468f1fa9b1Ssfencevma      s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B
6478f1fa9b1Ssfencevma      s1_out.uop.exceptionVec(loadAccessFault)    := s1_late_kill
6488f1fa9b1Ssfencevma    }
6498f1fa9b1Ssfencevma  } .otherwise {
6508f1fa9b1Ssfencevma    s1_out.uop.exceptionVec(storePageFault)   := io.tlb.resp.bits.excp(0).pf.st
6518f1fa9b1Ssfencevma    s1_out.uop.exceptionVec(storeAccessFault) := io.tlb.resp.bits.excp(0).af.st
6528f1fa9b1Ssfencevma  }
6538f1fa9b1Ssfencevma
6548f1fa9b1Ssfencevma  // pointer chasing
6558f1fa9b1Ssfencevma  val s1_try_ptr_chasing       = RegNext(s0_do_try_ptr_chasing, false.B)
6568f1fa9b1Ssfencevma  val s1_ptr_chasing_vaddr     = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing)
6578f1fa9b1Ssfencevma  val s1_fu_op_type_not_ld     = WireInit(false.B)
6588f1fa9b1Ssfencevma  val s1_not_fast_match        = WireInit(false.B)
6598f1fa9b1Ssfencevma  val s1_addr_mismatch         = WireInit(false.B)
6608f1fa9b1Ssfencevma  val s1_addr_misaligned       = WireInit(false.B)
6618f1fa9b1Ssfencevma  val s1_ptr_chasing_canceled  = WireInit(false.B)
6628f1fa9b1Ssfencevma  val s1_cancel_ptr_chasing    = WireInit(false.B)
6638f1fa9b1Ssfencevma
6648f1fa9b1Ssfencevma  s1_kill := s1_late_kill ||
6658f1fa9b1Ssfencevma             s1_cancel_ptr_chasing ||
6668f1fa9b1Ssfencevma             s1_in.uop.robIdx.needFlush(io.redirect) ||
6678f1fa9b1Ssfencevma             RegEnable(s0_kill, false.B, io.lsin.valid || io.ldu_io.replay.valid || io.ldu_io.l2l_fwd_in.valid || io.ldu_io.fast_rep_in.valid)
6688f1fa9b1Ssfencevma
6698f1fa9b1Ssfencevma  if (EnableLoadToLoadForward) {
6708f1fa9b1Ssfencevma    // Sometimes, we need to cancel the load-load forwarding.
6718f1fa9b1Ssfencevma    // These can be put at S0 if timing is bad at S1.
6728f1fa9b1Ssfencevma    // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow)
6738f1fa9b1Ssfencevma    s1_addr_mismatch      := s1_ptr_chasing_vaddr(6) || RegEnable(io.ldu_io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing)
6748f1fa9b1Ssfencevma    // Case 1: the address is misaligned, kill s1
6758f1fa9b1Ssfencevma    s1_addr_misaligned    := LookupTree(s1_in.uop.fuOpType(1, 0), List(
6768f1fa9b1Ssfencevma                             "b00".U   -> false.B,                   //b
6778f1fa9b1Ssfencevma                             "b01".U   -> (s1_vaddr(0)    =/= 0.U), //h
6788f1fa9b1Ssfencevma                             "b10".U   -> (s1_vaddr(1, 0) =/= 0.U), //w
6798f1fa9b1Ssfencevma                             "b11".U   -> (s1_vaddr(2, 0) =/= 0.U)  //d
6808f1fa9b1Ssfencevma                          ))
6818f1fa9b1Ssfencevma    // Case 2: this load-load uop is cancelled
6828f1fa9b1Ssfencevma    s1_ptr_chasing_canceled := !io.lsin.valid
6838f1fa9b1Ssfencevma
6848f1fa9b1Ssfencevma    when (s1_try_ptr_chasing) {
6858f1fa9b1Ssfencevma      s1_cancel_ptr_chasing := s1_addr_mismatch || s1_addr_misaligned || s1_ptr_chasing_canceled
6868f1fa9b1Ssfencevma
6878f1fa9b1Ssfencevma      s1_in.uop           := io.lsin.bits.uop
6886810d1e8Ssfencevma      s1_in.rsIdx         := io.lsin.bits.iqIdx
6896810d1e8Ssfencevma      s1_in.isFirstIssue  := io.lsin.bits.isFirstIssue
6908f1fa9b1Ssfencevma      s1_vaddr_lo         := s1_ptr_chasing_vaddr(5, 0)
6918f1fa9b1Ssfencevma      s1_paddr_dup_lsu    := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo)
6928f1fa9b1Ssfencevma      s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo)
6938f1fa9b1Ssfencevma
6948f1fa9b1Ssfencevma      // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb)
6958f1fa9b1Ssfencevma      s1_in.uop.debugInfo.tlbFirstReqTime := GTimer()
6968f1fa9b1Ssfencevma      s1_in.uop.debugInfo.tlbRespTime     := GTimer()
6978f1fa9b1Ssfencevma    }
6988f1fa9b1Ssfencevma    when (!s1_cancel_ptr_chasing) {
6998f1fa9b1Ssfencevma      s0_ptr_chasing_canceled := s1_try_ptr_chasing && !io.ldu_io.replay.fire && !io.ldu_io.fast_rep_in.fire
7008f1fa9b1Ssfencevma      when (s1_try_ptr_chasing) {
7018f1fa9b1Ssfencevma        io.lsin.ready := true.B
7028f1fa9b1Ssfencevma      }
7038f1fa9b1Ssfencevma    }
7048f1fa9b1Ssfencevma  }
7058f1fa9b1Ssfencevma
7068f1fa9b1Ssfencevma  // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding
7078f1fa9b1Ssfencevma  val s1_sqIdx_mask = RegNext(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize))
7088f1fa9b1Ssfencevma  // to enable load-load, sqIdxMask must be calculated based on lsin.uop
7098f1fa9b1Ssfencevma  // If the timing here is not OK, load-load forwarding has to be disabled.
7108f1fa9b1Ssfencevma  // Or we calculate sqIdxMask at RS??
7118f1fa9b1Ssfencevma  io.ldu_io.lsq.forward.sqIdxMask := s1_sqIdx_mask
7128f1fa9b1Ssfencevma  if (EnableLoadToLoadForward) {
7138f1fa9b1Ssfencevma    when (s1_try_ptr_chasing) {
7148f1fa9b1Ssfencevma      io.ldu_io.lsq.forward.sqIdxMask := UIntToMask(io.lsin.bits.uop.sqIdx.value, StoreQueueSize)
7158f1fa9b1Ssfencevma    }
7168f1fa9b1Ssfencevma  }
7178f1fa9b1Ssfencevma
7188f1fa9b1Ssfencevma  io.ldu_io.forward_mshr.valid  := s1_valid && s1_out.forward_tlDchannel && s1_ld_flow
7198f1fa9b1Ssfencevma  io.ldu_io.forward_mshr.mshrid := s1_out.mshrid
7208f1fa9b1Ssfencevma  io.ldu_io.forward_mshr.paddr  := s1_out.paddr
7218f1fa9b1Ssfencevma
7228f1fa9b1Ssfencevma
7238f1fa9b1Ssfencevma  // load debug
7248f1fa9b1Ssfencevma  XSDebug(s1_valid && s1_ld_flow,
7258f1fa9b1Ssfencevma    p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " +
7268f1fa9b1Ssfencevma    p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n")
7278f1fa9b1Ssfencevma
7288f1fa9b1Ssfencevma  // store debug
7298f1fa9b1Ssfencevma  XSDebug(s1_valid && !s1_ld_flow,
7308f1fa9b1Ssfencevma    p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.sqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " +
7318f1fa9b1Ssfencevma    p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n")
7328f1fa9b1Ssfencevma
7338f1fa9b1Ssfencevma  // store out
7348f1fa9b1Ssfencevma  io.stu_io.lsq.valid         := s1_valid && !s1_ld_flow
7358f1fa9b1Ssfencevma  io.stu_io.lsq.bits          := s1_out
7368f1fa9b1Ssfencevma  io.stu_io.lsq.bits.miss     := s1_tlb_miss
7378f1fa9b1Ssfencevma
738*d7739d95Ssfencevma  io.stu_io.issue.valid       := s1_valid && !s1_tlb_miss && !s1_ld_flow
739*d7739d95Ssfencevma  io.stu_io.issue.bits        := RegEnable(io.lsin.bits, io.lsin.fire)
740*d7739d95Ssfencevma
7418f1fa9b1Ssfencevma  // st-ld violation dectect request
7428f1fa9b1Ssfencevma  io.stu_io.stld_nuke_query.valid       := s1_valid && !s1_tlb_miss && !s1_ld_flow
7438f1fa9b1Ssfencevma  io.stu_io.stld_nuke_query.bits.robIdx := s1_in.uop.robIdx
7448f1fa9b1Ssfencevma  io.stu_io.stld_nuke_query.bits.paddr  := s1_paddr_dup_lsu
7458f1fa9b1Ssfencevma  io.stu_io.stld_nuke_query.bits.mask   := s1_in.mask
7468f1fa9b1Ssfencevma
7478f1fa9b1Ssfencevma  // Pipeline
7488f1fa9b1Ssfencevma  // --------------------------------------------------------------------------------
7498f1fa9b1Ssfencevma  // stage 2
7508f1fa9b1Ssfencevma  // --------------------------------------------------------------------------------
7518f1fa9b1Ssfencevma  // s2: DCache resp
7528f1fa9b1Ssfencevma  val s2_valid  = RegInit(false.B)
7538f1fa9b1Ssfencevma  val s2_in     = Wire(new LqWriteBundle)
7548f1fa9b1Ssfencevma  val s2_out    = Wire(new LqWriteBundle)
7558f1fa9b1Ssfencevma  val s2_kill   = Wire(Bool())
7568f1fa9b1Ssfencevma  val s2_can_go = s3_ready
7578f1fa9b1Ssfencevma  val s2_fire   = s2_valid && !s2_kill && s2_can_go
7588f1fa9b1Ssfencevma
7598f1fa9b1Ssfencevma  s2_kill := s2_in.uop.robIdx.needFlush(io.redirect)
7608f1fa9b1Ssfencevma  s2_ready := !s2_valid || s2_kill || s3_ready
7618f1fa9b1Ssfencevma  when (s1_fire) { s2_valid := true.B }
7628f1fa9b1Ssfencevma  .elsewhen (s2_fire) { s2_valid := false.B }
7638f1fa9b1Ssfencevma  .elsewhen (s2_kill) { s2_valid := false.B }
7648f1fa9b1Ssfencevma  s2_in := RegEnable(s1_out, s1_fire)
7658f1fa9b1Ssfencevma
7668f1fa9b1Ssfencevma  val s2_pmp = WireInit(io.pmp)
7678f1fa9b1Ssfencevma
7688f1fa9b1Ssfencevma  val s2_prf    = s2_in.isPrefetch
7698f1fa9b1Ssfencevma  val s2_hw_prf = s2_in.isHWPrefetch
7708f1fa9b1Ssfencevma  val s2_ld_flow  = RegEnable(s1_ld_flow, s1_fire)
7718f1fa9b1Ssfencevma
7728f1fa9b1Ssfencevma  // exception that may cause load addr to be invalid / illegal
7738f1fa9b1Ssfencevma  // if such exception happen, that inst and its exception info
7748f1fa9b1Ssfencevma  // will be force writebacked to rob
7758f1fa9b1Ssfencevma  val s2_exception_vec = WireInit(s2_in.uop.exceptionVec)
7768f1fa9b1Ssfencevma  when (s2_ld_flow) {
7778f1fa9b1Ssfencevma    when (!s2_in.lateKill) {
7788f1fa9b1Ssfencevma      s2_exception_vec(loadAccessFault) := s2_in.uop.exceptionVec(loadAccessFault) || s2_pmp.ld
7798f1fa9b1Ssfencevma      // soft prefetch will not trigger any exception (but ecc error interrupt may be triggered)
7808f1fa9b1Ssfencevma      when (s2_prf || s2_in.tlbMiss) {
7818f1fa9b1Ssfencevma        s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType)
7828f1fa9b1Ssfencevma      }
7838f1fa9b1Ssfencevma    }
7848f1fa9b1Ssfencevma  } .otherwise {
7858f1fa9b1Ssfencevma    s2_exception_vec(storeAccessFault) := s2_in.uop.exceptionVec(storeAccessFault) || s2_pmp.st
7868f1fa9b1Ssfencevma    when (s2_prf || s2_in.tlbMiss) {
7878f1fa9b1Ssfencevma      s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType)
7888f1fa9b1Ssfencevma    }
7898f1fa9b1Ssfencevma  }
7908f1fa9b1Ssfencevma  val s2_ld_exception = ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR && s2_ld_flow
7918f1fa9b1Ssfencevma  val s2_st_exception = ExceptionNO.selectByFu(s2_exception_vec, StaCfg).asUInt.orR && !s2_ld_flow
7928f1fa9b1Ssfencevma  val s2_exception    = s2_ld_exception || s2_st_exception
7938f1fa9b1Ssfencevma
7948f1fa9b1Ssfencevma  val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan) = io.ldu_io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr)
7958f1fa9b1Ssfencevma  val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr) = io.ldu_io.forward_mshr.forward()
7968f1fa9b1Ssfencevma  val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr)
7978f1fa9b1Ssfencevma
7988f1fa9b1Ssfencevma  // writeback access fault caused by ecc error / bus error
7998f1fa9b1Ssfencevma  // * ecc data error is slow to generate, so we will not use it until load stage 3
8008f1fa9b1Ssfencevma  // * in load stage 3, an extra signal io.load_error will be used to
8018f1fa9b1Ssfencevma  val s2_actually_mmio = s2_pmp.mmio
8028f1fa9b1Ssfencevma  val s2_mmio          = !s2_prf &&
8038f1fa9b1Ssfencevma                          s2_actually_mmio &&
8048f1fa9b1Ssfencevma                         !s2_exception &&
8058f1fa9b1Ssfencevma                         !s2_in.tlbMiss
8068f1fa9b1Ssfencevma  val s2_full_fwd      = Wire(Bool())
8078f1fa9b1Ssfencevma  val s2_mem_amb       = s2_in.uop.storeSetHit &&
8088f1fa9b1Ssfencevma                         io.ldu_io.lsq.forward.addrInvalid
8098f1fa9b1Ssfencevma
8108f1fa9b1Ssfencevma  val s2_tlb_miss      = s2_in.tlbMiss
8118f1fa9b1Ssfencevma  val s2_fwd_fail      = io.ldu_io.lsq.forward.dataInvalid
8128f1fa9b1Ssfencevma  val s2_dcache_miss   = io.dcache.resp.bits.miss &&
8138f1fa9b1Ssfencevma                         !s2_fwd_frm_d_chan_or_mshr &&
8148f1fa9b1Ssfencevma                         !s2_full_fwd
8158f1fa9b1Ssfencevma
8168f1fa9b1Ssfencevma  val s2_mq_nack       = io.dcache.s2_mq_nack &&
8178f1fa9b1Ssfencevma                         !s2_fwd_frm_d_chan_or_mshr &&
8188f1fa9b1Ssfencevma                         !s2_full_fwd
8198f1fa9b1Ssfencevma
8208f1fa9b1Ssfencevma  val s2_bank_conflict = io.dcache.s2_bank_conflict &&
8218f1fa9b1Ssfencevma                         !s2_fwd_frm_d_chan_or_mshr &&
8228f1fa9b1Ssfencevma                         !s2_full_fwd
8238f1fa9b1Ssfencevma
8248f1fa9b1Ssfencevma  val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail &&
8258f1fa9b1Ssfencevma                        !s2_fwd_frm_d_chan_or_mshr &&
8268f1fa9b1Ssfencevma                        !s2_full_fwd
8278f1fa9b1Ssfencevma
8288f1fa9b1Ssfencevma  val s2_rar_nack      = io.ldu_io.lsq.ldld_nuke_query.req.valid &&
8298f1fa9b1Ssfencevma                         !io.ldu_io.lsq.ldld_nuke_query.req.ready
8308f1fa9b1Ssfencevma
8318f1fa9b1Ssfencevma  val s2_raw_nack      = io.ldu_io.lsq.stld_nuke_query.req.valid &&
8328f1fa9b1Ssfencevma                         !io.ldu_io.lsq.stld_nuke_query.req.ready
8338f1fa9b1Ssfencevma
8348f1fa9b1Ssfencevma  // st-ld violation query
8358f1fa9b1Ssfencevma  //  NeedFastRecovery Valid when
8368f1fa9b1Ssfencevma  //  1. Fast recovery query request Valid.
8378f1fa9b1Ssfencevma  //  2. Load instruction is younger than requestors(store instructions).
8388f1fa9b1Ssfencevma  //  3. Physical address match.
8398f1fa9b1Ssfencevma  //  4. Data contains.
8408f1fa9b1Ssfencevma  val s2_nuke = VecInit((0 until StorePipelineWidth).map(w => {
8418f1fa9b1Ssfencevma                        io.ldu_io.stld_nuke_query(w).valid && // query valid
8428f1fa9b1Ssfencevma                        isAfter(s2_in.uop.robIdx, io.ldu_io.stld_nuke_query(w).bits.robIdx) && // older store
8438f1fa9b1Ssfencevma                        // TODO: Fix me when vector instruction
8448f1fa9b1Ssfencevma                        (s2_in.paddr(PAddrBits-1, 3) === io.ldu_io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3)) && // paddr match
8458f1fa9b1Ssfencevma                        (s2_in.mask & io.ldu_io.stld_nuke_query(w).bits.mask).orR // data mask contain
8468f1fa9b1Ssfencevma                      })).asUInt.orR && s2_ld_flow || s2_in.rep_info.nuke
8478f1fa9b1Ssfencevma
8488f1fa9b1Ssfencevma  val s2_cache_handled   = io.dcache.resp.bits.handled
8498f1fa9b1Ssfencevma  val s2_cache_tag_error = RegNext(io.csrCtrl.cache_error_enable) &&
8508f1fa9b1Ssfencevma                           io.dcache.resp.bits.tag_error
8518f1fa9b1Ssfencevma
8528f1fa9b1Ssfencevma  val s2_troublem        = !s2_exception &&
8538f1fa9b1Ssfencevma                           !s2_mmio &&
8548f1fa9b1Ssfencevma                           !s2_prf &&
8558f1fa9b1Ssfencevma                           !s2_in.lateKill
8568f1fa9b1Ssfencevma
8578f1fa9b1Ssfencevma  io.dcache.resp.ready  := true.B
8588f1fa9b1Ssfencevma  val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_mmio || s2_prf || s2_in.lateKill) && s2_ld_flow
8598f1fa9b1Ssfencevma  assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost")
8608f1fa9b1Ssfencevma
8618f1fa9b1Ssfencevma  // fast replay require
8628f1fa9b1Ssfencevma  val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail))
8638f1fa9b1Ssfencevma  val s2_nuke_fast_rep   = !s2_mq_nack &&
8648f1fa9b1Ssfencevma                           !s2_dcache_miss &&
8658f1fa9b1Ssfencevma                           !s2_bank_conflict &&
8668f1fa9b1Ssfencevma                           !s2_wpu_pred_fail &&
8678f1fa9b1Ssfencevma                           !s2_rar_nack &&
8688f1fa9b1Ssfencevma                           !s2_raw_nack &&
8698f1fa9b1Ssfencevma                           s2_nuke
8708f1fa9b1Ssfencevma
8718f1fa9b1Ssfencevma  val s2_fast_rep = !s2_mem_amb &&
8728f1fa9b1Ssfencevma                    !s2_tlb_miss &&
8738f1fa9b1Ssfencevma                    !s2_fwd_fail &&
8748f1fa9b1Ssfencevma                    (s2_dcache_fast_rep || s2_nuke_fast_rep) &&
8758f1fa9b1Ssfencevma                    s2_troublem
8768f1fa9b1Ssfencevma
8778f1fa9b1Ssfencevma  // need allocate new entry
8788f1fa9b1Ssfencevma  val s2_can_query = !s2_mem_amb &&
8798f1fa9b1Ssfencevma                     !s2_tlb_miss  &&
8808f1fa9b1Ssfencevma                     !s2_fwd_fail &&
8818f1fa9b1Ssfencevma                     !s2_dcache_fast_rep &&
8828f1fa9b1Ssfencevma                     s2_troublem
8838f1fa9b1Ssfencevma
8848f1fa9b1Ssfencevma  val s2_data_fwded = s2_dcache_miss && (s2_full_fwd || s2_cache_tag_error)
8858f1fa9b1Ssfencevma
8868f1fa9b1Ssfencevma  // ld-ld violation require
8878f1fa9b1Ssfencevma  io.ldu_io.lsq.ldld_nuke_query.req.valid           := s2_valid && s2_can_query
8888f1fa9b1Ssfencevma  io.ldu_io.lsq.ldld_nuke_query.req.bits.uop        := s2_in.uop
8898f1fa9b1Ssfencevma  io.ldu_io.lsq.ldld_nuke_query.req.bits.mask       := s2_in.mask
8908f1fa9b1Ssfencevma  io.ldu_io.lsq.ldld_nuke_query.req.bits.paddr      := s2_in.paddr
8918f1fa9b1Ssfencevma  io.ldu_io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss)
8928f1fa9b1Ssfencevma
8938f1fa9b1Ssfencevma  // st-ld violation require
8948f1fa9b1Ssfencevma  io.ldu_io.lsq.stld_nuke_query.req.valid           := s2_valid && s2_can_query
8958f1fa9b1Ssfencevma  io.ldu_io.lsq.stld_nuke_query.req.bits.uop        := s2_in.uop
8968f1fa9b1Ssfencevma  io.ldu_io.lsq.stld_nuke_query.req.bits.mask       := s2_in.mask
8978f1fa9b1Ssfencevma  io.ldu_io.lsq.stld_nuke_query.req.bits.paddr      := s2_in.paddr
8988f1fa9b1Ssfencevma  io.ldu_io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss)
8998f1fa9b1Ssfencevma
9008f1fa9b1Ssfencevma  // merge forward result
9018f1fa9b1Ssfencevma  // lsq has higher priority than sbuffer
9028f1fa9b1Ssfencevma  val s2_fwd_mask = Wire(Vec((VLEN/8), Bool()))
9038f1fa9b1Ssfencevma  val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W)))
9048f1fa9b1Ssfencevma  s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.ldu_io.lsq.forward.dataInvalid
9058f1fa9b1Ssfencevma  // generate XLEN/8 Muxs
9068f1fa9b1Ssfencevma  for (i <- 0 until VLEN / 8) {
9078f1fa9b1Ssfencevma    s2_fwd_mask(i) := io.ldu_io.lsq.forward.forwardMask(i) || io.ldu_io.sbuffer.forwardMask(i)
9088f1fa9b1Ssfencevma    s2_fwd_data(i) := Mux(io.ldu_io.lsq.forward.forwardMask(i), io.ldu_io.lsq.forward.forwardData(i), io.ldu_io.sbuffer.forwardData(i))
9098f1fa9b1Ssfencevma  }
9108f1fa9b1Ssfencevma
9118f1fa9b1Ssfencevma  XSDebug(s2_fire && s2_ld_flow, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n",
9128f1fa9b1Ssfencevma    s2_in.uop.pc,
9138f1fa9b1Ssfencevma    io.ldu_io.lsq.forward.forwardData.asUInt, io.ldu_io.lsq.forward.forwardMask.asUInt,
9148f1fa9b1Ssfencevma    s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt
9158f1fa9b1Ssfencevma  )
9168f1fa9b1Ssfencevma
9178f1fa9b1Ssfencevma  //
9188f1fa9b1Ssfencevma  s2_out                  := s2_in
9198f1fa9b1Ssfencevma  s2_out.data             := 0.U // data will be generated in load s3
9208f1fa9b1Ssfencevma  s2_out.uop.fpWen        := s2_in.uop.fpWen && !s2_exception && s2_ld_flow
9218f1fa9b1Ssfencevma  s2_out.mmio             := s2_mmio
9228f1fa9b1Ssfencevma  s2_out.atomic           := s2_pmp.atomic && !s2_ld_flow
9238f1fa9b1Ssfencevma  s2_out.uop.flushPipe    := false.B
9248f1fa9b1Ssfencevma  s2_out.uop.exceptionVec := s2_exception_vec
9258f1fa9b1Ssfencevma  s2_out.forwardMask      := s2_fwd_mask
9268f1fa9b1Ssfencevma  s2_out.forwardData      := s2_fwd_data
9278f1fa9b1Ssfencevma  s2_out.handledByMSHR    := s2_cache_handled
9288f1fa9b1Ssfencevma  s2_out.miss             := s2_dcache_miss && s2_troublem
9298f1fa9b1Ssfencevma
9308f1fa9b1Ssfencevma  // Generate replay signal caused by:
9318f1fa9b1Ssfencevma  // * st-ld violation check
9328f1fa9b1Ssfencevma  // * tlb miss
9338f1fa9b1Ssfencevma  // * dcache replay
9348f1fa9b1Ssfencevma  // * forward data invalid
9358f1fa9b1Ssfencevma  // * dcache miss
9368f1fa9b1Ssfencevma  s2_out.rep_info.mem_amb         := s2_mem_amb && s2_troublem
9378f1fa9b1Ssfencevma  s2_out.rep_info.tlb_miss        := s2_tlb_miss && s2_troublem
9388f1fa9b1Ssfencevma  s2_out.rep_info.fwd_fail        := s2_fwd_fail && s2_troublem
9398f1fa9b1Ssfencevma  s2_out.rep_info.dcache_rep      := s2_mq_nack && s2_troublem
9408f1fa9b1Ssfencevma  s2_out.rep_info.dcache_miss     := s2_dcache_miss && s2_troublem
9418f1fa9b1Ssfencevma  s2_out.rep_info.bank_conflict   := s2_bank_conflict && s2_troublem
9428f1fa9b1Ssfencevma  s2_out.rep_info.wpu_fail        := s2_wpu_pred_fail && s2_troublem
9438f1fa9b1Ssfencevma  s2_out.rep_info.rar_nack        := s2_rar_nack && s2_troublem
9448f1fa9b1Ssfencevma  s2_out.rep_info.raw_nack        := s2_raw_nack && s2_troublem
9458f1fa9b1Ssfencevma  s2_out.rep_info.nuke            := s2_nuke && s2_troublem
9468f1fa9b1Ssfencevma  s2_out.rep_info.full_fwd        := s2_data_fwded
9478f1fa9b1Ssfencevma  s2_out.rep_info.data_inv_sq_idx := io.ldu_io.lsq.forward.dataInvalidSqIdx
9488f1fa9b1Ssfencevma  s2_out.rep_info.addr_inv_sq_idx := io.ldu_io.lsq.forward.addrInvalidSqIdx
9498f1fa9b1Ssfencevma  s2_out.rep_info.rep_carry       := io.dcache.resp.bits.replayCarry
9508f1fa9b1Ssfencevma  s2_out.rep_info.mshr_id         := io.dcache.resp.bits.mshr_id
9518f1fa9b1Ssfencevma  s2_out.rep_info.last_beat       := s2_in.paddr(log2Up(refillBytes))
9528f1fa9b1Ssfencevma  s2_out.rep_info.debug           := s2_in.uop.debugInfo
9538f1fa9b1Ssfencevma
9548f1fa9b1Ssfencevma  // if forward fail, replay this inst from fetch
9558f1fa9b1Ssfencevma  val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss
9568f1fa9b1Ssfencevma  // if ld-ld violation is detected, replay from this inst from fetch
9578f1fa9b1Ssfencevma  val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss
9588f1fa9b1Ssfencevma  // io.out.bits.uop.replayInst := false.B
9598f1fa9b1Ssfencevma
9608f1fa9b1Ssfencevma  // to be removed
9618f1fa9b1Ssfencevma  val s2_ld_need_fb = !s2_in.isLoadReplay &&      // already feedbacked
9628f1fa9b1Ssfencevma                      io.ldu_io.lq_rep_full &&           // LoadQueueReplay is full
9638f1fa9b1Ssfencevma                      s2_out.rep_info.need_rep && // need replay
9648f1fa9b1Ssfencevma                      !s2_exception &&            // no exception is triggered
9658f1fa9b1Ssfencevma                      !s2_hw_prf                  // not hardware prefetch
9668f1fa9b1Ssfencevma  val s2_st_need_fb = !s2_ld_flow
9678f1fa9b1Ssfencevma  io.feedback_fast.valid                 := s2_valid && (s2_ld_need_fb || s2_st_need_fb)
9688f1fa9b1Ssfencevma  io.feedback_fast.bits.hit              := false.B
9698f1fa9b1Ssfencevma  io.feedback_fast.bits.flushState       := s2_in.ptwBack
9708f1fa9b1Ssfencevma  io.feedback_fast.bits.robIdx           := s2_in.uop.robIdx
9718f1fa9b1Ssfencevma  io.feedback_fast.bits.sourceType       := Mux(s2_ld_flow, RSFeedbackType.lrqFull, RSFeedbackType.tlbMiss)
9728f1fa9b1Ssfencevma  io.feedback_fast.bits.dataInvalidSqIdx := DontCare
9738f1fa9b1Ssfencevma
9740b43690dSsfencevma  io.stu_io.lsq_replenish := s2_out
9750b43690dSsfencevma  io.stu_io.lsq_replenish.miss := io.dcache.resp.fire && io.dcache.resp.bits.miss
9760b43690dSsfencevma
9778f1fa9b1Ssfencevma  io.ldu_io.ldCancel.ld1Cancel.valid := s2_valid && (
9788f1fa9b1Ssfencevma    (s2_out.rep_info.need_rep && s2_out.isFirstIssue) ||                // exe fail and issued from IQ
9798f1fa9b1Ssfencevma    s2_mmio                                                             // is mmio
9808f1fa9b1Ssfencevma  )
9818f1fa9b1Ssfencevma  io.ldu_io.ldCancel.ld1Cancel.bits := s2_out.deqPortIdx
9828f1fa9b1Ssfencevma
9838f1fa9b1Ssfencevma  // fast wakeup
9848f1fa9b1Ssfencevma  io.ldu_io.fast_uop.valid := RegNext(
9858f1fa9b1Ssfencevma    !io.dcache.s1_disable_fast_wakeup &&
9868f1fa9b1Ssfencevma    s1_valid &&
9878f1fa9b1Ssfencevma    !s1_kill &&
9888f1fa9b1Ssfencevma    !io.tlb.resp.bits.miss &&
9898f1fa9b1Ssfencevma    !io.ldu_io.lsq.forward.dataInvalidFast
9908f1fa9b1Ssfencevma  ) && (s2_valid && !s2_out.rep_info.need_rep && !s2_mmio && s2_ld_flow)
9918f1fa9b1Ssfencevma  io.ldu_io.fast_uop.bits := RegNext(s1_out.uop)
9928f1fa9b1Ssfencevma
9938f1fa9b1Ssfencevma  //
9948f1fa9b1Ssfencevma  io.ldu_io.s2_ptr_chasing                    := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, false.B, s1_fire)
9958f1fa9b1Ssfencevma
9968f1fa9b1Ssfencevma  // prefetch train
9976810d1e8Ssfencevma  io.prefetch_train.valid              := s2_valid && !s2_actually_mmio && !s2_in.tlbMiss
9986810d1e8Ssfencevma  io.prefetch_train.bits.fromLsPipelineBundle(s2_in)
9996810d1e8Ssfencevma  io.prefetch_train.bits.miss          := io.dcache.resp.bits.miss // TODO: use trace with bank conflict?
10006810d1e8Ssfencevma  io.prefetch_train.bits.meta_prefetch := io.dcache.resp.bits.meta_prefetch
10016810d1e8Ssfencevma  io.prefetch_train.bits.meta_access   := io.dcache.resp.bits.meta_access
10028f1fa9b1Ssfencevma
10036810d1e8Ssfencevma  io.prefetch_train_l1.valid              := s2_valid && !s2_actually_mmio
10046810d1e8Ssfencevma  io.prefetch_train_l1.bits.fromLsPipelineBundle(s2_in)
10056810d1e8Ssfencevma  io.prefetch_train_l1.bits.miss          := io.dcache.resp.bits.miss
10066810d1e8Ssfencevma  io.prefetch_train_l1.bits.meta_prefetch := io.dcache.resp.bits.meta_prefetch
10076810d1e8Ssfencevma  io.prefetch_train_l1.bits.meta_access   := io.dcache.resp.bits.meta_access
10088f1fa9b1Ssfencevma  if (env.FPGAPlatform){
10098f1fa9b1Ssfencevma    io.dcache.s0_pc := DontCare
10108f1fa9b1Ssfencevma    io.dcache.s1_pc := DontCare
10118f1fa9b1Ssfencevma    io.dcache.s2_pc := DontCare
10128f1fa9b1Ssfencevma  }else{
10138f1fa9b1Ssfencevma    io.dcache.s0_pc := s0_out.uop.pc
10148f1fa9b1Ssfencevma    io.dcache.s1_pc := s1_out.uop.pc
10158f1fa9b1Ssfencevma    io.dcache.s2_pc := s2_out.uop.pc
10168f1fa9b1Ssfencevma  }
10178f1fa9b1Ssfencevma  io.dcache.s2_kill := s2_pmp.ld || s2_pmp.st || s2_actually_mmio || s2_kill || !s2_ld_flow
10188f1fa9b1Ssfencevma
10198f1fa9b1Ssfencevma  val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready && s1_ld_flow
10208f1fa9b1Ssfencevma  val s2_ld_valid_dup = RegInit(0.U(6.W))
10218f1fa9b1Ssfencevma  s2_ld_valid_dup := 0x0.U(6.W)
10228f1fa9b1Ssfencevma  when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) }
10238f1fa9b1Ssfencevma  when (s1_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) }
10248f1fa9b1Ssfencevma  assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch)))
10258f1fa9b1Ssfencevma
10268f1fa9b1Ssfencevma  // Pipeline
10278f1fa9b1Ssfencevma  // --------------------------------------------------------------------------------
10288f1fa9b1Ssfencevma  // stage 3
10298f1fa9b1Ssfencevma  // --------------------------------------------------------------------------------
10308f1fa9b1Ssfencevma  // writeback and update load queue
10318f1fa9b1Ssfencevma  val s3_valid        = RegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect))
10328f1fa9b1Ssfencevma  val s3_in           = RegEnable(s2_out, s2_fire)
10338f1fa9b1Ssfencevma  val s3_out          = Wire(Valid(new MemExuOutput))
10348f1fa9b1Ssfencevma  val s3_dcache_rep   = RegEnable(s2_dcache_fast_rep && s2_troublem, false.B, s2_fire)
10358f1fa9b1Ssfencevma  val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire)
10368f1fa9b1Ssfencevma  val s3_fast_rep     = Wire(Bool())
10378f1fa9b1Ssfencevma  val s3_ld_flow      = RegNext(s2_ld_flow)
10388f1fa9b1Ssfencevma  val s3_troublem     = RegNext(s2_troublem)
10398f1fa9b1Ssfencevma  val s3_kill         = s3_in.uop.robIdx.needFlush(io.redirect)
10408f1fa9b1Ssfencevma  s3_ready := !s3_valid || s3_kill || sx_can_go
10418f1fa9b1Ssfencevma
10428f1fa9b1Ssfencevma  // forwrad last beat
10438f1fa9b1Ssfencevma  val (s3_fwd_frm_d_chan, s3_fwd_data_frm_d_chan) = io.ldu_io.tl_d_channel.forward(s2_valid && s2_out.forward_tlDchannel, s2_out.mshrid, s2_out.paddr)
10448f1fa9b1Ssfencevma  val s3_fwd_data_valid = RegEnable(s2_fwd_data_valid, false.B, s2_valid)
10458f1fa9b1Ssfencevma  val s3_fwd_frm_d_chan_valid = (s3_fwd_frm_d_chan && s3_fwd_data_valid) && s3_ld_flow
10468f1fa9b1Ssfencevma
10478f1fa9b1Ssfencevma
10488f1fa9b1Ssfencevma  // s3 load fast replay
10498f1fa9b1Ssfencevma  io.ldu_io.fast_rep_out.valid := s3_valid &&
10508f1fa9b1Ssfencevma                                  s3_fast_rep &&
10518f1fa9b1Ssfencevma                                  !s3_in.uop.robIdx.needFlush(io.redirect) &&
10528f1fa9b1Ssfencevma                                  s3_ld_flow
10538f1fa9b1Ssfencevma  io.ldu_io.fast_rep_out.bits := s3_in
10548f1fa9b1Ssfencevma
10558f1fa9b1Ssfencevma  io.ldu_io.lsq.ldin.valid := s3_valid &&
10568f1fa9b1Ssfencevma                              (!s3_fast_rep || !io.ldu_io.fast_rep_out.ready) &&
10578f1fa9b1Ssfencevma                              !s3_in.feedbacked &&
10588f1fa9b1Ssfencevma                              !s3_in.lateKill &&
10598f1fa9b1Ssfencevma                              s3_ld_flow
10608f1fa9b1Ssfencevma  io.ldu_io.lsq.ldin.bits := s3_in
10618f1fa9b1Ssfencevma  io.ldu_io.lsq.ldin.bits.miss := s3_in.miss && !s3_fwd_frm_d_chan_valid
10628f1fa9b1Ssfencevma
10638f1fa9b1Ssfencevma  /* <------- DANGEROUS: Don't change sequence here ! -------> */
10648f1fa9b1Ssfencevma  io.ldu_io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools
10658f1fa9b1Ssfencevma  io.ldu_io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated
10668f1fa9b1Ssfencevma  io.ldu_io.lsq.ldin.bits.missDbUpdated := RegNext(s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated)
10678f1fa9b1Ssfencevma
10688f1fa9b1Ssfencevma  val s3_dly_ld_err =
10698f1fa9b1Ssfencevma    if (EnableAccurateLoadError) {
10708f1fa9b1Ssfencevma      (s3_in.lateKill || io.dcache.resp.bits.error_delayed) && RegNext(io.csrCtrl.cache_error_enable)
10718f1fa9b1Ssfencevma    } else {
10728f1fa9b1Ssfencevma      WireInit(false.B)
10738f1fa9b1Ssfencevma    }
10748f1fa9b1Ssfencevma  io.ldu_io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid
10758f1fa9b1Ssfencevma  io.ldu_io.fast_rep_out.bits.delayedLoadError := s3_dly_ld_err
10768f1fa9b1Ssfencevma  io.ldu_io.lsq.ldin.bits.dcacheRequireReplay  := s3_dcache_rep
10778f1fa9b1Ssfencevma
10788f1fa9b1Ssfencevma  val s3_vp_match_fail = RegNext(io.ldu_io.lsq.forward.matchInvalid || io.ldu_io.sbuffer.matchInvalid) && s3_troublem
10798f1fa9b1Ssfencevma  val s3_ldld_rep_inst =
10808f1fa9b1Ssfencevma      io.ldu_io.lsq.ldld_nuke_query.resp.valid &&
10818f1fa9b1Ssfencevma      io.ldu_io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch &&
10828f1fa9b1Ssfencevma      RegNext(io.csrCtrl.ldld_vio_check_enable)
10838f1fa9b1Ssfencevma
10848f1fa9b1Ssfencevma  val s3_rep_info = WireInit(s3_in.rep_info)
10858f1fa9b1Ssfencevma  s3_rep_info.dcache_miss   := s3_in.rep_info.dcache_miss && !s3_fwd_frm_d_chan_valid && s3_troublem
10868f1fa9b1Ssfencevma  val s3_rep_frm_fetch = s3_vp_match_fail || s3_ldld_rep_inst
10878f1fa9b1Ssfencevma  val s3_sel_rep_cause = PriorityEncoderOH(s3_rep_info.cause.asUInt)
10888f1fa9b1Ssfencevma  val s3_force_rep     = s3_sel_rep_cause(LoadReplayCauses.C_TM) &&
10898f1fa9b1Ssfencevma                         !s3_in.uop.exceptionVec(loadAddrMisaligned) &&
10908f1fa9b1Ssfencevma                         s3_troublem
10918f1fa9b1Ssfencevma
10928f1fa9b1Ssfencevma  val s3_ld_exception = ExceptionNO.selectByFu(s3_in.uop.exceptionVec, LduCfg).asUInt.orR && s3_ld_flow
10938f1fa9b1Ssfencevma  val s3_st_exception = ExceptionNO.selectByFu(s3_in.uop.exceptionVec, StaCfg).asUInt.orR && !s3_ld_flow
10948f1fa9b1Ssfencevma  val s3_exception    = s3_ld_exception || s3_st_exception
10958f1fa9b1Ssfencevma  when ((s3_ld_exception || s3_dly_ld_err || s3_rep_frm_fetch) && !s3_force_rep) {
10968f1fa9b1Ssfencevma    io.ldu_io.lsq.ldin.bits.rep_info.cause := 0.U.asTypeOf(s3_rep_info.cause.cloneType)
10978f1fa9b1Ssfencevma  } .otherwise {
10988f1fa9b1Ssfencevma    io.ldu_io.lsq.ldin.bits.rep_info.cause := VecInit(s3_sel_rep_cause.asBools)
10998f1fa9b1Ssfencevma  }
11008f1fa9b1Ssfencevma
11018f1fa9b1Ssfencevma  // Int flow, if hit, will be writebacked at s3
11028f1fa9b1Ssfencevma  s3_out.valid                := s3_valid &&
11038f1fa9b1Ssfencevma                                (!s3_ld_flow || !io.ldu_io.lsq.ldin.bits.rep_info.need_rep && !s3_in.mmio)
11048f1fa9b1Ssfencevma  s3_out.bits.uop             := s3_in.uop
1105c1254d7eSsfencevma  s3_out.bits.uop.exceptionVec(loadAccessFault) := (s3_dly_ld_err  || s3_in.uop.exceptionVec(loadAccessFault)) && s3_ld_flow
11068f1fa9b1Ssfencevma  s3_out.bits.uop.replayInst := s3_rep_frm_fetch
11078f1fa9b1Ssfencevma  s3_out.bits.data            := s3_in.data
11088f1fa9b1Ssfencevma  s3_out.bits.debug.isMMIO    := s3_in.mmio
11098f1fa9b1Ssfencevma  s3_out.bits.debug.isPerfCnt := false.B
11108f1fa9b1Ssfencevma  s3_out.bits.debug.paddr     := s3_in.paddr
11118f1fa9b1Ssfencevma  s3_out.bits.debug.vaddr     := s3_in.vaddr
11128f1fa9b1Ssfencevma
11138f1fa9b1Ssfencevma  when (s3_force_rep) {
11148f1fa9b1Ssfencevma    s3_out.bits.uop.exceptionVec := 0.U.asTypeOf(s3_in.uop.exceptionVec.cloneType)
11158f1fa9b1Ssfencevma  }
11168f1fa9b1Ssfencevma
11178f1fa9b1Ssfencevma  /* <------- DANGEROUS: Don't change sequence here ! -------> */
11188f1fa9b1Ssfencevma  io.ldu_io.lsq.ldin.bits.uop := s3_out.bits.uop
11198f1fa9b1Ssfencevma
11208f1fa9b1Ssfencevma  val s3_revoke = s3_exception || io.ldu_io.lsq.ldin.bits.rep_info.need_rep
11218f1fa9b1Ssfencevma  io.ldu_io.lsq.ldld_nuke_query.revoke := s3_revoke
11228f1fa9b1Ssfencevma  io.ldu_io.lsq.stld_nuke_query.revoke := s3_revoke
11238f1fa9b1Ssfencevma
11248f1fa9b1Ssfencevma  // feedback slow
11258f1fa9b1Ssfencevma  s3_fast_rep := RegNext(s2_fast_rep) &&
11268f1fa9b1Ssfencevma                 !s3_in.feedbacked &&
11278f1fa9b1Ssfencevma                 !s3_in.lateKill &&
11288f1fa9b1Ssfencevma                 !s3_rep_frm_fetch &&
11298f1fa9b1Ssfencevma                 !s3_exception
11308f1fa9b1Ssfencevma
11318f1fa9b1Ssfencevma  val s3_fb_no_waiting = !s3_in.isLoadReplay && !(s3_fast_rep && io.ldu_io.fast_rep_out.ready) && !s3_in.feedbacked
11328f1fa9b1Ssfencevma
11338f1fa9b1Ssfencevma  //
11348f1fa9b1Ssfencevma  io.feedback_slow.valid                 := s3_valid && !s3_in.uop.robIdx.needFlush(io.redirect) && s3_fb_no_waiting && s3_ld_flow
11358f1fa9b1Ssfencevma  io.feedback_slow.bits.hit              := !io.ldu_io.lsq.ldin.bits.rep_info.need_rep || io.ldu_io.lsq.ldin.ready
11368f1fa9b1Ssfencevma  io.feedback_slow.bits.flushState       := s3_in.ptwBack
11378f1fa9b1Ssfencevma  io.feedback_slow.bits.robIdx           := s3_in.uop.robIdx
11388f1fa9b1Ssfencevma  io.feedback_slow.bits.sourceType       := RSFeedbackType.lrqFull
11398f1fa9b1Ssfencevma  io.feedback_slow.bits.dataInvalidSqIdx := DontCare
11408f1fa9b1Ssfencevma
11418f1fa9b1Ssfencevma  io.ldu_io.ldCancel.ld2Cancel.valid := s3_valid && (
11428f1fa9b1Ssfencevma    (io.ldu_io.lsq.ldin.bits.rep_info.need_rep && s3_in.isFirstIssue) ||
11438f1fa9b1Ssfencevma    s3_in.mmio
11448f1fa9b1Ssfencevma  )
11458f1fa9b1Ssfencevma  io.ldu_io.ldCancel.ld2Cancel.bits := s3_in.deqPortIdx
11468f1fa9b1Ssfencevma
11478f1fa9b1Ssfencevma  // data from dcache hit
11488f1fa9b1Ssfencevma  val s3_ld_raw_data_frm_cache = Wire(new LoadDataFromDcacheBundle)
11498f1fa9b1Ssfencevma  s3_ld_raw_data_frm_cache.respDcacheData       := io.dcache.resp.bits.data_delayed
11508f1fa9b1Ssfencevma  s3_ld_raw_data_frm_cache.forwardMask          := RegEnable(s2_fwd_mask, s2_valid)
11518f1fa9b1Ssfencevma  s3_ld_raw_data_frm_cache.forwardData          := RegEnable(s2_fwd_data, s2_valid)
11528f1fa9b1Ssfencevma  s3_ld_raw_data_frm_cache.uop                  := RegEnable(s2_out.uop, s2_valid)
11538f1fa9b1Ssfencevma  s3_ld_raw_data_frm_cache.addrOffset           := RegEnable(s2_out.paddr(3, 0), s2_valid)
11548f1fa9b1Ssfencevma  s3_ld_raw_data_frm_cache.forward_D            := RegEnable(s2_fwd_frm_d_chan, false.B, s2_valid) || s3_fwd_frm_d_chan_valid
11558f1fa9b1Ssfencevma  s3_ld_raw_data_frm_cache.forwardData_D        := Mux(s3_fwd_frm_d_chan_valid, s3_fwd_data_frm_d_chan, RegEnable(s2_fwd_data_frm_d_chan, s2_valid))
11568f1fa9b1Ssfencevma  s3_ld_raw_data_frm_cache.forward_mshr         := RegEnable(s2_fwd_frm_mshr, false.B, s2_valid)
11578f1fa9b1Ssfencevma  s3_ld_raw_data_frm_cache.forwardData_mshr     := RegEnable(s2_fwd_data_frm_mshr, s2_valid)
11588f1fa9b1Ssfencevma  s3_ld_raw_data_frm_cache.forward_result_valid := RegEnable(s2_fwd_data_valid, false.B, s2_valid)
11598f1fa9b1Ssfencevma
11608f1fa9b1Ssfencevma  val s3_merged_data_frm_cache = s3_ld_raw_data_frm_cache.mergedData()
11618f1fa9b1Ssfencevma  val s3_picked_data_frm_cache = LookupTree(s3_ld_raw_data_frm_cache.addrOffset, List(
11628f1fa9b1Ssfencevma    "b0000".U -> s3_merged_data_frm_cache(63,    0),
11638f1fa9b1Ssfencevma    "b0001".U -> s3_merged_data_frm_cache(63,    8),
11648f1fa9b1Ssfencevma    "b0010".U -> s3_merged_data_frm_cache(63,   16),
11658f1fa9b1Ssfencevma    "b0011".U -> s3_merged_data_frm_cache(63,   24),
11668f1fa9b1Ssfencevma    "b0100".U -> s3_merged_data_frm_cache(63,   32),
11678f1fa9b1Ssfencevma    "b0101".U -> s3_merged_data_frm_cache(63,   40),
11688f1fa9b1Ssfencevma    "b0110".U -> s3_merged_data_frm_cache(63,   48),
11698f1fa9b1Ssfencevma    "b0111".U -> s3_merged_data_frm_cache(63,   56),
11708f1fa9b1Ssfencevma    "b1000".U -> s3_merged_data_frm_cache(127,  64),
11718f1fa9b1Ssfencevma    "b1001".U -> s3_merged_data_frm_cache(127,  72),
11728f1fa9b1Ssfencevma    "b1010".U -> s3_merged_data_frm_cache(127,  80),
11738f1fa9b1Ssfencevma    "b1011".U -> s3_merged_data_frm_cache(127,  88),
11748f1fa9b1Ssfencevma    "b1100".U -> s3_merged_data_frm_cache(127,  96),
11758f1fa9b1Ssfencevma    "b1101".U -> s3_merged_data_frm_cache(127, 104),
11768f1fa9b1Ssfencevma    "b1110".U -> s3_merged_data_frm_cache(127, 112),
11778f1fa9b1Ssfencevma    "b1111".U -> s3_merged_data_frm_cache(127, 120)
11788f1fa9b1Ssfencevma  ))
11798f1fa9b1Ssfencevma  val s3_ld_data_frm_cache = rdataHelper(s3_ld_raw_data_frm_cache.uop, s3_picked_data_frm_cache)
11808f1fa9b1Ssfencevma
11818f1fa9b1Ssfencevma  // FIXME: add 1 cycle delay ?
1182c1254d7eSsfencevma  io.ldout.bits      := s3_out.bits
1183c1254d7eSsfencevma  io.ldout.bits.data := s3_ld_data_frm_cache
1184c1254d7eSsfencevma  io.ldout.valid     := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && s3_ld_flow
11858f1fa9b1Ssfencevma
1186*d7739d95Ssfencevma  // for uncache
1187*d7739d95Ssfencevma  io.ldu_io.lsq.uncache.ready := true.B
1188*d7739d95Ssfencevma
11898f1fa9b1Ssfencevma  // fast load to load forward
11908f1fa9b1Ssfencevma  io.ldu_io.l2l_fwd_out.valid      := s3_out.valid && !s3_in.lateKill && s3_ld_flow
11918f1fa9b1Ssfencevma  io.ldu_io.l2l_fwd_out.data       := s3_ld_data_frm_cache
11928f1fa9b1Ssfencevma  io.ldu_io.l2l_fwd_out.dly_ld_err := s3_dly_ld_err // ecc delayed error
11938f1fa9b1Ssfencevma
11948f1fa9b1Ssfencevma  // hybrid unit writeback to rob
11958f1fa9b1Ssfencevma  // delay params
11968f1fa9b1Ssfencevma  val SelectGroupSize   = RollbackGroupSize
11978f1fa9b1Ssfencevma  val lgSelectGroupSize = log2Ceil(SelectGroupSize)
11988f1fa9b1Ssfencevma  val TotalSelectCycles = scala.math.ceil(log2Ceil(LoadQueueRAWSize).toFloat / lgSelectGroupSize).toInt + 1
11998f1fa9b1Ssfencevma  val TotalDelayCycles  = TotalSelectCycles - 2
12008f1fa9b1Ssfencevma
12018f1fa9b1Ssfencevma  // writeback
12028f1fa9b1Ssfencevma  val sx_valid = Wire(Vec(TotalDelayCycles + 1, Bool()))
12038f1fa9b1Ssfencevma  val sx_ready = Wire(Vec(TotalDelayCycles + 1, Bool()))
12048f1fa9b1Ssfencevma  val sx_in    = Wire(Vec(TotalDelayCycles + 1, new MemExuOutput))
12058f1fa9b1Ssfencevma
12068f1fa9b1Ssfencevma  sx_can_go := sx_ready.head
12078f1fa9b1Ssfencevma  for (i <- 0 until TotalDelayCycles + 1) {
12088f1fa9b1Ssfencevma    if (i == 0) {
1209c1254d7eSsfencevma      sx_valid(i) := s3_valid && !s3_ld_flow
12108f1fa9b1Ssfencevma      sx_in(i)    := s3_out.bits
1211c1254d7eSsfencevma      sx_ready(i) := !s3_valid(i) || sx_in(i).uop.robIdx.needFlush(io.redirect) || (if (TotalDelayCycles == 0) io.stout.ready else sx_ready(i+1))
12128f1fa9b1Ssfencevma    } else {
12138f1fa9b1Ssfencevma      val cur_kill   = sx_in(i).uop.robIdx.needFlush(io.redirect)
1214c1254d7eSsfencevma      val cur_can_go = (if (i == TotalDelayCycles) io.stout.ready else sx_ready(i+1))
12158f1fa9b1Ssfencevma      val cur_fire   = sx_valid(i) && !cur_kill && cur_can_go
12168f1fa9b1Ssfencevma      val prev_fire  = sx_valid(i-1) && !sx_in(i-1).uop.robIdx.needFlush(io.redirect) && sx_ready(i)
12178f1fa9b1Ssfencevma
1218c1254d7eSsfencevma      sx_ready(i) := !sx_valid(i) || cur_kill || (if (i == TotalDelayCycles) io.stout.ready else sx_ready(i+1))
12198f1fa9b1Ssfencevma      val sx_valid_can_go = prev_fire || cur_fire || cur_kill
12208f1fa9b1Ssfencevma      sx_valid(i) := RegEnable(Mux(prev_fire, true.B, false.B), sx_valid_can_go)
12218f1fa9b1Ssfencevma      sx_in(i) := RegEnable(sx_in(i-1), prev_fire)
12228f1fa9b1Ssfencevma    }
12238f1fa9b1Ssfencevma  }
12248f1fa9b1Ssfencevma
12258f1fa9b1Ssfencevma  val sx_last_valid = sx_valid.takeRight(1).head
12268f1fa9b1Ssfencevma  val sx_last_ready = sx_ready.takeRight(1).head
12278f1fa9b1Ssfencevma  val sx_last_in    = sx_in.takeRight(1).head
12288f1fa9b1Ssfencevma
1229c1254d7eSsfencevma  sx_last_ready  := !sx_last_valid || sx_last_in.uop.robIdx.needFlush(io.redirect) || io.stout.ready
1230c1254d7eSsfencevma  io.stout.valid := sx_last_valid && !sx_last_in.uop.robIdx.needFlush(io.redirect)
1231c1254d7eSsfencevma  io.stout.bits  := sx_last_in
12328f1fa9b1Ssfencevma
12338f1fa9b1Ssfencevma   // trigger
1234c1254d7eSsfencevma  val ld_trigger = FuType.isLoad(io.stout.bits.uop.fuType)
1235c1254d7eSsfencevma  val last_valid_data = RegEnable(io.stout.bits.data, io.stout.fire)
12368f1fa9b1Ssfencevma  val hit_ld_addr_trig_hit_vec = Wire(Vec(3, Bool()))
12378f1fa9b1Ssfencevma  val lq_ld_addr_trig_hit_vec = RegNext(io.ldu_io.lsq.trigger.lqLoadAddrTriggerHitVec)
12388f1fa9b1Ssfencevma  (0 until 3).map{i => {
12398f1fa9b1Ssfencevma    val tdata2    = RegNext(RegNext(io.ldu_io.trigger(i).tdata2))
12408f1fa9b1Ssfencevma    val matchType = RegNext(RegNext(io.ldu_io.trigger(i).matchType))
12418f1fa9b1Ssfencevma    val tEnable   = RegNext(RegNext(io.ldu_io.trigger(i).tEnable))
12428f1fa9b1Ssfencevma
12438f1fa9b1Ssfencevma    hit_ld_addr_trig_hit_vec(i)        := TriggerCmp(RegNext(s3_in.vaddr), tdata2, matchType, tEnable)
1244c1254d7eSsfencevma    io.ldu_io.trigger(i).addrHit       := Mux(io.stout.valid && ld_trigger, hit_ld_addr_trig_hit_vec(i), lq_ld_addr_trig_hit_vec(i))
12458f1fa9b1Ssfencevma    io.ldu_io.trigger(i).lastDataHit   := TriggerCmp(last_valid_data, tdata2, matchType, tEnable)
12468f1fa9b1Ssfencevma  }}
12478f1fa9b1Ssfencevma  io.ldu_io.lsq.trigger.hitLoadAddrTriggerHitVec := hit_ld_addr_trig_hit_vec
12488f1fa9b1Ssfencevma
12498f1fa9b1Ssfencevma  // FIXME: please move this part to LoadQueueReplay
12508f1fa9b1Ssfencevma  io.ldu_io.debug_ls := DontCare
12510b43690dSsfencevma  io.stu_io.debug_ls := DontCare
12520b43690dSsfencevma  io.stu_io.debug_ls.s1.isTlbFirstMiss := io.tlb.resp.valid && io.tlb.resp.bits.miss && io.tlb.resp.bits.debug.isFirstIssue && !s1_in.isHWPrefetch && !s1_ld_flow
12530b43690dSsfencevma  io.stu_io.debug_ls.s1_robIdx := s1_in.uop.robIdx.value
12548f1fa9b1Ssfencevma
12558f1fa9b1Ssfencevma // Topdown
12568f1fa9b1Ssfencevma  io.ldu_io.lsTopdownInfo.s1.robIdx          := s1_in.uop.robIdx.value
12578f1fa9b1Ssfencevma  io.ldu_io.lsTopdownInfo.s1.vaddr_valid     := s1_valid && s1_in.hasROBEntry
12588f1fa9b1Ssfencevma  io.ldu_io.lsTopdownInfo.s1.vaddr_bits      := s1_vaddr
12598f1fa9b1Ssfencevma  io.ldu_io.lsTopdownInfo.s2.robIdx          := s2_in.uop.robIdx.value
12608f1fa9b1Ssfencevma  io.ldu_io.lsTopdownInfo.s2.paddr_valid     := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss
12618f1fa9b1Ssfencevma  io.ldu_io.lsTopdownInfo.s2.paddr_bits      := s2_in.paddr
12628f1fa9b1Ssfencevma  io.ldu_io.lsTopdownInfo.s2.first_real_miss := io.dcache.resp.bits.real_miss
12638f1fa9b1Ssfencevma  io.ldu_io.lsTopdownInfo.s2.cache_miss_en   := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated
12648f1fa9b1Ssfencevma
12658f1fa9b1Ssfencevma  // perf cnt
12668f1fa9b1Ssfencevma  XSPerfAccumulate("s0_in_valid",                  io.lsin.valid)
12678f1fa9b1Ssfencevma  XSPerfAccumulate("s0_in_block",                  io.lsin.valid && !io.lsin.fire)
12688f1fa9b1Ssfencevma  XSPerfAccumulate("s0_in_fire_first_issue",       s0_valid && s0_isFirstIssue)
12698f1fa9b1Ssfencevma  XSPerfAccumulate("s0_lsq_fire_first_issue",      io.ldu_io.replay.fire)
12708f1fa9b1Ssfencevma  XSPerfAccumulate("s0_ldu_fire_first_issue",      io.lsin.fire && s0_isFirstIssue)
12718f1fa9b1Ssfencevma  XSPerfAccumulate("s0_fast_replay_issue",         io.ldu_io.fast_rep_in.fire)
12728f1fa9b1Ssfencevma  XSPerfAccumulate("s0_stall_out",                 s0_valid && !s0_can_go)
12738f1fa9b1Ssfencevma  XSPerfAccumulate("s0_stall_dcache",              s0_valid && !io.dcache.req.ready)
12748f1fa9b1Ssfencevma  XSPerfAccumulate("s0_addr_spec_success",         s0_fire && s0_vaddr(VAddrBits-1, 12) === io.lsin.bits.src(0)(VAddrBits-1, 12))
12758f1fa9b1Ssfencevma  XSPerfAccumulate("s0_addr_spec_failed",          s0_fire && s0_vaddr(VAddrBits-1, 12) =/= io.lsin.bits.src(0)(VAddrBits-1, 12))
12768f1fa9b1Ssfencevma  XSPerfAccumulate("s0_addr_spec_success_once",    s0_fire && s0_vaddr(VAddrBits-1, 12) === io.lsin.bits.src(0)(VAddrBits-1, 12) && s0_isFirstIssue)
12778f1fa9b1Ssfencevma  XSPerfAccumulate("s0_addr_spec_failed_once",     s0_fire && s0_vaddr(VAddrBits-1, 12) =/= io.lsin.bits.src(0)(VAddrBits-1, 12) && s0_isFirstIssue)
12788f1fa9b1Ssfencevma  XSPerfAccumulate("s0_forward_tl_d_channel",      s0_out.forward_tlDchannel)
12798f1fa9b1Ssfencevma  XSPerfAccumulate("s0_hardware_prefetch_fire",    s0_fire && s0_hw_prf_select)
12808f1fa9b1Ssfencevma  XSPerfAccumulate("s0_software_prefetch_fire",    s0_fire && s0_prf && s0_int_iss_select)
1281*d7739d95Ssfencevma  XSPerfAccumulate("s0_hardware_prefetch_blocked", io.ldu_io.prefetch_req.valid && !s0_hw_prf_select)
1282*d7739d95Ssfencevma  XSPerfAccumulate("s0_hardware_prefetch_total",   io.ldu_io.prefetch_req.valid)
12838f1fa9b1Ssfencevma
12848f1fa9b1Ssfencevma  XSPerfAccumulate("s1_in_valid",                  s1_valid)
12858f1fa9b1Ssfencevma  XSPerfAccumulate("s1_in_fire",                   s1_fire)
12868f1fa9b1Ssfencevma  XSPerfAccumulate("s1_in_fire_first_issue",       s1_fire && s1_in.isFirstIssue)
12878f1fa9b1Ssfencevma  XSPerfAccumulate("s1_tlb_miss",                  s1_fire && s1_tlb_miss)
12888f1fa9b1Ssfencevma  XSPerfAccumulate("s1_tlb_miss_first_issue",      s1_fire && s1_tlb_miss && s1_in.isFirstIssue)
12898f1fa9b1Ssfencevma  XSPerfAccumulate("s1_stall_out",                 s1_valid && !s1_can_go)
12908f1fa9b1Ssfencevma  XSPerfAccumulate("s1_late_kill",                 s1_valid && s1_fast_rep_kill)
12918f1fa9b1Ssfencevma
12928f1fa9b1Ssfencevma  XSPerfAccumulate("s2_in_valid",                  s2_valid)
12938f1fa9b1Ssfencevma  XSPerfAccumulate("s2_in_fire",                   s2_fire)
12948f1fa9b1Ssfencevma  XSPerfAccumulate("s2_in_fire_first_issue",       s2_fire && s2_in.isFirstIssue)
12958f1fa9b1Ssfencevma  XSPerfAccumulate("s2_dcache_miss",               s2_fire && io.dcache.resp.bits.miss)
12968f1fa9b1Ssfencevma  XSPerfAccumulate("s2_dcache_miss_first_issue",   s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue)
12978f1fa9b1Ssfencevma  XSPerfAccumulate("s2_dcache_real_miss_first_issue",   s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue)
12988f1fa9b1Ssfencevma  XSPerfAccumulate("s2_full_forward",              s2_fire && s2_full_fwd)
12998f1fa9b1Ssfencevma  XSPerfAccumulate("s2_dcache_miss_full_forward",  s2_fire && s2_dcache_miss)
13008f1fa9b1Ssfencevma  XSPerfAccumulate("s2_fwd_frm_d_can",             s2_valid && s2_fwd_frm_d_chan)
13018f1fa9b1Ssfencevma  XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr",    s2_valid && s2_fwd_frm_d_chan_or_mshr)
13028f1fa9b1Ssfencevma  XSPerfAccumulate("s2_stall_out",                 s2_fire && !s2_can_go)
13038f1fa9b1Ssfencevma  XSPerfAccumulate("s2_prefetch",                  s2_fire && s2_prf)
13048f1fa9b1Ssfencevma  XSPerfAccumulate("s2_prefetch_ignored",          s2_fire && s2_prf && s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict
13058f1fa9b1Ssfencevma  XSPerfAccumulate("s2_prefetch_miss",             s2_fire && s2_prf && io.dcache.resp.bits.miss) // prefetch req miss in l1
13068f1fa9b1Ssfencevma  XSPerfAccumulate("s2_prefetch_hit",              s2_fire && s2_prf && !io.dcache.resp.bits.miss) // prefetch req hit in l1
13078f1fa9b1Ssfencevma  XSPerfAccumulate("s2_prefetch_accept",           s2_fire && s2_prf && io.dcache.resp.bits.miss && !s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it
13088f1fa9b1Ssfencevma  XSPerfAccumulate("s2_forward_req",               s2_fire && s2_in.forward_tlDchannel)
13098f1fa9b1Ssfencevma  XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fire && s2_fwd_frm_d_chan && s2_fwd_data_valid)
13108f1fa9b1Ssfencevma  XSPerfAccumulate("s2_successfully_forward_mshr",      s2_fire && s2_fwd_frm_mshr && s2_fwd_data_valid)
13118f1fa9b1Ssfencevma
13128f1fa9b1Ssfencevma  XSPerfAccumulate("s3_fwd_frm_d_chan",            s3_valid && s3_fwd_frm_d_chan_valid)
13138f1fa9b1Ssfencevma
13148f1fa9b1Ssfencevma  XSPerfAccumulate("load_to_load_forward",                      s1_try_ptr_chasing && !s1_ptr_chasing_canceled)
13158f1fa9b1Ssfencevma  XSPerfAccumulate("load_to_load_forward_try",                  s1_try_ptr_chasing)
13168f1fa9b1Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail",                 s1_cancel_ptr_chasing)
13178f1fa9b1Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_cancelled",       s1_cancel_ptr_chasing && s1_ptr_chasing_canceled)
13188f1fa9b1Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match)
13198f1fa9b1Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_op_not_ld",       s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld)
13208f1fa9b1Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_addr_align",      s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned)
13218f1fa9b1Ssfencevma  XSPerfAccumulate("load_to_load_forward_fail_set_mismatch",    s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch)
13228f1fa9b1Ssfencevma
13238f1fa9b1Ssfencevma  // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design
13248f1fa9b1Ssfencevma  // hardware performance counter
13258f1fa9b1Ssfencevma  val perfEvents = Seq(
13268f1fa9b1Ssfencevma    ("load_s0_in_fire         ", s0_fire                                                        ),
13278f1fa9b1Ssfencevma    ("load_to_load_forward    ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled      ),
13288f1fa9b1Ssfencevma    ("stall_dcache            ", s0_valid && s0_can_go && !io.dcache.req.ready                  ),
13298f1fa9b1Ssfencevma    ("load_s1_in_fire         ", s0_fire                                                        ),
13308f1fa9b1Ssfencevma    ("load_s1_tlb_miss        ", s1_fire && io.tlb.resp.bits.miss                               ),
13318f1fa9b1Ssfencevma    ("load_s2_in_fire         ", s1_fire                                                        ),
13328f1fa9b1Ssfencevma    ("load_s2_dcache_miss     ", s2_fire && io.dcache.resp.bits.miss                            ),
13338f1fa9b1Ssfencevma  )
13348f1fa9b1Ssfencevma  generatePerfEvent()
13358f1fa9b1Ssfencevma}