18f1fa9b1Ssfencevma/*************************************************************************************** 28f1fa9b1Ssfencevma* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 38f1fa9b1Ssfencevma* Copyright (c) 2020-2021 Peng Cheng Laboratory 48f1fa9b1Ssfencevma* 58f1fa9b1Ssfencevma* XiangShan is licensed under Mulan PSL v2. 68f1fa9b1Ssfencevma* You can use this software according to the terms and conditions of the Mulan PSL v2. 78f1fa9b1Ssfencevma* You may obtain a copy of Mulan PSL v2 at: 88f1fa9b1Ssfencevma* http://license.coscl.org.cn/MulanPSL2 98f1fa9b1Ssfencevma* 108f1fa9b1Ssfencevma* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 118f1fa9b1Ssfencevma* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 128f1fa9b1Ssfencevma* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 138f1fa9b1Ssfencevma* 148f1fa9b1Ssfencevma* See the Mulan PSL v2 for more details. 158f1fa9b1Ssfencevma***************************************************************************************/ 168f1fa9b1Ssfencevma 178f1fa9b1Ssfencevmapackage xiangshan.mem 188f1fa9b1Ssfencevma 198f1fa9b1Ssfencevmaimport org.chipsalliance.cde.config.Parameters 208f1fa9b1Ssfencevmaimport chisel3._ 218f1fa9b1Ssfencevmaimport chisel3.util._ 228f1fa9b1Ssfencevmaimport utils._ 238f1fa9b1Ssfencevmaimport utility._ 248f1fa9b1Ssfencevmaimport xiangshan._ 259e12e8edScz4eimport xiangshan.ExceptionNO._ 268f1fa9b1Ssfencevmaimport xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput} 278f1fa9b1Ssfencevmaimport xiangshan.backend.fu.PMPRespBundle 288f1fa9b1Ssfencevmaimport xiangshan.backend.fu.FuConfig._ 298f1fa9b1Ssfencevmaimport xiangshan.backend.ctrlblock.{DebugLsInfoBundle, LsTopdownInfo} 3004b415dbSchengguanghuiimport xiangshan.backend.fu.NewCSR._ 318f1fa9b1Ssfencevmaimport xiangshan.backend.rob.RobPtr 328f1fa9b1Ssfencevmaimport xiangshan.backend.fu._ 33f7af4c74Schengguanghuiimport xiangshan.backend.fu.util.SdtrigExt 349e12e8edScz4eimport xiangshan.mem.mdp._ 359e12e8edScz4eimport xiangshan.mem.Bundles._ 368f1fa9b1Ssfencevmaimport xiangshan.cache._ 378f1fa9b1Ssfencevmaimport xiangshan.cache.wpu.ReplayCarry 38b52baf04SXuan Huimport xiangshan.cache.mmu.{TlbCmd, TlbHintReq, TlbReq, TlbRequestIO, TlbResp} 398f1fa9b1Ssfencevma 408f1fa9b1Ssfencevmaclass HybridUnit(implicit p: Parameters) extends XSModule 418f1fa9b1Ssfencevma with HasLoadHelper 428f1fa9b1Ssfencevma with HasPerfEvents 438f1fa9b1Ssfencevma with HasDCacheParameters 448f1fa9b1Ssfencevma with HasCircularQueuePtrHelper 456e39fcc5Szhanglinjuan with HasVLSUParameters 46f7af4c74Schengguanghui with SdtrigExt 478f1fa9b1Ssfencevma{ 488f1fa9b1Ssfencevma val io = IO(new Bundle() { 498f1fa9b1Ssfencevma // control 508f1fa9b1Ssfencevma val redirect = Flipped(ValidIO(new Redirect)) 518f1fa9b1Ssfencevma val csrCtrl = Flipped(new CustomCSRCtrlIO) 528f1fa9b1Ssfencevma 538f1fa9b1Ssfencevma // flow in 548f1fa9b1Ssfencevma val lsin = Flipped(Decoupled(new MemExuInput)) 558f1fa9b1Ssfencevma 568f1fa9b1Ssfencevma // flow out 57c1254d7eSsfencevma val ldout = DecoupledIO(new MemExuOutput) 58c1254d7eSsfencevma val stout = DecoupledIO(new MemExuOutput) 598f1fa9b1Ssfencevma 608f1fa9b1Ssfencevma val ldu_io = new Bundle() { 6146ba64e8Ssfencevma // dcache 6246ba64e8Ssfencevma val dcache = new DCacheLoadIO 6346ba64e8Ssfencevma 648f1fa9b1Ssfencevma // data path 658f1fa9b1Ssfencevma val sbuffer = new LoadForwardQueryIO 66e04c5f64SYanqin Li val ubuffer = new LoadForwardQueryIO 676e39fcc5Szhanglinjuan val vec_forward = new LoadForwardQueryIO 688f1fa9b1Ssfencevma val lsq = new LoadToLsqIO 698f1fa9b1Ssfencevma val tl_d_channel = Input(new DcacheToLduForwardIO) 708f1fa9b1Ssfencevma val forward_mshr = Flipped(new LduToMissqueueForwardIO) 71b52baf04SXuan Hu val tlb_hint = Flipped(new TlbHintReq) 728f1fa9b1Ssfencevma val l2_hint = Input(Valid(new L2ToL1Hint)) 738f1fa9b1Ssfencevma 748f1fa9b1Ssfencevma // fast wakeup 758f1fa9b1Ssfencevma val fast_uop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2 768f1fa9b1Ssfencevma 778f1fa9b1Ssfencevma // trigger 78f7af4c74Schengguanghui val trigger = Vec(TriggerNum, new LoadUnitTriggerIO) 798f1fa9b1Ssfencevma 808f1fa9b1Ssfencevma // load to load fast path 818f1fa9b1Ssfencevma val l2l_fwd_in = Input(new LoadToLoadIO) 828f1fa9b1Ssfencevma val l2l_fwd_out = Output(new LoadToLoadIO) 838f1fa9b1Ssfencevma 848f1fa9b1Ssfencevma val ld_fast_match = Input(Bool()) 858f1fa9b1Ssfencevma val ld_fast_fuOpType = Input(UInt()) 868f1fa9b1Ssfencevma val ld_fast_imm = Input(UInt(12.W)) 878f1fa9b1Ssfencevma 88d7739d95Ssfencevma // hardware prefetch to l1 cache req 89d7739d95Ssfencevma val prefetch_req = Flipped(ValidIO(new L1PrefetchReq)) 90d7739d95Ssfencevma 918f1fa9b1Ssfencevma // iq cancel 928f1fa9b1Ssfencevma val ldCancel = Output(new LoadCancelIO()) // use to cancel the uops waked by this load, and cancel load 938f1fa9b1Ssfencevma 94596af5d2SHaojin Tang // iq wakeup, use to wakeup consumer uop at load s2 95596af5d2SHaojin Tang val wakeup = ValidIO(new DynInst) 96596af5d2SHaojin Tang 978f1fa9b1Ssfencevma // load ecc error 988f1fa9b1Ssfencevma val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different 998f1fa9b1Ssfencevma 1008f1fa9b1Ssfencevma // schedule error query 10199ce5576Scz4e val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryBundle))) 1028f1fa9b1Ssfencevma 1038f1fa9b1Ssfencevma // queue-based replay 1048f1fa9b1Ssfencevma val replay = Flipped(Decoupled(new LsPipelineBundle)) 1058f1fa9b1Ssfencevma val lq_rep_full = Input(Bool()) 1068f1fa9b1Ssfencevma 1078f1fa9b1Ssfencevma // misc 1088f1fa9b1Ssfencevma val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch 1098f1fa9b1Ssfencevma 1108f1fa9b1Ssfencevma // Load fast replay path 1118f1fa9b1Ssfencevma val fast_rep_in = Flipped(Decoupled(new LqWriteBundle)) 1128f1fa9b1Ssfencevma val fast_rep_out = Decoupled(new LqWriteBundle) 1138f1fa9b1Ssfencevma 114c8a344d0Ssfencevma // Load RAR rollback 115c8a344d0Ssfencevma val rollback = Valid(new Redirect) 116c8a344d0Ssfencevma 1178f1fa9b1Ssfencevma // perf 1188f1fa9b1Ssfencevma val debug_ls = Output(new DebugLsInfoBundle) 1198f1fa9b1Ssfencevma val lsTopdownInfo = Output(new LsTopdownInfo) 1208f1fa9b1Ssfencevma } 1218f1fa9b1Ssfencevma 1228f1fa9b1Ssfencevma val stu_io = new Bundle() { 12346ba64e8Ssfencevma val dcache = new DCacheStoreIO 124d7739d95Ssfencevma val prefetch_req = Flipped(DecoupledIO(new StorePrefetchReq)) 1258f1fa9b1Ssfencevma val issue = Valid(new MemExuInput) 1268f1fa9b1Ssfencevma val lsq = ValidIO(new LsPipelineBundle) 1278f1fa9b1Ssfencevma val lsq_replenish = Output(new LsPipelineBundle()) 12899ce5576Scz4e val stld_nuke_query = Valid(new StoreNukeQueryBundle) 1298f1fa9b1Ssfencevma val st_mask_out = Valid(new StoreMaskBundle) 1308f1fa9b1Ssfencevma val debug_ls = Output(new DebugLsInfoBundle) 1318f1fa9b1Ssfencevma } 1328f1fa9b1Ssfencevma 1336e39fcc5Szhanglinjuan val vec_stu_io = new Bundle() { 1343952421bSweiding liu val in = Flipped(DecoupledIO(new VecPipeBundle())) 1356e39fcc5Szhanglinjuan val isFirstIssue = Input(Bool()) 1366e39fcc5Szhanglinjuan val lsq = ValidIO(new LsPipelineBundle()) 1376e39fcc5Szhanglinjuan val feedbackSlow = ValidIO(new VSFQFeedback) 1386e39fcc5Szhanglinjuan } 1396e39fcc5Szhanglinjuan 1405adc4829SYanqin Li // speculative for gated control 1415adc4829SYanqin Li val s0_prefetch_spec = Output(Bool()) 1425adc4829SYanqin Li val s1_prefetch_spec = Output(Bool()) 1436810d1e8Ssfencevma // prefetch 14499ce5576Scz4e val prefetch_train = ValidIO(new LsPrefetchTrainBundle()) // provide prefetch info to sms 14599ce5576Scz4e val prefetch_train_l1 = ValidIO(new LsPrefetchTrainBundle()) // provide prefetch info to stream & stride 1466810d1e8Ssfencevma val canAcceptLowConfPrefetch = Output(Bool()) 1476810d1e8Ssfencevma val canAcceptHighConfPrefetch = Output(Bool()) 1486810d1e8Ssfencevma val correctMissTrain = Input(Bool()) 1496810d1e8Ssfencevma 1508f1fa9b1Ssfencevma // data path 1518f1fa9b1Ssfencevma val tlb = new TlbRequestIO(2) 1528f1fa9b1Ssfencevma val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now 15346ba64e8Ssfencevma 1548f1fa9b1Ssfencevma // rs feedback 1558f1fa9b1Ssfencevma val feedback_fast = ValidIO(new RSFeedback) // stage 2 1568f1fa9b1Ssfencevma val feedback_slow = ValidIO(new RSFeedback) // stage 3 15704b415dbSchengguanghui 15804b415dbSchengguanghui // for store trigger 15904b415dbSchengguanghui val fromCsrTrigger = Input(new CsrTriggerBundle) 1608f1fa9b1Ssfencevma }) 1618f1fa9b1Ssfencevma 162*1592abd1SYan Xu PerfCCT.updateInstPos(io.lsin.bits.uop.debug_seqNum, PerfCCT.InstPos.AtFU.id.U, io.lsin.valid, clock, reset) 163*1592abd1SYan Xu 16446ba64e8Ssfencevma val StorePrefetchL1Enabled = EnableStorePrefetchAtCommit || EnableStorePrefetchAtIssue || EnableStorePrefetchSPB 1658f1fa9b1Ssfencevma val s1_ready, s2_ready, s3_ready, sx_can_go = WireInit(false.B) 1668f1fa9b1Ssfencevma 1678f1fa9b1Ssfencevma // Pipeline 1688f1fa9b1Ssfencevma // -------------------------------------------------------------------------------- 1698f1fa9b1Ssfencevma // stage 0 1708f1fa9b1Ssfencevma // -------------------------------------------------------------------------------- 1718f1fa9b1Ssfencevma // generate addr, use addr to query DCache and DTLB 1728f1fa9b1Ssfencevma val s0_valid = Wire(Bool()) 17346ba64e8Ssfencevma val s0_dcache_ready = Wire(Bool()) 1748f1fa9b1Ssfencevma val s0_kill = Wire(Bool()) 1758f1fa9b1Ssfencevma val s0_vaddr = Wire(UInt(VAddrBits.W)) 1768f1fa9b1Ssfencevma val s0_mask = Wire(UInt((VLEN/8).W)) 1778f1fa9b1Ssfencevma val s0_uop = Wire(new DynInst) 1788f1fa9b1Ssfencevma val s0_has_rob_entry = Wire(Bool()) 1798f1fa9b1Ssfencevma val s0_mshrid = Wire(UInt()) 1808f1fa9b1Ssfencevma val s0_try_l2l = Wire(Bool()) 1818f1fa9b1Ssfencevma val s0_rep_carry = Wire(new ReplayCarry(nWays)) 1828f1fa9b1Ssfencevma val s0_isFirstIssue = Wire(Bool()) 1838f1fa9b1Ssfencevma val s0_fast_rep = Wire(Bool()) 1848f1fa9b1Ssfencevma val s0_ld_rep = Wire(Bool()) 1858f1fa9b1Ssfencevma val s0_l2l_fwd = Wire(Bool()) 1868f1fa9b1Ssfencevma val s0_sched_idx = Wire(UInt()) 1878f1fa9b1Ssfencevma val s0_can_go = s1_ready 18846ba64e8Ssfencevma val s0_fire = s0_valid && s0_dcache_ready && s0_can_go 1898f1fa9b1Ssfencevma val s0_out = Wire(new LqWriteBundle) 1906e39fcc5Szhanglinjuan // vector 1916e39fcc5Szhanglinjuan val s0_isvec = WireInit(false.B) 1929ac5754fSweiding liu val s0_vecActive = WireInit(true.B) 1933952421bSweiding liu // val s0_flowPtr = WireInit(0.U.asTypeOf(new VsFlowPtr)) 19424c8b0e1Sweiding liu val s0_isLastElem = WireInit(false.B) 1958f1fa9b1Ssfencevma 1968f1fa9b1Ssfencevma // load flow select/gen 1978f1fa9b1Ssfencevma // src0: super load replayed by LSQ (cache miss replay) (io.ldu_io.replay) 1988f1fa9b1Ssfencevma // src1: fast load replay (io.ldu_io.fast_rep_in) 1998f1fa9b1Ssfencevma // src2: load replayed by LSQ (io.ldu_io.replay) 2008f1fa9b1Ssfencevma // src3: hardware prefetch from prefetchor (high confidence) (io.prefetch) 2018f1fa9b1Ssfencevma // src4: int read / software prefetch first issue from RS (io.in) 2028f1fa9b1Ssfencevma // src5: vec read first issue from RS (TODO) 2038f1fa9b1Ssfencevma // src6: load try pointchaising when no issued or replayed load (io.fastpath) 2048f1fa9b1Ssfencevma // src7: hardware prefetch from prefetchor (high confidence) (io.prefetch) 2058f1fa9b1Ssfencevma // priority: high to low 2066e39fcc5Szhanglinjuan val s0_ld_flow = FuType.isLoad(s0_uop.fuType) || FuType.isVLoad(s0_uop.fuType) 2078f1fa9b1Ssfencevma val s0_rep_stall = io.lsin.valid && isAfter(io.ldu_io.replay.bits.uop.robIdx, io.lsin.bits.uop.robIdx) 208753d2ed8SYanqin Li private val SRC_NUM = 8 209753d2ed8SYanqin Li private val Seq( 210753d2ed8SYanqin Li super_rep_idx, fast_rep_idx, lsq_rep_idx, high_pf_idx, 211753d2ed8SYanqin Li int_iss_idx, vec_iss_idx, l2l_fwd_idx, low_pf_idx 212753d2ed8SYanqin Li ) = (0 until SRC_NUM).toSeq 213753d2ed8SYanqin Li // load flow source valid 214753d2ed8SYanqin Li val s0_src_valid_vec = WireInit(VecInit(Seq( 215753d2ed8SYanqin Li io.ldu_io.replay.valid && io.ldu_io.replay.bits.forward_tlDchannel, 216753d2ed8SYanqin Li io.ldu_io.fast_rep_in.valid, 217753d2ed8SYanqin Li io.ldu_io.replay.valid && !io.ldu_io.replay.bits.forward_tlDchannel && !s0_rep_stall, 218753d2ed8SYanqin Li io.ldu_io.prefetch_req.valid && io.ldu_io.prefetch_req.bits.confidence > 0.U, 219753d2ed8SYanqin Li io.lsin.valid, // int flow first issue or software prefetch 220753d2ed8SYanqin Li io.vec_stu_io.in.valid, 221753d2ed8SYanqin Li io.ldu_io.l2l_fwd_in.valid && io.ldu_io.ld_fast_match, 222753d2ed8SYanqin Li io.ldu_io.prefetch_req.valid && io.ldu_io.prefetch_req.bits.confidence === 0.U, 223753d2ed8SYanqin Li ))) 2248f1fa9b1Ssfencevma // load flow source ready 225753d2ed8SYanqin Li val s0_src_ready_vec = Wire(Vec(SRC_NUM, Bool())) 226753d2ed8SYanqin Li s0_src_ready_vec(0) := true.B 227753d2ed8SYanqin Li for(i <- 1 until SRC_NUM){ 228753d2ed8SYanqin Li s0_src_ready_vec(i) := !s0_src_valid_vec.take(i).reduce(_ || _) 229753d2ed8SYanqin Li } 2308f1fa9b1Ssfencevma // load flow source select (OH) 231753d2ed8SYanqin Li val s0_src_select_vec = WireInit(VecInit((0 until SRC_NUM).map{i => s0_src_valid_vec(i) && s0_src_ready_vec(i)})) 232753d2ed8SYanqin Li val s0_hw_prf_select = s0_src_select_vec(high_pf_idx) || s0_src_select_vec(low_pf_idx) 233189d8d00SAnzo 234189d8d00SAnzo if (backendParams.debugEn){ 235753d2ed8SYanqin Li dontTouch(s0_src_valid_vec) 236753d2ed8SYanqin Li dontTouch(s0_src_ready_vec) 237753d2ed8SYanqin Li dontTouch(s0_src_select_vec) 238189d8d00SAnzo } 2398f1fa9b1Ssfencevma 240753d2ed8SYanqin Li s0_valid := s0_src_valid_vec.reduce(_ || _) && !s0_kill 2418f1fa9b1Ssfencevma 2428f1fa9b1Ssfencevma // which is S0's out is ready and dcache is ready 243753d2ed8SYanqin Li val s0_try_ptr_chasing = s0_src_select_vec(l2l_fwd_idx) 24446ba64e8Ssfencevma val s0_do_try_ptr_chasing = s0_try_ptr_chasing && s0_can_go && io.ldu_io.dcache.req.ready 2458f1fa9b1Ssfencevma val s0_ptr_chasing_vaddr = io.ldu_io.l2l_fwd_in.data(5, 0) +& io.ldu_io.ld_fast_imm(5, 0) 2468f1fa9b1Ssfencevma val s0_ptr_chasing_canceled = WireInit(false.B) 2478f1fa9b1Ssfencevma s0_kill := s0_ptr_chasing_canceled || (s0_out.uop.robIdx.needFlush(io.redirect) && !s0_try_ptr_chasing) 2488f1fa9b1Ssfencevma 2498f1fa9b1Ssfencevma // prefetch related ctrl signal 2508f1fa9b1Ssfencevma val s0_prf = Wire(Bool()) 2518f1fa9b1Ssfencevma val s0_prf_rd = Wire(Bool()) 2528f1fa9b1Ssfencevma val s0_prf_wr = Wire(Bool()) 2538f1fa9b1Ssfencevma val s0_hw_prf = s0_hw_prf_select 2548f1fa9b1Ssfencevma 255753d2ed8SYanqin Li io.canAcceptLowConfPrefetch := s0_src_ready_vec(low_pf_idx) && io.ldu_io.dcache.req.ready 256753d2ed8SYanqin Li io.canAcceptHighConfPrefetch := s0_src_ready_vec(high_pf_idx) && io.ldu_io.dcache.req.ready 2578f1fa9b1Ssfencevma 25846ba64e8Ssfencevma if (StorePrefetchL1Enabled) { 25946ba64e8Ssfencevma s0_dcache_ready := Mux(s0_ld_flow, io.ldu_io.dcache.req.ready, io.stu_io.dcache.req.ready) 26046ba64e8Ssfencevma } else { 261f404aaefSsfencevma s0_dcache_ready := Mux(s0_ld_flow, io.ldu_io.dcache.req.ready, true.B) 26246ba64e8Ssfencevma } 263f404aaefSsfencevma 2648f1fa9b1Ssfencevma // query DTLB 26546ba64e8Ssfencevma io.tlb.req.valid := s0_valid && s0_dcache_ready 2668f1fa9b1Ssfencevma io.tlb.req.bits.cmd := Mux(s0_prf, 2678f1fa9b1Ssfencevma Mux(s0_prf_wr, TlbCmd.write, TlbCmd.read), 2688f1fa9b1Ssfencevma Mux(s0_ld_flow, TlbCmd.read, TlbCmd.write) 2698f1fa9b1Ssfencevma ) 270d7739d95Ssfencevma io.tlb.req.bits.vaddr := Mux(s0_hw_prf_select, io.ldu_io.prefetch_req.bits.paddr, s0_vaddr) 27100e6f2e2Sweiding liu io.tlb.req.bits.size := Mux(s0_isvec, io.vec_stu_io.in.bits.alignedType(1, 0), LSUOpType.size(s0_uop.fuOpType)) // may broken if use it in feature 2728f1fa9b1Ssfencevma io.tlb.req.bits.kill := s0_kill 2738f1fa9b1Ssfencevma io.tlb.req.bits.memidx.is_ld := s0_ld_flow 2748f1fa9b1Ssfencevma io.tlb.req.bits.memidx.is_st := !s0_ld_flow 2758f1fa9b1Ssfencevma io.tlb.req.bits.memidx.idx := s0_uop.lqIdx.value 2768f1fa9b1Ssfencevma io.tlb.req.bits.debug.robIdx := s0_uop.robIdx 2778f1fa9b1Ssfencevma io.tlb.req.bits.no_translate := s0_hw_prf_select // hw b.reqetch addr does not need to be translated 2788f1fa9b1Ssfencevma io.tlb.req.bits.debug.pc := s0_uop.pc 2798f1fa9b1Ssfencevma io.tlb.req.bits.debug.isFirstIssue := s0_isFirstIssue 2808f1fa9b1Ssfencevma 2818f1fa9b1Ssfencevma // query DCache 28246ba64e8Ssfencevma // for load 28346ba64e8Ssfencevma io.ldu_io.dcache.req.valid := s0_valid && s0_dcache_ready && s0_ld_flow 28446ba64e8Ssfencevma io.ldu_io.dcache.req.bits.cmd := Mux(s0_prf_rd, MemoryOpConstants.M_PFR, 28546ba64e8Ssfencevma Mux(s0_prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD)) 28646ba64e8Ssfencevma io.ldu_io.dcache.req.bits.vaddr := s0_vaddr 28746ba64e8Ssfencevma io.ldu_io.dcache.req.bits.mask := s0_mask 28846ba64e8Ssfencevma io.ldu_io.dcache.req.bits.data := DontCare 28946ba64e8Ssfencevma io.ldu_io.dcache.req.bits.isFirstIssue := s0_isFirstIssue 29046ba64e8Ssfencevma io.ldu_io.dcache.req.bits.instrtype := Mux(s0_prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U) 29146ba64e8Ssfencevma io.ldu_io.dcache.req.bits.debug_robIdx := s0_uop.robIdx.value 29246ba64e8Ssfencevma io.ldu_io.dcache.req.bits.replayCarry := s0_rep_carry 29346ba64e8Ssfencevma io.ldu_io.dcache.req.bits.id := DontCare // TODO: update cache meta 29446ba64e8Ssfencevma io.ldu_io.dcache.pf_source := Mux(s0_hw_prf_select, io.ldu_io.prefetch_req.bits.pf_source.value, L1_HW_PREFETCH_NULL) 295753d2ed8SYanqin Li io.ldu_io.dcache.is128Req := is128Bit(io.vec_stu_io.in.bits.alignedType) && io.vec_stu_io.in.valid && s0_src_select_vec(vec_iss_idx) 29646ba64e8Ssfencevma 29746ba64e8Ssfencevma // for store 29846ba64e8Ssfencevma io.stu_io.dcache.req.valid := s0_valid && s0_dcache_ready && !s0_ld_flow && !s0_prf 29946ba64e8Ssfencevma io.stu_io.dcache.req.bits.cmd := MemoryOpConstants.M_PFW 30046ba64e8Ssfencevma io.stu_io.dcache.req.bits.vaddr := s0_vaddr 30146ba64e8Ssfencevma io.stu_io.dcache.req.bits.instrtype := Mux(s0_prf, DCACHE_PREFETCH_SOURCE.U, STORE_SOURCE.U) 3028f1fa9b1Ssfencevma 3038f1fa9b1Ssfencevma // load flow priority mux 3048f1fa9b1Ssfencevma def fromNullSource() = { 3058f1fa9b1Ssfencevma s0_vaddr := 0.U 3068f1fa9b1Ssfencevma s0_mask := 0.U 3078f1fa9b1Ssfencevma s0_uop := 0.U.asTypeOf(new DynInst) 3088f1fa9b1Ssfencevma s0_try_l2l := false.B 3098f1fa9b1Ssfencevma s0_has_rob_entry := false.B 3108f1fa9b1Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 3118f1fa9b1Ssfencevma s0_mshrid := 0.U 3128f1fa9b1Ssfencevma s0_isFirstIssue := false.B 3138f1fa9b1Ssfencevma s0_fast_rep := false.B 3148f1fa9b1Ssfencevma s0_ld_rep := false.B 3158f1fa9b1Ssfencevma s0_l2l_fwd := false.B 3168f1fa9b1Ssfencevma s0_prf := false.B 3178f1fa9b1Ssfencevma s0_prf_rd := false.B 3188f1fa9b1Ssfencevma s0_prf_wr := false.B 3198f1fa9b1Ssfencevma s0_sched_idx := 0.U 3208f1fa9b1Ssfencevma } 3218f1fa9b1Ssfencevma 3228f1fa9b1Ssfencevma def fromFastReplaySource(src: LqWriteBundle) = { 3238f1fa9b1Ssfencevma s0_vaddr := src.vaddr 3248f1fa9b1Ssfencevma s0_mask := src.mask 3258f1fa9b1Ssfencevma s0_uop := src.uop 3268f1fa9b1Ssfencevma s0_try_l2l := false.B 3278f1fa9b1Ssfencevma s0_has_rob_entry := src.hasROBEntry 3288f1fa9b1Ssfencevma s0_rep_carry := src.rep_info.rep_carry 3298f1fa9b1Ssfencevma s0_mshrid := src.rep_info.mshr_id 3308f1fa9b1Ssfencevma s0_isFirstIssue := false.B 3318f1fa9b1Ssfencevma s0_fast_rep := true.B 3328f1fa9b1Ssfencevma s0_ld_rep := src.isLoadReplay 3338f1fa9b1Ssfencevma s0_l2l_fwd := false.B 3348f1fa9b1Ssfencevma s0_prf := LSUOpType.isPrefetch(src.uop.fuOpType) 3358f1fa9b1Ssfencevma s0_prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 3368f1fa9b1Ssfencevma s0_prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 3378f1fa9b1Ssfencevma s0_sched_idx := src.schedIndex 3388f1fa9b1Ssfencevma } 3398f1fa9b1Ssfencevma 3408f1fa9b1Ssfencevma def fromNormalReplaySource(src: LsPipelineBundle) = { 3418f1fa9b1Ssfencevma s0_vaddr := src.vaddr 3428f1fa9b1Ssfencevma s0_mask := genVWmask(src.vaddr, src.uop.fuOpType(1, 0)) 3438f1fa9b1Ssfencevma s0_uop := src.uop 3448f1fa9b1Ssfencevma s0_try_l2l := false.B 3458f1fa9b1Ssfencevma s0_has_rob_entry := true.B 3468f1fa9b1Ssfencevma s0_rep_carry := src.replayCarry 3478f1fa9b1Ssfencevma s0_mshrid := src.mshrid 3488f1fa9b1Ssfencevma s0_isFirstIssue := false.B 3498f1fa9b1Ssfencevma s0_fast_rep := false.B 3508f1fa9b1Ssfencevma s0_ld_rep := true.B 3518f1fa9b1Ssfencevma s0_l2l_fwd := false.B 3528f1fa9b1Ssfencevma s0_prf := LSUOpType.isPrefetch(src.uop.fuOpType) 3538f1fa9b1Ssfencevma s0_prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 3548f1fa9b1Ssfencevma s0_prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 3558f1fa9b1Ssfencevma s0_sched_idx := src.schedIndex 3568f1fa9b1Ssfencevma } 3578f1fa9b1Ssfencevma 3588f1fa9b1Ssfencevma def fromPrefetchSource(src: L1PrefetchReq) = { 3598f1fa9b1Ssfencevma s0_vaddr := src.getVaddr() 3608f1fa9b1Ssfencevma s0_mask := 0.U 3618f1fa9b1Ssfencevma s0_uop := DontCare 3628f1fa9b1Ssfencevma s0_try_l2l := false.B 3638f1fa9b1Ssfencevma s0_has_rob_entry := false.B 3648f1fa9b1Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 3658f1fa9b1Ssfencevma s0_mshrid := 0.U 3668f1fa9b1Ssfencevma s0_isFirstIssue := false.B 3678f1fa9b1Ssfencevma s0_fast_rep := false.B 3688f1fa9b1Ssfencevma s0_ld_rep := false.B 3698f1fa9b1Ssfencevma s0_l2l_fwd := false.B 3708f1fa9b1Ssfencevma s0_prf := true.B 3718f1fa9b1Ssfencevma s0_prf_rd := !src.is_store 3728f1fa9b1Ssfencevma s0_prf_wr := src.is_store 3738f1fa9b1Ssfencevma s0_sched_idx := 0.U 3748f1fa9b1Ssfencevma } 3758f1fa9b1Ssfencevma 3768f1fa9b1Ssfencevma def fromIntIssueSource(src: MemExuInput) = { 3778f1fa9b1Ssfencevma s0_vaddr := src.src(0) + SignExt(src.uop.imm(11, 0), VAddrBits) 3788f1fa9b1Ssfencevma s0_mask := genVWmask(s0_vaddr, src.uop.fuOpType(1,0)) 3798f1fa9b1Ssfencevma s0_uop := src.uop 3808f1fa9b1Ssfencevma s0_try_l2l := false.B 3818f1fa9b1Ssfencevma s0_has_rob_entry := true.B 3828f1fa9b1Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 3838f1fa9b1Ssfencevma s0_mshrid := 0.U 3848f1fa9b1Ssfencevma s0_isFirstIssue := true.B 3858f1fa9b1Ssfencevma s0_fast_rep := false.B 3868f1fa9b1Ssfencevma s0_ld_rep := false.B 3878f1fa9b1Ssfencevma s0_l2l_fwd := false.B 3888f1fa9b1Ssfencevma s0_prf := LSUOpType.isPrefetch(src.uop.fuOpType) 3898f1fa9b1Ssfencevma s0_prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 3908f1fa9b1Ssfencevma s0_prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 3918f1fa9b1Ssfencevma s0_sched_idx := 0.U 3928f1fa9b1Ssfencevma } 3938f1fa9b1Ssfencevma 3943952421bSweiding liu def fromVecIssueSource(src: VecPipeBundle) = { 3956e39fcc5Szhanglinjuan // For now, vector port handles only vector store flows 3966e39fcc5Szhanglinjuan s0_vaddr := src.vaddr 3976e39fcc5Szhanglinjuan s0_mask := src.mask 3986e39fcc5Szhanglinjuan s0_uop := src.uop 3998f1fa9b1Ssfencevma s0_try_l2l := false.B 4006e39fcc5Szhanglinjuan s0_has_rob_entry := true.B 4018f1fa9b1Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 4028f1fa9b1Ssfencevma s0_mshrid := 0.U 4033952421bSweiding liu // s0_isFirstIssue := src.isFirstIssue 4048f1fa9b1Ssfencevma s0_fast_rep := false.B 4058f1fa9b1Ssfencevma s0_ld_rep := false.B 4068f1fa9b1Ssfencevma s0_l2l_fwd := false.B 4078f1fa9b1Ssfencevma s0_prf := false.B 4088f1fa9b1Ssfencevma s0_prf_rd := false.B 4098f1fa9b1Ssfencevma s0_prf_wr := false.B 4108f1fa9b1Ssfencevma s0_sched_idx := 0.U 4116e39fcc5Szhanglinjuan 4126e39fcc5Szhanglinjuan s0_isvec := true.B 4139ac5754fSweiding liu s0_vecActive := io.vec_stu_io.in.bits.vecActive 4143952421bSweiding liu // s0_flowPtr := io.vec_stu_io.in.bits.flowPtr 4153952421bSweiding liu // s0_isLastElem := io.vec_stu_io.in.bits.isLastElem 4168f1fa9b1Ssfencevma } 4178f1fa9b1Ssfencevma 4188f1fa9b1Ssfencevma def fromLoadToLoadSource(src: LoadToLoadIO) = { 4198f1fa9b1Ssfencevma s0_vaddr := Cat(src.data(XLEN-1, 6), s0_ptr_chasing_vaddr(5,0)) 4208f1fa9b1Ssfencevma s0_mask := genVWmask(s0_vaddr, io.ldu_io.ld_fast_fuOpType(1, 0)) 4218f1fa9b1Ssfencevma // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding. 4228f1fa9b1Ssfencevma // Assume the pointer chasing is always ld. 4238f1fa9b1Ssfencevma s0_uop.fuOpType := io.ldu_io.ld_fast_fuOpType 4248f1fa9b1Ssfencevma s0_try_l2l := true.B 425596af5d2SHaojin Tang // we dont care s0_isFirstIssue and s0_rsIdx and s0_sqIdx in S0 when trying pointchasing 4268f1fa9b1Ssfencevma // because these signals will be updated in S1 4278f1fa9b1Ssfencevma s0_has_rob_entry := false.B 4288f1fa9b1Ssfencevma s0_mshrid := 0.U 4298f1fa9b1Ssfencevma s0_rep_carry := 0.U.asTypeOf(s0_rep_carry.cloneType) 4308f1fa9b1Ssfencevma s0_isFirstIssue := true.B 4318f1fa9b1Ssfencevma s0_fast_rep := false.B 4328f1fa9b1Ssfencevma s0_ld_rep := false.B 4338f1fa9b1Ssfencevma s0_l2l_fwd := true.B 4348f1fa9b1Ssfencevma s0_prf := false.B 4358f1fa9b1Ssfencevma s0_prf_rd := false.B 4368f1fa9b1Ssfencevma s0_prf_wr := false.B 4378f1fa9b1Ssfencevma s0_sched_idx := 0.U 4388f1fa9b1Ssfencevma } 4398f1fa9b1Ssfencevma 4408f1fa9b1Ssfencevma // set default 4418f1fa9b1Ssfencevma s0_uop := DontCare 442753d2ed8SYanqin Li when (s0_src_select_vec(super_rep_idx)) { fromNormalReplaySource(io.ldu_io.replay.bits) } 443753d2ed8SYanqin Li .elsewhen (s0_src_select_vec(fast_rep_idx)) { fromFastReplaySource(io.ldu_io.fast_rep_in.bits) } 444753d2ed8SYanqin Li .elsewhen (s0_src_select_vec(lsq_rep_idx)) { fromNormalReplaySource(io.ldu_io.replay.bits) } 445d7739d95Ssfencevma .elsewhen (s0_hw_prf_select) { fromPrefetchSource(io.ldu_io.prefetch_req.bits) } 446753d2ed8SYanqin Li .elsewhen (s0_src_select_vec(int_iss_idx)) { fromIntIssueSource(io.lsin.bits) } 447753d2ed8SYanqin Li .elsewhen (s0_src_select_vec(vec_iss_idx)) { fromVecIssueSource(io.vec_stu_io.in.bits) } 4488f1fa9b1Ssfencevma .otherwise { 4498f1fa9b1Ssfencevma if (EnableLoadToLoadForward) { 4508f1fa9b1Ssfencevma fromLoadToLoadSource(io.ldu_io.l2l_fwd_in) 4518f1fa9b1Ssfencevma } else { 4528f1fa9b1Ssfencevma fromNullSource() 4538f1fa9b1Ssfencevma } 4548f1fa9b1Ssfencevma } 4558f1fa9b1Ssfencevma 4568f1fa9b1Ssfencevma // address align check 45700e6f2e2Sweiding liu val s0_addr_aligned = LookupTree(Mux(s0_isvec, io.vec_stu_io.in.bits.alignedType(1,0), s0_uop.fuOpType(1, 0)), List( 4588f1fa9b1Ssfencevma "b00".U -> true.B, //b 4598f1fa9b1Ssfencevma "b01".U -> (s0_vaddr(0) === 0.U), //h 4608f1fa9b1Ssfencevma "b10".U -> (s0_vaddr(1, 0) === 0.U), //w 4618f1fa9b1Ssfencevma "b11".U -> (s0_vaddr(2, 0) === 0.U) //d 46200e6f2e2Sweiding liu ))// may broken if use it in feature 4638f1fa9b1Ssfencevma 4648f1fa9b1Ssfencevma // accept load flow if dcache ready (tlb is always ready) 4658f1fa9b1Ssfencevma // TODO: prefetch need writeback to loadQueueFlag 4668f1fa9b1Ssfencevma s0_out := DontCare 4678f1fa9b1Ssfencevma s0_out.vaddr := s0_vaddr 4688f1fa9b1Ssfencevma s0_out.mask := s0_mask 4698f1fa9b1Ssfencevma s0_out.uop := s0_uop 4708f1fa9b1Ssfencevma s0_out.isFirstIssue := s0_isFirstIssue 4718f1fa9b1Ssfencevma s0_out.hasROBEntry := s0_has_rob_entry 4728f1fa9b1Ssfencevma s0_out.isPrefetch := s0_prf 4738f1fa9b1Ssfencevma s0_out.isHWPrefetch := s0_hw_prf 4748f1fa9b1Ssfencevma s0_out.isFastReplay := s0_fast_rep 4758f1fa9b1Ssfencevma s0_out.isLoadReplay := s0_ld_rep 4768f1fa9b1Ssfencevma s0_out.isFastPath := s0_l2l_fwd 4778f1fa9b1Ssfencevma s0_out.mshrid := s0_mshrid 4786e39fcc5Szhanglinjuan s0_out.isvec := s0_isvec 47924c8b0e1Sweiding liu s0_out.isLastElem := s0_isLastElem 4809ac5754fSweiding liu s0_out.vecActive := s0_vecActive 4813952421bSweiding liu // s0_out.sflowPtr := s0_flowPtr 4828f1fa9b1Ssfencevma s0_out.uop.exceptionVec(loadAddrMisaligned) := !s0_addr_aligned && s0_ld_flow 4838f1fa9b1Ssfencevma s0_out.uop.exceptionVec(storeAddrMisaligned) := !s0_addr_aligned && !s0_ld_flow 484753d2ed8SYanqin Li s0_out.forward_tlDchannel := s0_src_select_vec(super_rep_idx) 4858f1fa9b1Ssfencevma when(io.tlb.req.valid && s0_isFirstIssue) { 4868f1fa9b1Ssfencevma s0_out.uop.debugInfo.tlbFirstReqTime := GTimer() 4878f1fa9b1Ssfencevma }.otherwise{ 4888f1fa9b1Ssfencevma s0_out.uop.debugInfo.tlbFirstReqTime := s0_uop.debugInfo.tlbFirstReqTime 4898f1fa9b1Ssfencevma } 4908f1fa9b1Ssfencevma s0_out.schedIndex := s0_sched_idx 4918f1fa9b1Ssfencevma 4928f1fa9b1Ssfencevma // load fast replay 493753d2ed8SYanqin Li io.ldu_io.fast_rep_in.ready := (s0_can_go && io.ldu_io.dcache.req.ready && s0_src_ready_vec(fast_rep_idx)) 4948f1fa9b1Ssfencevma 4958f1fa9b1Ssfencevma // load flow source ready 4968f1fa9b1Ssfencevma // cache missed load has highest priority 4978f1fa9b1Ssfencevma // always accept cache missed load flow from load replay queue 498753d2ed8SYanqin Li io.ldu_io.replay.ready := (s0_can_go && io.ldu_io.dcache.req.ready && (s0_src_ready_vec(lsq_rep_idx) && !s0_rep_stall || s0_src_select_vec(super_rep_idx))) 4998f1fa9b1Ssfencevma 5008f1fa9b1Ssfencevma // accept load flow from rs when: 5018f1fa9b1Ssfencevma // 1) there is no lsq-replayed load 5028f1fa9b1Ssfencevma // 2) there is no fast replayed load 5038f1fa9b1Ssfencevma // 3) there is no high confidence prefetch request 504f404aaefSsfencevma io.lsin.ready := (s0_can_go && 505f404aaefSsfencevma Mux(FuType.isLoad(io.lsin.bits.uop.fuType), io.ldu_io.dcache.req.ready, 506753d2ed8SYanqin Li (if (StorePrefetchL1Enabled) io.stu_io.dcache.req.ready else true.B)) && s0_src_ready_vec(int_iss_idx)) 507753d2ed8SYanqin Li io.vec_stu_io.in.ready := s0_can_go && io.ldu_io.dcache.req.ready && s0_src_ready_vec(vec_iss_idx) 508f404aaefSsfencevma 5098f1fa9b1Ssfencevma 5108f1fa9b1Ssfencevma // for hw prefetch load flow feedback, to be added later 5118f1fa9b1Ssfencevma // io.prefetch_in.ready := s0_hw_prf_select 5128f1fa9b1Ssfencevma 5138f1fa9b1Ssfencevma // dcache replacement extra info 5148f1fa9b1Ssfencevma // TODO: should prefetch load update replacement? 515753d2ed8SYanqin Li io.ldu_io.dcache.replacementUpdated := Mux(s0_src_select_vec(lsq_rep_idx) || s0_src_select_vec(super_rep_idx), io.ldu_io.replay.bits.replacementUpdated, false.B) 5168f1fa9b1Ssfencevma 51746ba64e8Ssfencevma io.stu_io.prefetch_req.ready := s1_ready && io.stu_io.dcache.req.ready && !io.lsin.valid 5188f1fa9b1Ssfencevma 5198f1fa9b1Ssfencevma // load debug 52046ba64e8Ssfencevma XSDebug(io.ldu_io.dcache.req.fire && s0_ld_flow, 5218f1fa9b1Ssfencevma p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_uop.pc)}, vaddr ${Hexadecimal(s0_vaddr)}\n" 5228f1fa9b1Ssfencevma ) 5238f1fa9b1Ssfencevma XSDebug(s0_valid && s0_ld_flow, 5248f1fa9b1Ssfencevma p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, lqIdx ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " + 5258f1fa9b1Ssfencevma p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n") 5268f1fa9b1Ssfencevma 5278f1fa9b1Ssfencevma // store debug 52846ba64e8Ssfencevma XSDebug(io.stu_io.dcache.req.fire && !s0_ld_flow, 5298f1fa9b1Ssfencevma p"[DCACHE STORE REQ] pc ${Hexadecimal(s0_uop.pc)}, vaddr ${Hexadecimal(s0_vaddr)}\n" 5308f1fa9b1Ssfencevma ) 5318f1fa9b1Ssfencevma XSDebug(s0_valid && !s0_ld_flow, 5328f1fa9b1Ssfencevma p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, sqIdx ${Hexadecimal(s0_out.uop.sqIdx.asUInt)}, " + 5338f1fa9b1Ssfencevma p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n") 5348f1fa9b1Ssfencevma 5358f1fa9b1Ssfencevma 5368f1fa9b1Ssfencevma // Pipeline 5378f1fa9b1Ssfencevma // -------------------------------------------------------------------------------- 5388f1fa9b1Ssfencevma // stage 1 5398f1fa9b1Ssfencevma // -------------------------------------------------------------------------------- 5408f1fa9b1Ssfencevma // TLB resp (send paddr to dcache) 5418f1fa9b1Ssfencevma val s1_valid = RegInit(false.B) 5428f1fa9b1Ssfencevma val s1_in = Wire(new LqWriteBundle) 5438f1fa9b1Ssfencevma val s1_out = Wire(new LqWriteBundle) 5448f1fa9b1Ssfencevma val s1_kill = Wire(Bool()) 5458f1fa9b1Ssfencevma val s1_can_go = s2_ready 5468f1fa9b1Ssfencevma val s1_fire = s1_valid && !s1_kill && s1_can_go 5478f1fa9b1Ssfencevma val s1_ld_flow = RegNext(s0_ld_flow) 5486e39fcc5Szhanglinjuan val s1_isvec = RegEnable(s0_out.isvec, false.B, s0_fire) 54924c8b0e1Sweiding liu val s1_isLastElem = RegEnable(s0_out.isLastElem, false.B, s0_fire) 5508f1fa9b1Ssfencevma 5518f1fa9b1Ssfencevma s1_ready := !s1_valid || s1_kill || s2_ready 5528f1fa9b1Ssfencevma when (s0_fire) { s1_valid := true.B } 5538f1fa9b1Ssfencevma .elsewhen (s1_fire) { s1_valid := false.B } 5548f1fa9b1Ssfencevma .elsewhen (s1_kill) { s1_valid := false.B } 5558f1fa9b1Ssfencevma s1_in := RegEnable(s0_out, s0_fire) 5568f1fa9b1Ssfencevma 5578f1fa9b1Ssfencevma val s1_fast_rep_dly_err = RegNext(io.ldu_io.fast_rep_in.bits.delayedLoadError) 5588f1fa9b1Ssfencevma val s1_fast_rep_kill = s1_fast_rep_dly_err && s1_in.isFastReplay 5598f1fa9b1Ssfencevma val s1_l2l_fwd_dly_err = RegNext(io.ldu_io.l2l_fwd_in.dly_ld_err) 5608f1fa9b1Ssfencevma val s1_l2l_fwd_kill = s1_l2l_fwd_dly_err && s1_in.isFastPath 5618f1fa9b1Ssfencevma val s1_late_kill = s1_fast_rep_kill || s1_l2l_fwd_kill 5628f1fa9b1Ssfencevma val s1_vaddr_hi = Wire(UInt()) 5638f1fa9b1Ssfencevma val s1_vaddr_lo = Wire(UInt()) 5648f1fa9b1Ssfencevma val s1_vaddr = Wire(UInt()) 5658f1fa9b1Ssfencevma val s1_paddr_dup_lsu = Wire(UInt()) 5668f1fa9b1Ssfencevma val s1_paddr_dup_dcache = Wire(UInt()) 5678f1fa9b1Ssfencevma val s1_ld_exception = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, LduCfg).asUInt.orR // af & pf exception were modified below. 5688f1fa9b1Ssfencevma val s1_st_exception = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, StaCfg).asUInt.orR // af & pf exception were modified below. 5698f1fa9b1Ssfencevma val s1_exception = (s1_ld_flow && s1_ld_exception) || (!s1_ld_flow && s1_st_exception) 5708f1fa9b1Ssfencevma val s1_tlb_miss = io.tlb.resp.bits.miss 5718f1fa9b1Ssfencevma val s1_prf = s1_in.isPrefetch 5728f1fa9b1Ssfencevma val s1_hw_prf = s1_in.isHWPrefetch 5738f1fa9b1Ssfencevma val s1_sw_prf = s1_prf && !s1_hw_prf 5748f1fa9b1Ssfencevma val s1_tlb_memidx = io.tlb.resp.bits.memidx 5758f1fa9b1Ssfencevma 57646ba64e8Ssfencevma // mmio cbo decoder 57746ba64e8Ssfencevma val s1_mmio_cbo = (s1_in.uop.fuOpType === LSUOpType.cbo_clean || 57846ba64e8Ssfencevma s1_in.uop.fuOpType === LSUOpType.cbo_flush || 579ade14125Ssfencevma s1_in.uop.fuOpType === LSUOpType.cbo_inval) && !s1_ld_flow && !s1_prf 58046ba64e8Ssfencevma val s1_mmio = s1_mmio_cbo 58146ba64e8Ssfencevma 5828f1fa9b1Ssfencevma s1_vaddr_hi := s1_in.vaddr(VAddrBits - 1, 6) 5838f1fa9b1Ssfencevma s1_vaddr_lo := s1_in.vaddr(5, 0) 5848f1fa9b1Ssfencevma s1_vaddr := Cat(s1_vaddr_hi, s1_vaddr_lo) 5858f1fa9b1Ssfencevma s1_paddr_dup_lsu := io.tlb.resp.bits.paddr(0) 5868f1fa9b1Ssfencevma s1_paddr_dup_dcache := io.tlb.resp.bits.paddr(1) 5878f1fa9b1Ssfencevma 5888f1fa9b1Ssfencevma when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && 5898f1fa9b1Ssfencevma s1_tlb_memidx.idx === s1_in.uop.lqIdx.value && s1_ld_flow) { 5908f1fa9b1Ssfencevma // printf("Load idx = %d\n", s1_tlb_memidx.idx) 5918f1fa9b1Ssfencevma s1_out.uop.debugInfo.tlbRespTime := GTimer() 5928f1fa9b1Ssfencevma } .elsewhen(s1_tlb_memidx.is_st && io.tlb.resp.valid && !s1_tlb_miss && 5938f1fa9b1Ssfencevma s1_tlb_memidx.idx === s1_out.uop.sqIdx.value && !s1_ld_flow) { 5948f1fa9b1Ssfencevma // printf("Store idx = %d\n", s1_tlb_memidx.idx) 5958f1fa9b1Ssfencevma s1_out.uop.debugInfo.tlbRespTime := GTimer() 5968f1fa9b1Ssfencevma } 5978f1fa9b1Ssfencevma 5988f1fa9b1Ssfencevma io.tlb.req_kill := s1_kill 5998f1fa9b1Ssfencevma io.tlb.resp.ready := true.B 6008f1fa9b1Ssfencevma 60146ba64e8Ssfencevma io.ldu_io.dcache.s1_paddr_dup_lsu <> s1_paddr_dup_lsu 60246ba64e8Ssfencevma io.ldu_io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache 60346ba64e8Ssfencevma io.ldu_io.dcache.s1_kill := s1_kill || s1_tlb_miss || s1_exception 60408b0bc30Shappy-lx io.ldu_io.dcache.s1_kill_data_read := s1_kill || s1_tlb_miss 6058f1fa9b1Ssfencevma 6068f1fa9b1Ssfencevma // store to load forwarding 6078f1fa9b1Ssfencevma io.ldu_io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_fast_rep_kill || s1_prf || !s1_ld_flow) 6088f1fa9b1Ssfencevma io.ldu_io.sbuffer.vaddr := s1_vaddr 6098f1fa9b1Ssfencevma io.ldu_io.sbuffer.paddr := s1_paddr_dup_lsu 6108f1fa9b1Ssfencevma io.ldu_io.sbuffer.uop := s1_in.uop 6118f1fa9b1Ssfencevma io.ldu_io.sbuffer.sqIdx := s1_in.uop.sqIdx 6128f1fa9b1Ssfencevma io.ldu_io.sbuffer.mask := s1_in.mask 6138f1fa9b1Ssfencevma io.ldu_io.sbuffer.pc := s1_in.uop.pc // FIXME: remove it 6148f1fa9b1Ssfencevma 615e04c5f64SYanqin Li io.ldu_io.ubuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_fast_rep_kill || s1_prf || !s1_ld_flow) 616e04c5f64SYanqin Li io.ldu_io.ubuffer.vaddr := s1_vaddr 617e04c5f64SYanqin Li io.ldu_io.ubuffer.paddr := s1_paddr_dup_lsu 618e04c5f64SYanqin Li io.ldu_io.ubuffer.uop := s1_in.uop 619e04c5f64SYanqin Li io.ldu_io.ubuffer.sqIdx := s1_in.uop.sqIdx 620e04c5f64SYanqin Li io.ldu_io.ubuffer.mask := s1_in.mask 621e04c5f64SYanqin Li io.ldu_io.ubuffer.pc := s1_in.uop.pc // FIXME: remove it 622e04c5f64SYanqin Li 6236e39fcc5Szhanglinjuan io.ldu_io.vec_forward.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_fast_rep_kill || s1_prf || !s1_ld_flow) 6246e39fcc5Szhanglinjuan io.ldu_io.vec_forward.vaddr := s1_vaddr 6256e39fcc5Szhanglinjuan io.ldu_io.vec_forward.paddr := s1_paddr_dup_lsu 6266e39fcc5Szhanglinjuan io.ldu_io.vec_forward.uop := s1_in.uop 6276e39fcc5Szhanglinjuan io.ldu_io.vec_forward.sqIdx := s1_in.uop.sqIdx 6286e39fcc5Szhanglinjuan io.ldu_io.vec_forward.mask := s1_in.mask 6296e39fcc5Szhanglinjuan io.ldu_io.vec_forward.pc := s1_in.uop.pc // FIXME: remove it 6306e39fcc5Szhanglinjuan 6318f1fa9b1Ssfencevma io.ldu_io.lsq.forward.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_fast_rep_kill || s1_prf || !s1_ld_flow) 6328f1fa9b1Ssfencevma io.ldu_io.lsq.forward.vaddr := s1_vaddr 6338f1fa9b1Ssfencevma io.ldu_io.lsq.forward.paddr := s1_paddr_dup_lsu 6348f1fa9b1Ssfencevma io.ldu_io.lsq.forward.uop := s1_in.uop 6358f1fa9b1Ssfencevma io.ldu_io.lsq.forward.sqIdx := s1_in.uop.sqIdx 6368f1fa9b1Ssfencevma io.ldu_io.lsq.forward.sqIdxMask := 0.U 6378f1fa9b1Ssfencevma io.ldu_io.lsq.forward.mask := s1_in.mask 6388f1fa9b1Ssfencevma io.ldu_io.lsq.forward.pc := s1_in.uop.pc // FIXME: remove it 6398f1fa9b1Ssfencevma 6408f1fa9b1Ssfencevma // st-ld violation query 6418f1fa9b1Ssfencevma val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => { 6428f1fa9b1Ssfencevma io.ldu_io.stld_nuke_query(w).valid && // query valid 6438f1fa9b1Ssfencevma isAfter(s1_in.uop.robIdx, io.ldu_io.stld_nuke_query(w).bits.robIdx) && // older store 6448f1fa9b1Ssfencevma // TODO: Fix me when vector instruction 6458f1fa9b1Ssfencevma (s1_paddr_dup_lsu(PAddrBits-1, 3) === io.ldu_io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3)) && // paddr match 6468f1fa9b1Ssfencevma (s1_in.mask & io.ldu_io.stld_nuke_query(w).bits.mask).orR // data mask contain 6478f1fa9b1Ssfencevma })).asUInt.orR && !s1_tlb_miss && s1_ld_flow 6488f1fa9b1Ssfencevma 6498f1fa9b1Ssfencevma s1_out := s1_in 6508f1fa9b1Ssfencevma s1_out.vaddr := s1_vaddr 6518f1fa9b1Ssfencevma s1_out.paddr := s1_paddr_dup_lsu 6528f1fa9b1Ssfencevma s1_out.tlbMiss := s1_tlb_miss 6538f1fa9b1Ssfencevma s1_out.ptwBack := io.tlb.resp.bits.ptwBack 6548f1fa9b1Ssfencevma s1_out.rep_info.debug := s1_in.uop.debugInfo 6558f1fa9b1Ssfencevma s1_out.rep_info.nuke := s1_nuke && !s1_sw_prf 6568f1fa9b1Ssfencevma s1_out.lateKill := s1_late_kill 6578f1fa9b1Ssfencevma 65894998b06Shappy-lx // store trigger 65994998b06Shappy-lx val storeTrigger = Module(new MemTrigger(MemType.STORE)) 66004b415dbSchengguanghui storeTrigger.io.fromCsrTrigger.tdataVec := io.fromCsrTrigger.tdataVec 66104b415dbSchengguanghui storeTrigger.io.fromCsrTrigger.tEnableVec := io.fromCsrTrigger.tEnableVec 66204b415dbSchengguanghui storeTrigger.io.fromCsrTrigger.triggerCanRaiseBpExp := io.fromCsrTrigger.triggerCanRaiseBpExp 6637e0f64b0SGuanghui Cheng storeTrigger.io.fromCsrTrigger.debugMode := io.fromCsrTrigger.debugMode 66494998b06Shappy-lx storeTrigger.io.fromLoadStore.vaddr := s1_vaddr 665506ca2a3SAnzooooo storeTrigger.io.fromLoadStore.isVectorUnitStride := s1_in.isvec && s1_in.is128bit 666506ca2a3SAnzooooo storeTrigger.io.fromLoadStore.mask := s1_in.mask 66704b415dbSchengguanghui 6688f1fa9b1Ssfencevma when (s1_ld_flow) { 6698f1fa9b1Ssfencevma when (!s1_late_kill) { 6708f1fa9b1Ssfencevma // current ori test will cause the case of ldest == 0, below will be modifeid in the future. 6718f1fa9b1Ssfencevma // af & pf exception were modified 6728f1fa9b1Ssfencevma s1_out.uop.exceptionVec(loadPageFault) := io.tlb.resp.bits.excp(0).pf.ld 67313a87dc5SXiaokun-Pei s1_out.uop.exceptionVec(loadGuestPageFault) := io.tlb.resp.bits.excp(0).gpf.ld 6748f1fa9b1Ssfencevma s1_out.uop.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld 6758f1fa9b1Ssfencevma } .otherwise { 6768f1fa9b1Ssfencevma s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B 6778f1fa9b1Ssfencevma s1_out.uop.exceptionVec(loadAccessFault) := s1_late_kill 6788f1fa9b1Ssfencevma } 6798f1fa9b1Ssfencevma } .otherwise { 6808f1fa9b1Ssfencevma s1_out.uop.exceptionVec(storePageFault) := io.tlb.resp.bits.excp(0).pf.st 68113a87dc5SXiaokun-Pei s1_out.uop.exceptionVec(storeGuestPageFault) := io.tlb.resp.bits.excp(0).gpf.st 6828f1fa9b1Ssfencevma s1_out.uop.exceptionVec(storeAccessFault) := io.tlb.resp.bits.excp(0).af.st 68394998b06Shappy-lx s1_out.uop.trigger := storeTrigger.io.toLoadStore.triggerAction 68494998b06Shappy-lx s1_out.uop.exceptionVec(breakPoint) := TriggerAction.isExp(storeTrigger.io.toLoadStore.triggerAction) 68594998b06Shappy-lx } 68694998b06Shappy-lx 68794998b06Shappy-lx // load trigger 68894998b06Shappy-lx val loadTrigger = Module(new MemTrigger(MemType.LOAD)) 68994998b06Shappy-lx loadTrigger.io.fromCsrTrigger.tdataVec := io.fromCsrTrigger.tdataVec 69094998b06Shappy-lx loadTrigger.io.fromCsrTrigger.tEnableVec := io.fromCsrTrigger.tEnableVec 69194998b06Shappy-lx loadTrigger.io.fromCsrTrigger.triggerCanRaiseBpExp := io.fromCsrTrigger.triggerCanRaiseBpExp 69294998b06Shappy-lx loadTrigger.io.fromCsrTrigger.debugMode := io.fromCsrTrigger.debugMode 69394998b06Shappy-lx loadTrigger.io.fromLoadStore.vaddr := s1_vaddr 694506ca2a3SAnzooooo loadTrigger.io.fromLoadStore.isVectorUnitStride := s1_in.isvec && s1_in.is128bit 695506ca2a3SAnzooooo loadTrigger.io.fromLoadStore.mask := s1_in.mask 69694998b06Shappy-lx 69794998b06Shappy-lx when (s1_ld_flow) { 69894998b06Shappy-lx s1_out.uop.exceptionVec(breakPoint) := TriggerAction.isExp(loadTrigger.io.toLoadStore.triggerAction) 69994998b06Shappy-lx s1_out.uop.trigger := loadTrigger.io.toLoadStore.triggerAction 7008f1fa9b1Ssfencevma } 7018f1fa9b1Ssfencevma 7028f1fa9b1Ssfencevma // pointer chasing 7038f1fa9b1Ssfencevma val s1_try_ptr_chasing = RegNext(s0_do_try_ptr_chasing, false.B) 7048f1fa9b1Ssfencevma val s1_ptr_chasing_vaddr = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing) 7058f1fa9b1Ssfencevma val s1_fu_op_type_not_ld = WireInit(false.B) 7068f1fa9b1Ssfencevma val s1_not_fast_match = WireInit(false.B) 7078f1fa9b1Ssfencevma val s1_addr_mismatch = WireInit(false.B) 7088f1fa9b1Ssfencevma val s1_addr_misaligned = WireInit(false.B) 7098f1fa9b1Ssfencevma val s1_ptr_chasing_canceled = WireInit(false.B) 7108f1fa9b1Ssfencevma val s1_cancel_ptr_chasing = WireInit(false.B) 7118f1fa9b1Ssfencevma 7128f1fa9b1Ssfencevma s1_kill := s1_late_kill || 7138f1fa9b1Ssfencevma s1_cancel_ptr_chasing || 7148f1fa9b1Ssfencevma s1_in.uop.robIdx.needFlush(io.redirect) || 7153ea36cd5Szhanglinjuan RegEnable(s0_kill, false.B, io.lsin.valid || io.ldu_io.replay.valid || io.ldu_io.l2l_fwd_in.valid || io.ldu_io.fast_rep_in.valid || io.vec_stu_io.in.valid) 7168f1fa9b1Ssfencevma 7178f1fa9b1Ssfencevma if (EnableLoadToLoadForward) { 7188f1fa9b1Ssfencevma // Sometimes, we need to cancel the load-load forwarding. 7198f1fa9b1Ssfencevma // These can be put at S0 if timing is bad at S1. 7208f1fa9b1Ssfencevma // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow) 7218f1fa9b1Ssfencevma s1_addr_mismatch := s1_ptr_chasing_vaddr(6) || RegEnable(io.ldu_io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing) 7228f1fa9b1Ssfencevma // Case 1: the address is misaligned, kill s1 7238f1fa9b1Ssfencevma s1_addr_misaligned := LookupTree(s1_in.uop.fuOpType(1, 0), List( 7248f1fa9b1Ssfencevma "b00".U -> false.B, //b 7258f1fa9b1Ssfencevma "b01".U -> (s1_vaddr(0) =/= 0.U), //h 7268f1fa9b1Ssfencevma "b10".U -> (s1_vaddr(1, 0) =/= 0.U), //w 7278f1fa9b1Ssfencevma "b11".U -> (s1_vaddr(2, 0) =/= 0.U) //d 7288f1fa9b1Ssfencevma )) 7298f1fa9b1Ssfencevma // Case 2: this load-load uop is cancelled 730ade14125Ssfencevma s1_ptr_chasing_canceled := !io.lsin.valid || FuType.isStore(io.lsin.bits.uop.fuType) 7318f1fa9b1Ssfencevma 7328f1fa9b1Ssfencevma when (s1_try_ptr_chasing) { 7338f1fa9b1Ssfencevma s1_cancel_ptr_chasing := s1_addr_mismatch || s1_addr_misaligned || s1_ptr_chasing_canceled 7348f1fa9b1Ssfencevma 7358f1fa9b1Ssfencevma s1_in.uop := io.lsin.bits.uop 7366810d1e8Ssfencevma s1_in.isFirstIssue := io.lsin.bits.isFirstIssue 7378f1fa9b1Ssfencevma s1_vaddr_lo := s1_ptr_chasing_vaddr(5, 0) 7388f1fa9b1Ssfencevma s1_paddr_dup_lsu := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 7398f1fa9b1Ssfencevma s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 7408f1fa9b1Ssfencevma 7418f1fa9b1Ssfencevma // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb) 7428f1fa9b1Ssfencevma s1_in.uop.debugInfo.tlbFirstReqTime := GTimer() 7438f1fa9b1Ssfencevma s1_in.uop.debugInfo.tlbRespTime := GTimer() 7448f1fa9b1Ssfencevma } 7458f1fa9b1Ssfencevma when (!s1_cancel_ptr_chasing) { 746753d2ed8SYanqin Li s0_ptr_chasing_canceled := s1_try_ptr_chasing && !io.ldu_io.replay.fire && !io.ldu_io.fast_rep_in.fire && !(s0_src_valid_vec(high_pf_idx) && io.canAcceptHighConfPrefetch) 7478f1fa9b1Ssfencevma when (s1_try_ptr_chasing) { 7488f1fa9b1Ssfencevma io.lsin.ready := true.B 7498f1fa9b1Ssfencevma } 7508f1fa9b1Ssfencevma } 7518f1fa9b1Ssfencevma } 7528f1fa9b1Ssfencevma 7538f1fa9b1Ssfencevma // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding 7548f1fa9b1Ssfencevma val s1_sqIdx_mask = RegNext(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize)) 7558f1fa9b1Ssfencevma // to enable load-load, sqIdxMask must be calculated based on lsin.uop 7568f1fa9b1Ssfencevma // If the timing here is not OK, load-load forwarding has to be disabled. 7578f1fa9b1Ssfencevma // Or we calculate sqIdxMask at RS?? 7588f1fa9b1Ssfencevma io.ldu_io.lsq.forward.sqIdxMask := s1_sqIdx_mask 7598f1fa9b1Ssfencevma if (EnableLoadToLoadForward) { 7608f1fa9b1Ssfencevma when (s1_try_ptr_chasing) { 7618f1fa9b1Ssfencevma io.ldu_io.lsq.forward.sqIdxMask := UIntToMask(io.lsin.bits.uop.sqIdx.value, StoreQueueSize) 7628f1fa9b1Ssfencevma } 7638f1fa9b1Ssfencevma } 7648f1fa9b1Ssfencevma 7658f1fa9b1Ssfencevma io.ldu_io.forward_mshr.valid := s1_valid && s1_out.forward_tlDchannel && s1_ld_flow 7668f1fa9b1Ssfencevma io.ldu_io.forward_mshr.mshrid := s1_out.mshrid 7678f1fa9b1Ssfencevma io.ldu_io.forward_mshr.paddr := s1_out.paddr 7688f1fa9b1Ssfencevma 769753d2ed8SYanqin Li io.ldu_io.wakeup.valid := s0_fire && s0_ld_flow && (s0_src_select_vec(super_rep_idx) || s0_src_select_vec(fast_rep_idx) || s0_src_select_vec(lsq_rep_idx) || s0_src_select_vec(int_iss_idx)) 770596af5d2SHaojin Tang io.ldu_io.wakeup.bits := s0_uop 771596af5d2SHaojin Tang 77246ba64e8Ssfencevma io.stu_io.dcache.s1_kill := s1_tlb_miss || s1_exception || s1_mmio || s1_in.uop.robIdx.needFlush(io.redirect) 77346ba64e8Ssfencevma io.stu_io.dcache.s1_paddr := s1_paddr_dup_dcache 77446ba64e8Ssfencevma 7758f1fa9b1Ssfencevma 7768f1fa9b1Ssfencevma // load debug 7778f1fa9b1Ssfencevma XSDebug(s1_valid && s1_ld_flow, 7788f1fa9b1Ssfencevma p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " + 7798f1fa9b1Ssfencevma p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n") 7808f1fa9b1Ssfencevma 7818f1fa9b1Ssfencevma // store debug 7828f1fa9b1Ssfencevma XSDebug(s1_valid && !s1_ld_flow, 7838f1fa9b1Ssfencevma p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.sqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " + 7848f1fa9b1Ssfencevma p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n") 7858f1fa9b1Ssfencevma 7868f1fa9b1Ssfencevma // store out 7876e39fcc5Szhanglinjuan io.stu_io.lsq.valid := s1_valid && !s1_ld_flow && !s1_prf && !s1_isvec 7888f1fa9b1Ssfencevma io.stu_io.lsq.bits := s1_out 7898f1fa9b1Ssfencevma io.stu_io.lsq.bits.miss := s1_tlb_miss 7908f1fa9b1Ssfencevma 7916e39fcc5Szhanglinjuan io.vec_stu_io.lsq.valid := s1_valid && !s1_ld_flow && !s1_prf && s1_isvec 7926e39fcc5Szhanglinjuan io.vec_stu_io.lsq.bits := s1_out 7936e39fcc5Szhanglinjuan io.vec_stu_io.lsq.bits.miss := s1_tlb_miss 79424c8b0e1Sweiding liu io.vec_stu_io.lsq.bits.isLastElem := s1_isLastElem 7956e39fcc5Szhanglinjuan 796ade14125Ssfencevma io.stu_io.st_mask_out.valid := s1_valid && !s1_ld_flow && !s1_prf 797ade14125Ssfencevma io.stu_io.st_mask_out.bits.mask := s1_out.mask 798ade14125Ssfencevma io.stu_io.st_mask_out.bits.sqIdx := s1_out.uop.sqIdx 799ade14125Ssfencevma 8006e39fcc5Szhanglinjuan io.stu_io.issue.valid := s1_valid && !s1_tlb_miss && !s1_ld_flow && !s1_prf && !s1_isvec 801d7739d95Ssfencevma io.stu_io.issue.bits := RegEnable(io.lsin.bits, io.lsin.fire) 802d7739d95Ssfencevma 8038f1fa9b1Ssfencevma // st-ld violation dectect request 804ade14125Ssfencevma io.stu_io.stld_nuke_query.valid := s1_valid && !s1_tlb_miss && !s1_ld_flow && !s1_prf 8058f1fa9b1Ssfencevma io.stu_io.stld_nuke_query.bits.robIdx := s1_in.uop.robIdx 8068f1fa9b1Ssfencevma io.stu_io.stld_nuke_query.bits.paddr := s1_paddr_dup_lsu 8078f1fa9b1Ssfencevma io.stu_io.stld_nuke_query.bits.mask := s1_in.mask 8088f1fa9b1Ssfencevma 8098f1fa9b1Ssfencevma // Pipeline 8108f1fa9b1Ssfencevma // -------------------------------------------------------------------------------- 8118f1fa9b1Ssfencevma // stage 2 8128f1fa9b1Ssfencevma // -------------------------------------------------------------------------------- 8138f1fa9b1Ssfencevma // s2: DCache resp 8148f1fa9b1Ssfencevma val s2_valid = RegInit(false.B) 8158f1fa9b1Ssfencevma val s2_in = Wire(new LqWriteBundle) 8168f1fa9b1Ssfencevma val s2_out = Wire(new LqWriteBundle) 8178f1fa9b1Ssfencevma val s2_kill = Wire(Bool()) 8188f1fa9b1Ssfencevma val s2_can_go = s3_ready 8198f1fa9b1Ssfencevma val s2_fire = s2_valid && !s2_kill && s2_can_go 8206e39fcc5Szhanglinjuan val s2_isvec = RegEnable(s1_isvec, false.B, s1_fire) 8219ac5754fSweiding liu val s2_vecActive = RegEnable(s1_out.vecActive, true.B, s1_fire) 8226e39fcc5Szhanglinjuan val s2_paddr = RegEnable(s1_paddr_dup_lsu, s1_fire) 8238f1fa9b1Ssfencevma 8248f1fa9b1Ssfencevma s2_kill := s2_in.uop.robIdx.needFlush(io.redirect) 8258f1fa9b1Ssfencevma s2_ready := !s2_valid || s2_kill || s3_ready 8268f1fa9b1Ssfencevma when (s1_fire) { s2_valid := true.B } 8278f1fa9b1Ssfencevma .elsewhen (s2_fire) { s2_valid := false.B } 8288f1fa9b1Ssfencevma .elsewhen (s2_kill) { s2_valid := false.B } 8298f1fa9b1Ssfencevma s2_in := RegEnable(s1_out, s1_fire) 8308f1fa9b1Ssfencevma 8318f1fa9b1Ssfencevma val s2_pmp = WireInit(io.pmp) 8328f1fa9b1Ssfencevma 8338f1fa9b1Ssfencevma val s2_prf = s2_in.isPrefetch 8348f1fa9b1Ssfencevma val s2_hw_prf = s2_in.isHWPrefetch 8358f1fa9b1Ssfencevma val s2_ld_flow = RegEnable(s1_ld_flow, s1_fire) 8368f1fa9b1Ssfencevma 8378f1fa9b1Ssfencevma // exception that may cause load addr to be invalid / illegal 8388f1fa9b1Ssfencevma // if such exception happen, that inst and its exception info 8398f1fa9b1Ssfencevma // will be force writebacked to rob 8408f1fa9b1Ssfencevma val s2_exception_vec = WireInit(s2_in.uop.exceptionVec) 8418f1fa9b1Ssfencevma when (s2_ld_flow) { 8428f1fa9b1Ssfencevma when (!s2_in.lateKill) { 843066ca249Szhanglinjuan s2_exception_vec(loadAccessFault) := s2_vecActive && ( 844066ca249Szhanglinjuan s2_in.uop.exceptionVec(loadAccessFault) || s2_pmp.ld || 845066ca249Szhanglinjuan s2_fwd_frm_d_chan && s2_d_corrupt || 846066ca249Szhanglinjuan s2_fwd_frm_mshr && s2_mshr_corrupt 847066ca249Szhanglinjuan ) 8488f1fa9b1Ssfencevma // soft prefetch will not trigger any exception (but ecc error interrupt may be triggered) 8498f1fa9b1Ssfencevma when (s2_prf || s2_in.tlbMiss) { 8508f1fa9b1Ssfencevma s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType) 8518f1fa9b1Ssfencevma } 8528f1fa9b1Ssfencevma } 8538f1fa9b1Ssfencevma } .otherwise { 8548f1fa9b1Ssfencevma s2_exception_vec(storeAccessFault) := s2_in.uop.exceptionVec(storeAccessFault) || s2_pmp.st 8558f1fa9b1Ssfencevma when (s2_prf || s2_in.tlbMiss) { 8568f1fa9b1Ssfencevma s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType) 8578f1fa9b1Ssfencevma } 8588f1fa9b1Ssfencevma } 8598f1fa9b1Ssfencevma val s2_ld_exception = ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR && s2_ld_flow 8608f1fa9b1Ssfencevma val s2_st_exception = ExceptionNO.selectByFu(s2_exception_vec, StaCfg).asUInt.orR && !s2_ld_flow 8618f1fa9b1Ssfencevma val s2_exception = s2_ld_exception || s2_st_exception 8628f1fa9b1Ssfencevma 863066ca249Szhanglinjuan val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan, s2_d_corrupt) = io.ldu_io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr) 864066ca249Szhanglinjuan val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr, s2_mshr_corrupt) = io.ldu_io.forward_mshr.forward() 8658f1fa9b1Ssfencevma val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr) 8668f1fa9b1Ssfencevma 8678f1fa9b1Ssfencevma // writeback access fault caused by ecc error / bus error 8688f1fa9b1Ssfencevma // * ecc data error is slow to generate, so we will not use it until load stage 3 8698f1fa9b1Ssfencevma // * in load stage 3, an extra signal io.load_error will be used to 8708f1fa9b1Ssfencevma val s2_actually_mmio = s2_pmp.mmio 871572dd7d6Ssfencevma val s2_ld_mmio = !s2_prf && 8728f1fa9b1Ssfencevma s2_actually_mmio && 8738f1fa9b1Ssfencevma !s2_exception && 874572dd7d6Ssfencevma !s2_in.tlbMiss && 875572dd7d6Ssfencevma s2_ld_flow 876572dd7d6Ssfencevma val s2_st_mmio = !s2_prf && 877572dd7d6Ssfencevma (RegNext(s1_mmio) || s2_pmp.mmio) && 878572dd7d6Ssfencevma !s2_exception && 879572dd7d6Ssfencevma !s2_in.tlbMiss && 880572dd7d6Ssfencevma !s2_ld_flow 881572dd7d6Ssfencevma val s2_st_atomic = !s2_prf && 882572dd7d6Ssfencevma (RegNext(s1_mmio) || s2_pmp.atomic) && 883572dd7d6Ssfencevma !s2_exception && 884572dd7d6Ssfencevma !s2_in.tlbMiss && 885572dd7d6Ssfencevma !s2_ld_flow 8868f1fa9b1Ssfencevma val s2_full_fwd = Wire(Bool()) 8878f1fa9b1Ssfencevma val s2_mem_amb = s2_in.uop.storeSetHit && 8888f1fa9b1Ssfencevma io.ldu_io.lsq.forward.addrInvalid 8898f1fa9b1Ssfencevma 8908f1fa9b1Ssfencevma val s2_tlb_miss = s2_in.tlbMiss 8916e39fcc5Szhanglinjuan val s2_fwd_fail = io.ldu_io.lsq.forward.dataInvalid || io.ldu_io.vec_forward.dataInvalid 89246ba64e8Ssfencevma val s2_dcache_miss = io.ldu_io.dcache.resp.bits.miss && 8938f1fa9b1Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 8948f1fa9b1Ssfencevma !s2_full_fwd 8958f1fa9b1Ssfencevma 89646ba64e8Ssfencevma val s2_mq_nack = io.ldu_io.dcache.s2_mq_nack && 8978f1fa9b1Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 8988f1fa9b1Ssfencevma !s2_full_fwd 8998f1fa9b1Ssfencevma 90046ba64e8Ssfencevma val s2_bank_conflict = io.ldu_io.dcache.s2_bank_conflict && 9018f1fa9b1Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 9028f1fa9b1Ssfencevma !s2_full_fwd 9038f1fa9b1Ssfencevma 90446ba64e8Ssfencevma val s2_wpu_pred_fail = io.ldu_io.dcache.s2_wpu_pred_fail && 9058f1fa9b1Ssfencevma !s2_fwd_frm_d_chan_or_mshr && 9068f1fa9b1Ssfencevma !s2_full_fwd 9078f1fa9b1Ssfencevma 9088f1fa9b1Ssfencevma val s2_rar_nack = io.ldu_io.lsq.ldld_nuke_query.req.valid && 9098f1fa9b1Ssfencevma !io.ldu_io.lsq.ldld_nuke_query.req.ready 9108f1fa9b1Ssfencevma 9118f1fa9b1Ssfencevma val s2_raw_nack = io.ldu_io.lsq.stld_nuke_query.req.valid && 9128f1fa9b1Ssfencevma !io.ldu_io.lsq.stld_nuke_query.req.ready 9138f1fa9b1Ssfencevma 9148f1fa9b1Ssfencevma // st-ld violation query 9158f1fa9b1Ssfencevma // NeedFastRecovery Valid when 9168f1fa9b1Ssfencevma // 1. Fast recovery query request Valid. 9178f1fa9b1Ssfencevma // 2. Load instruction is younger than requestors(store instructions). 9188f1fa9b1Ssfencevma // 3. Physical address match. 9198f1fa9b1Ssfencevma // 4. Data contains. 9208f1fa9b1Ssfencevma val s2_nuke = VecInit((0 until StorePipelineWidth).map(w => { 9218f1fa9b1Ssfencevma io.ldu_io.stld_nuke_query(w).valid && // query valid 9228f1fa9b1Ssfencevma isAfter(s2_in.uop.robIdx, io.ldu_io.stld_nuke_query(w).bits.robIdx) && // older store 9238f1fa9b1Ssfencevma // TODO: Fix me when vector instruction 9248f1fa9b1Ssfencevma (s2_in.paddr(PAddrBits-1, 3) === io.ldu_io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3)) && // paddr match 9258f1fa9b1Ssfencevma (s2_in.mask & io.ldu_io.stld_nuke_query(w).bits.mask).orR // data mask contain 9268f1fa9b1Ssfencevma })).asUInt.orR && s2_ld_flow || s2_in.rep_info.nuke 9278f1fa9b1Ssfencevma 92846ba64e8Ssfencevma val s2_cache_handled = io.ldu_io.dcache.resp.bits.handled 9298f1fa9b1Ssfencevma val s2_cache_tag_error = RegNext(io.csrCtrl.cache_error_enable) && 93046ba64e8Ssfencevma io.ldu_io.dcache.resp.bits.tag_error 9318f1fa9b1Ssfencevma 9328f1fa9b1Ssfencevma val s2_troublem = !s2_exception && 933572dd7d6Ssfencevma !s2_ld_mmio && 9348f1fa9b1Ssfencevma !s2_prf && 9355f828726Ssfencevma !s2_in.lateKill && 9365f828726Ssfencevma s2_ld_flow 9378f1fa9b1Ssfencevma 93846ba64e8Ssfencevma io.ldu_io.dcache.resp.ready := true.B 93946ba64e8Ssfencevma io.stu_io.dcache.resp.ready := true.B 940572dd7d6Ssfencevma val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_ld_mmio || s2_prf || s2_in.lateKill) && s2_ld_flow 94146ba64e8Ssfencevma assert(!(s2_valid && (s2_dcache_should_resp && !io.ldu_io.dcache.resp.valid)), "DCache response got lost") 9428f1fa9b1Ssfencevma 9438f1fa9b1Ssfencevma // fast replay require 9448f1fa9b1Ssfencevma val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail)) 9458f1fa9b1Ssfencevma val s2_nuke_fast_rep = !s2_mq_nack && 9468f1fa9b1Ssfencevma !s2_dcache_miss && 9478f1fa9b1Ssfencevma !s2_bank_conflict && 9488f1fa9b1Ssfencevma !s2_wpu_pred_fail && 9498f1fa9b1Ssfencevma !s2_rar_nack && 9508f1fa9b1Ssfencevma !s2_raw_nack && 9518f1fa9b1Ssfencevma s2_nuke 9528f1fa9b1Ssfencevma 9538f1fa9b1Ssfencevma val s2_fast_rep = !s2_mem_amb && 9548f1fa9b1Ssfencevma !s2_tlb_miss && 9558f1fa9b1Ssfencevma !s2_fwd_fail && 9568f1fa9b1Ssfencevma (s2_dcache_fast_rep || s2_nuke_fast_rep) && 9578f1fa9b1Ssfencevma s2_troublem 9588f1fa9b1Ssfencevma 9598f1fa9b1Ssfencevma // need allocate new entry 9608f1fa9b1Ssfencevma val s2_can_query = !s2_mem_amb && 9618f1fa9b1Ssfencevma !s2_tlb_miss && 9628f1fa9b1Ssfencevma !s2_fwd_fail && 9638f1fa9b1Ssfencevma !s2_dcache_fast_rep && 9648f1fa9b1Ssfencevma s2_troublem 9658f1fa9b1Ssfencevma 9668f1fa9b1Ssfencevma val s2_data_fwded = s2_dcache_miss && (s2_full_fwd || s2_cache_tag_error) 9678f1fa9b1Ssfencevma 9688f1fa9b1Ssfencevma // ld-ld violation require 9698f1fa9b1Ssfencevma io.ldu_io.lsq.ldld_nuke_query.req.valid := s2_valid && s2_can_query 9708f1fa9b1Ssfencevma io.ldu_io.lsq.ldld_nuke_query.req.bits.uop := s2_in.uop 9718f1fa9b1Ssfencevma io.ldu_io.lsq.ldld_nuke_query.req.bits.mask := s2_in.mask 9728f1fa9b1Ssfencevma io.ldu_io.lsq.ldld_nuke_query.req.bits.paddr := s2_in.paddr 9738f1fa9b1Ssfencevma io.ldu_io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss) 9748f1fa9b1Ssfencevma 9758f1fa9b1Ssfencevma // st-ld violation require 9768f1fa9b1Ssfencevma io.ldu_io.lsq.stld_nuke_query.req.valid := s2_valid && s2_can_query 9778f1fa9b1Ssfencevma io.ldu_io.lsq.stld_nuke_query.req.bits.uop := s2_in.uop 9788f1fa9b1Ssfencevma io.ldu_io.lsq.stld_nuke_query.req.bits.mask := s2_in.mask 9798f1fa9b1Ssfencevma io.ldu_io.lsq.stld_nuke_query.req.bits.paddr := s2_in.paddr 9808f1fa9b1Ssfencevma io.ldu_io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss) 9818f1fa9b1Ssfencevma 9828f1fa9b1Ssfencevma // merge forward result 9838f1fa9b1Ssfencevma // lsq has higher priority than sbuffer 9848f1fa9b1Ssfencevma val s2_fwd_mask = Wire(Vec((VLEN/8), Bool())) 9858f1fa9b1Ssfencevma val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W))) 9866e39fcc5Szhanglinjuan s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.ldu_io.lsq.forward.dataInvalid && !io.ldu_io.vec_forward.dataInvalid 9878f1fa9b1Ssfencevma // generate XLEN/8 Muxs 9888f1fa9b1Ssfencevma for (i <- 0 until VLEN / 8) { 989e04c5f64SYanqin Li s2_fwd_mask(i) := io.ldu_io.lsq.forward.forwardMask(i) || io.ldu_io.sbuffer.forwardMask(i) || io.ldu_io.vec_forward.forwardMask(i) || io.ldu_io.ubuffer.forwardMask(i) 990e04c5f64SYanqin Li s2_fwd_data(i) := 991e04c5f64SYanqin Li Mux(io.ldu_io.lsq.forward.forwardMask(i), io.ldu_io.lsq.forward.forwardData(i), 992e04c5f64SYanqin Li Mux(io.ldu_io.vec_forward.forwardMask(i), io.ldu_io.vec_forward.forwardData(i), 993e04c5f64SYanqin Li Mux(io.ldu_io.ubuffer.forwardMask(i), io.ldu_io.ubuffer.forwardData(i), 994e04c5f64SYanqin Li io.ldu_io.sbuffer.forwardData(i)))) 9958f1fa9b1Ssfencevma } 9968f1fa9b1Ssfencevma 9978f1fa9b1Ssfencevma XSDebug(s2_fire && s2_ld_flow, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n", 9988f1fa9b1Ssfencevma s2_in.uop.pc, 9998f1fa9b1Ssfencevma io.ldu_io.lsq.forward.forwardData.asUInt, io.ldu_io.lsq.forward.forwardMask.asUInt, 10008f1fa9b1Ssfencevma s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt 10018f1fa9b1Ssfencevma ) 10028f1fa9b1Ssfencevma 10038f1fa9b1Ssfencevma // 10048f1fa9b1Ssfencevma s2_out := s2_in 10058f1fa9b1Ssfencevma s2_out.data := 0.U // data will be generated in load s3 10068f1fa9b1Ssfencevma s2_out.uop.fpWen := s2_in.uop.fpWen && !s2_exception && s2_ld_flow 1007572dd7d6Ssfencevma s2_out.mmio := s2_ld_mmio || s2_st_mmio 1008572dd7d6Ssfencevma s2_out.atomic := s2_st_atomic 10098f1fa9b1Ssfencevma s2_out.uop.flushPipe := false.B 10108f1fa9b1Ssfencevma s2_out.uop.exceptionVec := s2_exception_vec 10118f1fa9b1Ssfencevma s2_out.forwardMask := s2_fwd_mask 10128f1fa9b1Ssfencevma s2_out.forwardData := s2_fwd_data 10138f1fa9b1Ssfencevma s2_out.handledByMSHR := s2_cache_handled 10148f1fa9b1Ssfencevma s2_out.miss := s2_dcache_miss && s2_troublem 10155f828726Ssfencevma s2_out.feedbacked := io.feedback_fast.valid && !io.feedback_fast.bits.hit 10168f1fa9b1Ssfencevma 10178f1fa9b1Ssfencevma // Generate replay signal caused by: 10188f1fa9b1Ssfencevma // * st-ld violation check 10198f1fa9b1Ssfencevma // * tlb miss 10208f1fa9b1Ssfencevma // * dcache replay 10218f1fa9b1Ssfencevma // * forward data invalid 10228f1fa9b1Ssfencevma // * dcache miss 10238f1fa9b1Ssfencevma s2_out.rep_info.mem_amb := s2_mem_amb && s2_troublem 10248f1fa9b1Ssfencevma s2_out.rep_info.tlb_miss := s2_tlb_miss && s2_troublem 10258f1fa9b1Ssfencevma s2_out.rep_info.fwd_fail := s2_fwd_fail && s2_troublem 10268f1fa9b1Ssfencevma s2_out.rep_info.dcache_rep := s2_mq_nack && s2_troublem 10278f1fa9b1Ssfencevma s2_out.rep_info.dcache_miss := s2_dcache_miss && s2_troublem 10288f1fa9b1Ssfencevma s2_out.rep_info.bank_conflict := s2_bank_conflict && s2_troublem 10298f1fa9b1Ssfencevma s2_out.rep_info.wpu_fail := s2_wpu_pred_fail && s2_troublem 10308f1fa9b1Ssfencevma s2_out.rep_info.rar_nack := s2_rar_nack && s2_troublem 10318f1fa9b1Ssfencevma s2_out.rep_info.raw_nack := s2_raw_nack && s2_troublem 10328f1fa9b1Ssfencevma s2_out.rep_info.nuke := s2_nuke && s2_troublem 10338f1fa9b1Ssfencevma s2_out.rep_info.full_fwd := s2_data_fwded 10346e39fcc5Szhanglinjuan s2_out.rep_info.data_inv_sq_idx := Mux(io.ldu_io.vec_forward.dataInvalid, s2_out.uop.sqIdx, io.ldu_io.lsq.forward.dataInvalidSqIdx) 10356e39fcc5Szhanglinjuan s2_out.rep_info.addr_inv_sq_idx := Mux(io.ldu_io.vec_forward.addrInvalid, s2_out.uop.sqIdx, io.ldu_io.lsq.forward.addrInvalidSqIdx) 103646ba64e8Ssfencevma s2_out.rep_info.rep_carry := io.ldu_io.dcache.resp.bits.replayCarry 103746ba64e8Ssfencevma s2_out.rep_info.mshr_id := io.ldu_io.dcache.resp.bits.mshr_id 10388f1fa9b1Ssfencevma s2_out.rep_info.last_beat := s2_in.paddr(log2Up(refillBytes)) 10398f1fa9b1Ssfencevma s2_out.rep_info.debug := s2_in.uop.debugInfo 1040b52baf04SXuan Hu s2_out.rep_info.tlb_id := io.ldu_io.tlb_hint.id 1041b52baf04SXuan Hu s2_out.rep_info.tlb_full := io.ldu_io.tlb_hint.full 10428f1fa9b1Ssfencevma 10438f1fa9b1Ssfencevma // if forward fail, replay this inst from fetch 10448f1fa9b1Ssfencevma val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss 10458f1fa9b1Ssfencevma // if ld-ld violation is detected, replay from this inst from fetch 1046572dd7d6Ssfencevma val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_ld_mmio && !s2_is_prefetch && !s2_in.tlbMiss 10478f1fa9b1Ssfencevma // io.out.bits.uop.replayInst := false.B 10488f1fa9b1Ssfencevma 10498f1fa9b1Ssfencevma // to be removed 10508f1fa9b1Ssfencevma val s2_ld_need_fb = !s2_in.isLoadReplay && // already feedbacked 10518f1fa9b1Ssfencevma io.ldu_io.lq_rep_full && // LoadQueueReplay is full 10528f1fa9b1Ssfencevma s2_out.rep_info.need_rep && // need replay 10538f1fa9b1Ssfencevma !s2_exception && // no exception is triggered 10546e39fcc5Szhanglinjuan !s2_hw_prf && // not hardware prefetch 10556e39fcc5Szhanglinjuan !s2_isvec 10566e39fcc5Szhanglinjuan val s2_st_need_fb = !s2_ld_flow && !s2_hw_prf && !s2_isvec 10578f1fa9b1Ssfencevma io.feedback_fast.valid := s2_valid && (s2_ld_need_fb || s2_st_need_fb) 10585f828726Ssfencevma io.feedback_fast.bits.hit := Mux(s2_ld_flow, false.B, !s2_tlb_miss) 10598f1fa9b1Ssfencevma io.feedback_fast.bits.flushState := s2_in.ptwBack 10608f1fa9b1Ssfencevma io.feedback_fast.bits.robIdx := s2_in.uop.robIdx 10618f1fa9b1Ssfencevma io.feedback_fast.bits.sourceType := Mux(s2_ld_flow, RSFeedbackType.lrqFull, RSFeedbackType.tlbMiss) 10628f1fa9b1Ssfencevma io.feedback_fast.bits.dataInvalidSqIdx := DontCare 10638f1fa9b1Ssfencevma 10646e39fcc5Szhanglinjuan val s2_vec_feedback = Wire(Valid(new VSFQFeedback)) 10656e39fcc5Szhanglinjuan s2_vec_feedback.valid := s2_valid && !s2_ld_flow && !s2_hw_prf && s2_isvec 10663952421bSweiding liu // s2_vec_feedback.bits.flowPtr := s2_out.sflowPtr 10676e39fcc5Szhanglinjuan s2_vec_feedback.bits.hit := !s2_tlb_miss 10686e39fcc5Szhanglinjuan s2_vec_feedback.bits.sourceType := RSFeedbackType.tlbMiss 10696e39fcc5Szhanglinjuan s2_vec_feedback.bits.paddr := s2_paddr 107095767918Szhanglinjuan s2_vec_feedback.bits.mmio := s2_st_mmio 107195767918Szhanglinjuan s2_vec_feedback.bits.atomic := s2_st_mmio 107231c51290Szhanglinjuan s2_vec_feedback.bits.exceptionVec := s2_exception_vec 10736e39fcc5Szhanglinjuan 10740b43690dSsfencevma io.stu_io.lsq_replenish := s2_out 107546ba64e8Ssfencevma io.stu_io.lsq_replenish.miss := io.ldu_io.dcache.resp.fire && io.ldu_io.dcache.resp.bits.miss 10760b43690dSsfencevma 1077a9715d9dSsinsanction io.ldu_io.ldCancel.ld1Cancel := false.B 10788f1fa9b1Ssfencevma 10798f1fa9b1Ssfencevma // fast wakeup 10808f1fa9b1Ssfencevma io.ldu_io.fast_uop.valid := RegNext( 108146ba64e8Ssfencevma !io.ldu_io.dcache.s1_disable_fast_wakeup && 10828f1fa9b1Ssfencevma s1_valid && 10838f1fa9b1Ssfencevma !s1_kill && 10848f1fa9b1Ssfencevma !io.tlb.resp.bits.miss && 10858f1fa9b1Ssfencevma !io.ldu_io.lsq.forward.dataInvalidFast 10866e39fcc5Szhanglinjuan ) && (s2_valid && !s2_out.rep_info.need_rep && !s2_ld_mmio && s2_ld_flow) && !s2_isvec 10878f1fa9b1Ssfencevma io.ldu_io.fast_uop.bits := RegNext(s1_out.uop) 10888f1fa9b1Ssfencevma 10898f1fa9b1Ssfencevma // 10908f1fa9b1Ssfencevma io.ldu_io.s2_ptr_chasing := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, false.B, s1_fire) 10918f1fa9b1Ssfencevma 10928f1fa9b1Ssfencevma // prefetch train 10935adc4829SYanqin Li io.s0_prefetch_spec := s0_fire 10945adc4829SYanqin Li io.s1_prefetch_spec := s1_fire 10956810d1e8Ssfencevma io.prefetch_train.valid := s2_valid && !s2_actually_mmio && !s2_in.tlbMiss 10966810d1e8Ssfencevma io.prefetch_train.bits.fromLsPipelineBundle(s2_in) 109746ba64e8Ssfencevma io.prefetch_train.bits.miss := Mux(s2_ld_flow, io.ldu_io.dcache.resp.bits.miss, io.stu_io.dcache.resp.bits.miss) // TODO: use trace with bank conflict? 109846ba64e8Ssfencevma io.prefetch_train.bits.meta_prefetch := Mux(s2_ld_flow, io.ldu_io.dcache.resp.bits.meta_prefetch, false.B) 109946ba64e8Ssfencevma io.prefetch_train.bits.meta_access := Mux(s2_ld_flow, io.ldu_io.dcache.resp.bits.meta_access, false.B) 11008f1fa9b1Ssfencevma 110146ba64e8Ssfencevma io.prefetch_train_l1.valid := s2_valid && !s2_actually_mmio && s2_ld_flow 11026810d1e8Ssfencevma io.prefetch_train_l1.bits.fromLsPipelineBundle(s2_in) 110346ba64e8Ssfencevma io.prefetch_train_l1.bits.miss := io.ldu_io.dcache.resp.bits.miss 110446ba64e8Ssfencevma io.prefetch_train_l1.bits.meta_prefetch := io.ldu_io.dcache.resp.bits.meta_prefetch 110546ba64e8Ssfencevma io.prefetch_train_l1.bits.meta_access := io.ldu_io.dcache.resp.bits.meta_access 11068f1fa9b1Ssfencevma if (env.FPGAPlatform){ 110746ba64e8Ssfencevma io.ldu_io.dcache.s0_pc := DontCare 110846ba64e8Ssfencevma io.ldu_io.dcache.s1_pc := DontCare 110946ba64e8Ssfencevma io.ldu_io.dcache.s2_pc := DontCare 11108f1fa9b1Ssfencevma }else{ 111146ba64e8Ssfencevma io.ldu_io.dcache.s0_pc := s0_out.uop.pc 111246ba64e8Ssfencevma io.ldu_io.dcache.s1_pc := s1_out.uop.pc 111346ba64e8Ssfencevma io.ldu_io.dcache.s2_pc := s2_out.uop.pc 11148f1fa9b1Ssfencevma } 111546ba64e8Ssfencevma io.ldu_io.dcache.s2_kill := s2_pmp.ld || s2_actually_mmio || s2_kill 111646ba64e8Ssfencevma io.stu_io.dcache.s2_kill := s2_pmp.st || s2_actually_mmio || s2_kill 111746ba64e8Ssfencevma io.stu_io.dcache.s2_pc := s2_out.uop.pc 11188f1fa9b1Ssfencevma 11198f1fa9b1Ssfencevma val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready && s1_ld_flow 11208f1fa9b1Ssfencevma val s2_ld_valid_dup = RegInit(0.U(6.W)) 11218f1fa9b1Ssfencevma s2_ld_valid_dup := 0x0.U(6.W) 112246ba64e8Ssfencevma when (s1_ld_left_fire && !s1_out.isHWPrefetch && s1_ld_flow) { s2_ld_valid_dup := 0x3f.U(6.W) } 112346ba64e8Ssfencevma when (s1_kill || s1_out.isHWPrefetch || !s1_ld_flow) { s2_ld_valid_dup := 0x0.U(6.W) } 112446ba64e8Ssfencevma assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch) || RegNext(!s1_ld_flow))) 11258f1fa9b1Ssfencevma 11268f1fa9b1Ssfencevma // Pipeline 11278f1fa9b1Ssfencevma // -------------------------------------------------------------------------------- 11288f1fa9b1Ssfencevma // stage 3 11298f1fa9b1Ssfencevma // -------------------------------------------------------------------------------- 11308f1fa9b1Ssfencevma // writeback and update load queue 11318f1fa9b1Ssfencevma val s3_valid = RegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect)) 11328f1fa9b1Ssfencevma val s3_in = RegEnable(s2_out, s2_fire) 11338f1fa9b1Ssfencevma val s3_out = Wire(Valid(new MemExuOutput)) 11348f1fa9b1Ssfencevma val s3_dcache_rep = RegEnable(s2_dcache_fast_rep && s2_troublem, false.B, s2_fire) 11358f1fa9b1Ssfencevma val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire) 11368f1fa9b1Ssfencevma val s3_fast_rep = Wire(Bool()) 11378f1fa9b1Ssfencevma val s3_ld_flow = RegNext(s2_ld_flow) 11388f1fa9b1Ssfencevma val s3_troublem = RegNext(s2_troublem) 11398f1fa9b1Ssfencevma val s3_kill = s3_in.uop.robIdx.needFlush(io.redirect) 11406e39fcc5Szhanglinjuan val s3_isvec = RegNext(s2_isvec) 11418f1fa9b1Ssfencevma s3_ready := !s3_valid || s3_kill || sx_can_go 11428f1fa9b1Ssfencevma 11438f1fa9b1Ssfencevma // s3 load fast replay 11448f1fa9b1Ssfencevma io.ldu_io.fast_rep_out.valid := s3_valid && 11458f1fa9b1Ssfencevma s3_fast_rep && 11468f1fa9b1Ssfencevma !s3_in.uop.robIdx.needFlush(io.redirect) && 11476e39fcc5Szhanglinjuan s3_ld_flow && 11486e39fcc5Szhanglinjuan !s3_isvec 11498f1fa9b1Ssfencevma io.ldu_io.fast_rep_out.bits := s3_in 11508f1fa9b1Ssfencevma 11518f1fa9b1Ssfencevma io.ldu_io.lsq.ldin.valid := s3_valid && 11528f1fa9b1Ssfencevma (!s3_fast_rep || !io.ldu_io.fast_rep_out.ready) && 11538f1fa9b1Ssfencevma !s3_in.feedbacked && 11548f1fa9b1Ssfencevma !s3_in.lateKill && 115595767918Szhanglinjuan s3_ld_flow 11568f1fa9b1Ssfencevma io.ldu_io.lsq.ldin.bits := s3_in 115708b0bc30Shappy-lx io.ldu_io.lsq.ldin.bits.miss := s3_in.miss 11588f1fa9b1Ssfencevma 11598f1fa9b1Ssfencevma /* <------- DANGEROUS: Don't change sequence here ! -------> */ 11608f1fa9b1Ssfencevma io.ldu_io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools 116146ba64e8Ssfencevma io.ldu_io.lsq.ldin.bits.replacementUpdated := io.ldu_io.dcache.resp.bits.replacementUpdated 11628f1fa9b1Ssfencevma io.ldu_io.lsq.ldin.bits.missDbUpdated := RegNext(s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated) 11638f1fa9b1Ssfencevma 11648f1fa9b1Ssfencevma val s3_dly_ld_err = 11658f1fa9b1Ssfencevma if (EnableAccurateLoadError) { 116646ba64e8Ssfencevma (s3_in.lateKill || io.ldu_io.dcache.resp.bits.error_delayed) && RegNext(io.csrCtrl.cache_error_enable) 11678f1fa9b1Ssfencevma } else { 11688f1fa9b1Ssfencevma WireInit(false.B) 11698f1fa9b1Ssfencevma } 11708f1fa9b1Ssfencevma io.ldu_io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid 11718f1fa9b1Ssfencevma io.ldu_io.fast_rep_out.bits.delayedLoadError := s3_dly_ld_err 11728f1fa9b1Ssfencevma io.ldu_io.lsq.ldin.bits.dcacheRequireReplay := s3_dcache_rep 11738f1fa9b1Ssfencevma 1174e04c5f64SYanqin Li val s3_vp_match_fail = RegNext(io.ldu_io.lsq.forward.matchInvalid || io.ldu_io.sbuffer.matchInvalid || io.ldu_io.ubuffer.matchInvalid) && s3_troublem 11758f1fa9b1Ssfencevma val s3_ldld_rep_inst = 11768f1fa9b1Ssfencevma io.ldu_io.lsq.ldld_nuke_query.resp.valid && 11778f1fa9b1Ssfencevma io.ldu_io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch && 11788f1fa9b1Ssfencevma RegNext(io.csrCtrl.ldld_vio_check_enable) 11798f1fa9b1Ssfencevma 11808f1fa9b1Ssfencevma val s3_rep_info = WireInit(s3_in.rep_info) 118108b0bc30Shappy-lx s3_rep_info.dcache_miss := s3_in.rep_info.dcache_miss && s3_troublem 1182c8a344d0Ssfencevma val s3_rep_frm_fetch = s3_vp_match_fail 1183c8a344d0Ssfencevma val s3_flushPipe = s3_ldld_rep_inst 11848f1fa9b1Ssfencevma val s3_sel_rep_cause = PriorityEncoderOH(s3_rep_info.cause.asUInt) 11858f1fa9b1Ssfencevma val s3_force_rep = s3_sel_rep_cause(LoadReplayCauses.C_TM) && 11868f1fa9b1Ssfencevma !s3_in.uop.exceptionVec(loadAddrMisaligned) && 11878f1fa9b1Ssfencevma s3_troublem 11888f1fa9b1Ssfencevma 11898f1fa9b1Ssfencevma val s3_ld_exception = ExceptionNO.selectByFu(s3_in.uop.exceptionVec, LduCfg).asUInt.orR && s3_ld_flow 11908f1fa9b1Ssfencevma val s3_st_exception = ExceptionNO.selectByFu(s3_in.uop.exceptionVec, StaCfg).asUInt.orR && !s3_ld_flow 11918f1fa9b1Ssfencevma val s3_exception = s3_ld_exception || s3_st_exception 11928f1fa9b1Ssfencevma when ((s3_ld_exception || s3_dly_ld_err || s3_rep_frm_fetch) && !s3_force_rep) { 11938f1fa9b1Ssfencevma io.ldu_io.lsq.ldin.bits.rep_info.cause := 0.U.asTypeOf(s3_rep_info.cause.cloneType) 11948f1fa9b1Ssfencevma } .otherwise { 11958f1fa9b1Ssfencevma io.ldu_io.lsq.ldin.bits.rep_info.cause := VecInit(s3_sel_rep_cause.asBools) 11968f1fa9b1Ssfencevma } 11978f1fa9b1Ssfencevma 11988f1fa9b1Ssfencevma // Int flow, if hit, will be writebacked at s3 11998f1fa9b1Ssfencevma s3_out.valid := s3_valid && 1200572dd7d6Ssfencevma (!s3_ld_flow && !s3_in.feedbacked || !io.ldu_io.lsq.ldin.bits.rep_info.need_rep) && !s3_in.mmio 12018f1fa9b1Ssfencevma s3_out.bits.uop := s3_in.uop 1202c1254d7eSsfencevma s3_out.bits.uop.exceptionVec(loadAccessFault) := (s3_dly_ld_err || s3_in.uop.exceptionVec(loadAccessFault)) && s3_ld_flow 12038f1fa9b1Ssfencevma s3_out.bits.uop.replayInst := s3_rep_frm_fetch 12048f1fa9b1Ssfencevma s3_out.bits.data := s3_in.data 12058f1fa9b1Ssfencevma s3_out.bits.debug.isMMIO := s3_in.mmio 1206bb76fc1bSYanqin Li s3_out.bits.debug.isNC := s3_in.nc 12078f1fa9b1Ssfencevma s3_out.bits.debug.isPerfCnt := false.B 12088f1fa9b1Ssfencevma s3_out.bits.debug.paddr := s3_in.paddr 12098f1fa9b1Ssfencevma s3_out.bits.debug.vaddr := s3_in.vaddr 12108f1fa9b1Ssfencevma 12118f1fa9b1Ssfencevma when (s3_force_rep) { 12128f1fa9b1Ssfencevma s3_out.bits.uop.exceptionVec := 0.U.asTypeOf(s3_in.uop.exceptionVec.cloneType) 12138f1fa9b1Ssfencevma } 12148f1fa9b1Ssfencevma 1215c8a344d0Ssfencevma io.ldu_io.rollback.valid := s3_valid && (s3_rep_frm_fetch || s3_flushPipe) && !s3_exception && s3_ld_flow 1216c8a344d0Ssfencevma io.ldu_io.rollback.bits := DontCare 1217c8a344d0Ssfencevma io.ldu_io.rollback.bits.isRVC := s3_out.bits.uop.preDecodeInfo.isRVC 1218c8a344d0Ssfencevma io.ldu_io.rollback.bits.robIdx := s3_out.bits.uop.robIdx 1219c8a344d0Ssfencevma io.ldu_io.rollback.bits.ftqIdx := s3_out.bits.uop.ftqPtr 1220c8a344d0Ssfencevma io.ldu_io.rollback.bits.ftqOffset := s3_out.bits.uop.ftqOffset 1221c8a344d0Ssfencevma io.ldu_io.rollback.bits.level := Mux(s3_rep_frm_fetch, RedirectLevel.flush, RedirectLevel.flushAfter) 1222c8a344d0Ssfencevma io.ldu_io.rollback.bits.cfiUpdate.target := s3_out.bits.uop.pc 1223c8a344d0Ssfencevma io.ldu_io.rollback.bits.debug_runahead_checkpoint_id := s3_out.bits.uop.debugInfo.runahead_checkpoint_id 12248f1fa9b1Ssfencevma /* <------- DANGEROUS: Don't change sequence here ! -------> */ 12258f1fa9b1Ssfencevma io.ldu_io.lsq.ldin.bits.uop := s3_out.bits.uop 12268f1fa9b1Ssfencevma 12278f1fa9b1Ssfencevma val s3_revoke = s3_exception || io.ldu_io.lsq.ldin.bits.rep_info.need_rep 12288f1fa9b1Ssfencevma io.ldu_io.lsq.ldld_nuke_query.revoke := s3_revoke 12298f1fa9b1Ssfencevma io.ldu_io.lsq.stld_nuke_query.revoke := s3_revoke 12308f1fa9b1Ssfencevma 12318f1fa9b1Ssfencevma // feedback slow 12328f1fa9b1Ssfencevma s3_fast_rep := RegNext(s2_fast_rep) && 12338f1fa9b1Ssfencevma !s3_in.feedbacked && 12348f1fa9b1Ssfencevma !s3_in.lateKill && 12358f1fa9b1Ssfencevma !s3_rep_frm_fetch && 12368f1fa9b1Ssfencevma !s3_exception 12378f1fa9b1Ssfencevma 12388f1fa9b1Ssfencevma val s3_fb_no_waiting = !s3_in.isLoadReplay && !(s3_fast_rep && io.ldu_io.fast_rep_out.ready) && !s3_in.feedbacked 12398f1fa9b1Ssfencevma 12408f1fa9b1Ssfencevma // 12418f1fa9b1Ssfencevma io.feedback_slow.valid := s3_valid && !s3_in.uop.robIdx.needFlush(io.redirect) && s3_fb_no_waiting && s3_ld_flow 12428f1fa9b1Ssfencevma io.feedback_slow.bits.hit := !io.ldu_io.lsq.ldin.bits.rep_info.need_rep || io.ldu_io.lsq.ldin.ready 12438f1fa9b1Ssfencevma io.feedback_slow.bits.flushState := s3_in.ptwBack 12448f1fa9b1Ssfencevma io.feedback_slow.bits.robIdx := s3_in.uop.robIdx 12458f1fa9b1Ssfencevma io.feedback_slow.bits.sourceType := RSFeedbackType.lrqFull 12468f1fa9b1Ssfencevma io.feedback_slow.bits.dataInvalidSqIdx := DontCare 12478f1fa9b1Ssfencevma 12486e39fcc5Szhanglinjuan io.vec_stu_io.feedbackSlow.valid := RegNext(s2_vec_feedback.valid && !s2_out.uop.robIdx.needFlush(io.redirect)) 12496e39fcc5Szhanglinjuan io.vec_stu_io.feedbackSlow.bits := RegNext(s2_vec_feedback.bits) 12506e39fcc5Szhanglinjuan 125103a027d3SzhanglyGit io.ldu_io.ldCancel.ld2Cancel := s3_valid && s3_ld_flow && ( // is load 1252255c8c14SsinceforYy io.ldu_io.lsq.ldin.bits.rep_info.need_rep || s3_in.mmio // exe fail or is mmio 1253255c8c14SsinceforYy ) 12548f1fa9b1Ssfencevma 12558f1fa9b1Ssfencevma // data from dcache hit 12568f1fa9b1Ssfencevma val s3_ld_raw_data_frm_cache = Wire(new LoadDataFromDcacheBundle) 125708b0bc30Shappy-lx s3_ld_raw_data_frm_cache.respDcacheData := io.ldu_io.dcache.resp.bits.data 125808b0bc30Shappy-lx s3_ld_raw_data_frm_cache.forward_D := s2_fwd_frm_d_chan 125908b0bc30Shappy-lx s3_ld_raw_data_frm_cache.forwardData_D := s2_fwd_data_frm_d_chan 126008b0bc30Shappy-lx s3_ld_raw_data_frm_cache.forward_mshr := s2_fwd_frm_mshr 126108b0bc30Shappy-lx s3_ld_raw_data_frm_cache.forwardData_mshr := s2_fwd_data_frm_mshr 126208b0bc30Shappy-lx s3_ld_raw_data_frm_cache.forward_result_valid := s2_fwd_data_valid 126308b0bc30Shappy-lx 12648f1fa9b1Ssfencevma s3_ld_raw_data_frm_cache.forwardMask := RegEnable(s2_fwd_mask, s2_valid) 12658f1fa9b1Ssfencevma s3_ld_raw_data_frm_cache.forwardData := RegEnable(s2_fwd_data, s2_valid) 12668f1fa9b1Ssfencevma s3_ld_raw_data_frm_cache.uop := RegEnable(s2_out.uop, s2_valid) 12678f1fa9b1Ssfencevma s3_ld_raw_data_frm_cache.addrOffset := RegEnable(s2_out.paddr(3, 0), s2_valid) 12688f1fa9b1Ssfencevma 126908b0bc30Shappy-lx val s3_merged_data_frm_tlD = RegEnable(s3_ld_raw_data_frm_cache.mergeTLData(), s2_valid) 127008b0bc30Shappy-lx val s3_merged_data_frm_cache = s3_ld_raw_data_frm_cache.mergeLsqFwdData(s3_merged_data_frm_tlD) 12718f1fa9b1Ssfencevma val s3_picked_data_frm_cache = LookupTree(s3_ld_raw_data_frm_cache.addrOffset, List( 12728f1fa9b1Ssfencevma "b0000".U -> s3_merged_data_frm_cache(63, 0), 12738f1fa9b1Ssfencevma "b0001".U -> s3_merged_data_frm_cache(63, 8), 12748f1fa9b1Ssfencevma "b0010".U -> s3_merged_data_frm_cache(63, 16), 12758f1fa9b1Ssfencevma "b0011".U -> s3_merged_data_frm_cache(63, 24), 12768f1fa9b1Ssfencevma "b0100".U -> s3_merged_data_frm_cache(63, 32), 12778f1fa9b1Ssfencevma "b0101".U -> s3_merged_data_frm_cache(63, 40), 12788f1fa9b1Ssfencevma "b0110".U -> s3_merged_data_frm_cache(63, 48), 12798f1fa9b1Ssfencevma "b0111".U -> s3_merged_data_frm_cache(63, 56), 12808f1fa9b1Ssfencevma "b1000".U -> s3_merged_data_frm_cache(127, 64), 12818f1fa9b1Ssfencevma "b1001".U -> s3_merged_data_frm_cache(127, 72), 12828f1fa9b1Ssfencevma "b1010".U -> s3_merged_data_frm_cache(127, 80), 12838f1fa9b1Ssfencevma "b1011".U -> s3_merged_data_frm_cache(127, 88), 12848f1fa9b1Ssfencevma "b1100".U -> s3_merged_data_frm_cache(127, 96), 12858f1fa9b1Ssfencevma "b1101".U -> s3_merged_data_frm_cache(127, 104), 12868f1fa9b1Ssfencevma "b1110".U -> s3_merged_data_frm_cache(127, 112), 12878f1fa9b1Ssfencevma "b1111".U -> s3_merged_data_frm_cache(127, 120) 12888f1fa9b1Ssfencevma )) 12898f1fa9b1Ssfencevma val s3_ld_data_frm_cache = rdataHelper(s3_ld_raw_data_frm_cache.uop, s3_picked_data_frm_cache) 12908f1fa9b1Ssfencevma 12918f1fa9b1Ssfencevma // FIXME: add 1 cycle delay ? 1292c1254d7eSsfencevma io.ldout.bits := s3_out.bits 1293c1254d7eSsfencevma io.ldout.bits.data := s3_ld_data_frm_cache 12946e39fcc5Szhanglinjuan io.ldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && s3_ld_flow && !s3_isvec 12958f1fa9b1Ssfencevma 1296d7739d95Ssfencevma // for uncache 1297d7739d95Ssfencevma io.ldu_io.lsq.uncache.ready := true.B 1298d7739d95Ssfencevma 12998f1fa9b1Ssfencevma // fast load to load forward 1300b9f2b575SXuan Hu if (EnableLoadToLoadForward) { 13018f1fa9b1Ssfencevma io.ldu_io.l2l_fwd_out.valid := s3_out.valid && !s3_in.lateKill && s3_ld_flow 13028f1fa9b1Ssfencevma io.ldu_io.l2l_fwd_out.data := s3_ld_data_frm_cache 13038f1fa9b1Ssfencevma io.ldu_io.l2l_fwd_out.dly_ld_err := s3_dly_ld_err // ecc delayed error 1304b9f2b575SXuan Hu } else { 1305b9f2b575SXuan Hu io.ldu_io.l2l_fwd_out.valid := false.B 1306b9f2b575SXuan Hu io.ldu_io.l2l_fwd_out.data := DontCare 1307b9f2b575SXuan Hu io.ldu_io.l2l_fwd_out.dly_ld_err := DontCare 1308b9f2b575SXuan Hu } 13098f1fa9b1Ssfencevma 13108f1fa9b1Ssfencevma // hybrid unit writeback to rob 13118f1fa9b1Ssfencevma // delay params 13128f1fa9b1Ssfencevma val SelectGroupSize = RollbackGroupSize 13138f1fa9b1Ssfencevma val lgSelectGroupSize = log2Ceil(SelectGroupSize) 13148f1fa9b1Ssfencevma val TotalSelectCycles = scala.math.ceil(log2Ceil(LoadQueueRAWSize).toFloat / lgSelectGroupSize).toInt + 1 13158f1fa9b1Ssfencevma val TotalDelayCycles = TotalSelectCycles - 2 13168f1fa9b1Ssfencevma 13178f1fa9b1Ssfencevma // writeback 13188f1fa9b1Ssfencevma val sx_valid = Wire(Vec(TotalDelayCycles + 1, Bool())) 13198f1fa9b1Ssfencevma val sx_ready = Wire(Vec(TotalDelayCycles + 1, Bool())) 13208f1fa9b1Ssfencevma val sx_in = Wire(Vec(TotalDelayCycles + 1, new MemExuOutput)) 13218f1fa9b1Ssfencevma 13228f1fa9b1Ssfencevma sx_can_go := sx_ready.head 13238f1fa9b1Ssfencevma for (i <- 0 until TotalDelayCycles + 1) { 13248f1fa9b1Ssfencevma if (i == 0) { 1325572dd7d6Ssfencevma sx_valid(i) := s3_valid && 1326572dd7d6Ssfencevma !s3_ld_flow && 1327572dd7d6Ssfencevma !s3_in.feedbacked && 1328572dd7d6Ssfencevma !s3_in.mmio 13298f1fa9b1Ssfencevma sx_in(i) := s3_out.bits 1330c1254d7eSsfencevma sx_ready(i) := !s3_valid(i) || sx_in(i).uop.robIdx.needFlush(io.redirect) || (if (TotalDelayCycles == 0) io.stout.ready else sx_ready(i+1)) 13318f1fa9b1Ssfencevma } else { 13328f1fa9b1Ssfencevma val cur_kill = sx_in(i).uop.robIdx.needFlush(io.redirect) 1333c1254d7eSsfencevma val cur_can_go = (if (i == TotalDelayCycles) io.stout.ready else sx_ready(i+1)) 13348f1fa9b1Ssfencevma val cur_fire = sx_valid(i) && !cur_kill && cur_can_go 13358f1fa9b1Ssfencevma val prev_fire = sx_valid(i-1) && !sx_in(i-1).uop.robIdx.needFlush(io.redirect) && sx_ready(i) 13368f1fa9b1Ssfencevma 1337c1254d7eSsfencevma sx_ready(i) := !sx_valid(i) || cur_kill || (if (i == TotalDelayCycles) io.stout.ready else sx_ready(i+1)) 13388f1fa9b1Ssfencevma val sx_valid_can_go = prev_fire || cur_fire || cur_kill 13398f1fa9b1Ssfencevma sx_valid(i) := RegEnable(Mux(prev_fire, true.B, false.B), sx_valid_can_go) 13408f1fa9b1Ssfencevma sx_in(i) := RegEnable(sx_in(i-1), prev_fire) 13418f1fa9b1Ssfencevma } 13428f1fa9b1Ssfencevma } 13438f1fa9b1Ssfencevma 13448f1fa9b1Ssfencevma val sx_last_valid = sx_valid.takeRight(1).head 13458f1fa9b1Ssfencevma val sx_last_ready = sx_ready.takeRight(1).head 13468f1fa9b1Ssfencevma val sx_last_in = sx_in.takeRight(1).head 13478f1fa9b1Ssfencevma 1348c1254d7eSsfencevma sx_last_ready := !sx_last_valid || sx_last_in.uop.robIdx.needFlush(io.redirect) || io.stout.ready 13496e39fcc5Szhanglinjuan io.stout.valid := sx_last_valid && !sx_last_in.uop.robIdx.needFlush(io.redirect) && FuType.isStore(sx_last_in.uop.fuType) 1350c1254d7eSsfencevma io.stout.bits := sx_last_in 13518f1fa9b1Ssfencevma 13528f1fa9b1Ssfencevma // FIXME: please move this part to LoadQueueReplay 13538f1fa9b1Ssfencevma io.ldu_io.debug_ls := DontCare 13540b43690dSsfencevma io.stu_io.debug_ls := DontCare 1355b28f986dSXuan Hu io.stu_io.debug_ls.s1_isTlbFirstMiss := io.tlb.resp.valid && io.tlb.resp.bits.miss && io.tlb.resp.bits.debug.isFirstIssue && !s1_in.isHWPrefetch && !s1_ld_flow 13560b43690dSsfencevma io.stu_io.debug_ls.s1_robIdx := s1_in.uop.robIdx.value 13578f1fa9b1Ssfencevma 13588f1fa9b1Ssfencevma // Topdown 13598f1fa9b1Ssfencevma io.ldu_io.lsTopdownInfo.s1.robIdx := s1_in.uop.robIdx.value 13608f1fa9b1Ssfencevma io.ldu_io.lsTopdownInfo.s1.vaddr_valid := s1_valid && s1_in.hasROBEntry 13618f1fa9b1Ssfencevma io.ldu_io.lsTopdownInfo.s1.vaddr_bits := s1_vaddr 13628f1fa9b1Ssfencevma io.ldu_io.lsTopdownInfo.s2.robIdx := s2_in.uop.robIdx.value 13638f1fa9b1Ssfencevma io.ldu_io.lsTopdownInfo.s2.paddr_valid := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss 13648f1fa9b1Ssfencevma io.ldu_io.lsTopdownInfo.s2.paddr_bits := s2_in.paddr 136546ba64e8Ssfencevma io.ldu_io.lsTopdownInfo.s2.first_real_miss := io.ldu_io.dcache.resp.bits.real_miss 13668f1fa9b1Ssfencevma io.ldu_io.lsTopdownInfo.s2.cache_miss_en := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated 13678f1fa9b1Ssfencevma 13688f1fa9b1Ssfencevma // perf cnt 13698f1fa9b1Ssfencevma XSPerfAccumulate("s0_in_valid", io.lsin.valid) 13708f1fa9b1Ssfencevma XSPerfAccumulate("s0_in_block", io.lsin.valid && !io.lsin.fire) 13718f1fa9b1Ssfencevma XSPerfAccumulate("s0_in_fire_first_issue", s0_valid && s0_isFirstIssue) 13728f1fa9b1Ssfencevma XSPerfAccumulate("s0_lsq_fire_first_issue", io.ldu_io.replay.fire) 13738f1fa9b1Ssfencevma XSPerfAccumulate("s0_ldu_fire_first_issue", io.lsin.fire && s0_isFirstIssue) 13748f1fa9b1Ssfencevma XSPerfAccumulate("s0_fast_replay_issue", io.ldu_io.fast_rep_in.fire) 13758f1fa9b1Ssfencevma XSPerfAccumulate("s0_stall_out", s0_valid && !s0_can_go) 137646ba64e8Ssfencevma XSPerfAccumulate("s0_stall_ld_dcache", s0_valid && !io.ldu_io.dcache.req.ready) 137746ba64e8Ssfencevma XSPerfAccumulate("s0_stall_st_dcache", s0_valid && !io.stu_io.dcache.req.ready) 13788f1fa9b1Ssfencevma XSPerfAccumulate("s0_addr_spec_success", s0_fire && s0_vaddr(VAddrBits-1, 12) === io.lsin.bits.src(0)(VAddrBits-1, 12)) 13798f1fa9b1Ssfencevma XSPerfAccumulate("s0_addr_spec_failed", s0_fire && s0_vaddr(VAddrBits-1, 12) =/= io.lsin.bits.src(0)(VAddrBits-1, 12)) 13808f1fa9b1Ssfencevma XSPerfAccumulate("s0_addr_spec_success_once", s0_fire && s0_vaddr(VAddrBits-1, 12) === io.lsin.bits.src(0)(VAddrBits-1, 12) && s0_isFirstIssue) 13818f1fa9b1Ssfencevma XSPerfAccumulate("s0_addr_spec_failed_once", s0_fire && s0_vaddr(VAddrBits-1, 12) =/= io.lsin.bits.src(0)(VAddrBits-1, 12) && s0_isFirstIssue) 13828f1fa9b1Ssfencevma XSPerfAccumulate("s0_forward_tl_d_channel", s0_out.forward_tlDchannel) 13838f1fa9b1Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_fire", s0_fire && s0_hw_prf_select) 1384753d2ed8SYanqin Li XSPerfAccumulate("s0_software_prefetch_fire", s0_fire && s0_prf && s0_src_select_vec(int_iss_idx)) 1385d7739d95Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_blocked", io.ldu_io.prefetch_req.valid && !s0_hw_prf_select) 1386d7739d95Ssfencevma XSPerfAccumulate("s0_hardware_prefetch_total", io.ldu_io.prefetch_req.valid) 13878f1fa9b1Ssfencevma 13888f1fa9b1Ssfencevma XSPerfAccumulate("s1_in_valid", s1_valid) 13898f1fa9b1Ssfencevma XSPerfAccumulate("s1_in_fire", s1_fire) 13908f1fa9b1Ssfencevma XSPerfAccumulate("s1_in_fire_first_issue", s1_fire && s1_in.isFirstIssue) 13918f1fa9b1Ssfencevma XSPerfAccumulate("s1_tlb_miss", s1_fire && s1_tlb_miss) 13928f1fa9b1Ssfencevma XSPerfAccumulate("s1_tlb_miss_first_issue", s1_fire && s1_tlb_miss && s1_in.isFirstIssue) 13938f1fa9b1Ssfencevma XSPerfAccumulate("s1_stall_out", s1_valid && !s1_can_go) 13948f1fa9b1Ssfencevma XSPerfAccumulate("s1_late_kill", s1_valid && s1_fast_rep_kill) 13958f1fa9b1Ssfencevma 13968f1fa9b1Ssfencevma XSPerfAccumulate("s2_in_valid", s2_valid) 13978f1fa9b1Ssfencevma XSPerfAccumulate("s2_in_fire", s2_fire) 13988f1fa9b1Ssfencevma XSPerfAccumulate("s2_in_fire_first_issue", s2_fire && s2_in.isFirstIssue) 139946ba64e8Ssfencevma XSPerfAccumulate("s2_dcache_miss", s2_fire && io.ldu_io.dcache.resp.bits.miss) 140046ba64e8Ssfencevma XSPerfAccumulate("s2_dcache_miss_first_issue", s2_fire && io.ldu_io.dcache.resp.bits.miss && s2_in.isFirstIssue) 140146ba64e8Ssfencevma XSPerfAccumulate("s2_dcache_real_miss_first_issue", s2_fire && io.ldu_io.dcache.resp.bits.miss && s2_in.isFirstIssue) 14028f1fa9b1Ssfencevma XSPerfAccumulate("s2_full_forward", s2_fire && s2_full_fwd) 14038f1fa9b1Ssfencevma XSPerfAccumulate("s2_dcache_miss_full_forward", s2_fire && s2_dcache_miss) 14048f1fa9b1Ssfencevma XSPerfAccumulate("s2_fwd_frm_d_can", s2_valid && s2_fwd_frm_d_chan) 14058f1fa9b1Ssfencevma XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr", s2_valid && s2_fwd_frm_d_chan_or_mshr) 14068f1fa9b1Ssfencevma XSPerfAccumulate("s2_stall_out", s2_fire && !s2_can_go) 14078f1fa9b1Ssfencevma XSPerfAccumulate("s2_prefetch", s2_fire && s2_prf) 140820e09ab1Shappy-lx XSPerfAccumulate("s2_prefetch_ignored", s2_fire && s2_prf && io.ldu_io.dcache.s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict 140946ba64e8Ssfencevma XSPerfAccumulate("s2_prefetch_miss", s2_fire && s2_prf && io.ldu_io.dcache.resp.bits.miss) // prefetch req miss in l1 141046ba64e8Ssfencevma XSPerfAccumulate("s2_prefetch_hit", s2_fire && s2_prf && !io.ldu_io.dcache.resp.bits.miss) // prefetch req hit in l1 141120e09ab1Shappy-lx XSPerfAccumulate("s2_prefetch_accept", s2_fire && s2_prf && io.ldu_io.dcache.resp.bits.miss && !io.ldu_io.dcache.s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it 14128f1fa9b1Ssfencevma XSPerfAccumulate("s2_forward_req", s2_fire && s2_in.forward_tlDchannel) 14138f1fa9b1Ssfencevma XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fire && s2_fwd_frm_d_chan && s2_fwd_data_valid) 14148f1fa9b1Ssfencevma XSPerfAccumulate("s2_successfully_forward_mshr", s2_fire && s2_fwd_frm_mshr && s2_fwd_data_valid) 14158f1fa9b1Ssfencevma 14168f1fa9b1Ssfencevma XSPerfAccumulate("load_to_load_forward", s1_try_ptr_chasing && !s1_ptr_chasing_canceled) 14178f1fa9b1Ssfencevma XSPerfAccumulate("load_to_load_forward_try", s1_try_ptr_chasing) 14188f1fa9b1Ssfencevma XSPerfAccumulate("load_to_load_forward_fail", s1_cancel_ptr_chasing) 14198f1fa9b1Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_cancelled", s1_cancel_ptr_chasing && s1_ptr_chasing_canceled) 14208f1fa9b1Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match) 14218f1fa9b1Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_op_not_ld", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld) 14228f1fa9b1Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_addr_align", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned) 14238f1fa9b1Ssfencevma XSPerfAccumulate("load_to_load_forward_fail_set_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch) 14248f1fa9b1Ssfencevma 14258f1fa9b1Ssfencevma // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design 14268f1fa9b1Ssfencevma // hardware performance counter 14278f1fa9b1Ssfencevma val perfEvents = Seq( 14288f1fa9b1Ssfencevma ("load_s0_in_fire ", s0_fire ), 14298f1fa9b1Ssfencevma ("load_to_load_forward ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled ), 143046ba64e8Ssfencevma ("stall_dcache ", s0_valid && s0_can_go && !io.ldu_io.dcache.req.ready ), 14318f1fa9b1Ssfencevma ("load_s1_in_fire ", s0_fire ), 14328f1fa9b1Ssfencevma ("load_s1_tlb_miss ", s1_fire && io.tlb.resp.bits.miss ), 14338f1fa9b1Ssfencevma ("load_s2_in_fire ", s1_fire ), 143446ba64e8Ssfencevma ("load_s2_dcache_miss ", s2_fire && io.ldu_io.dcache.resp.bits.miss ), 14358f1fa9b1Ssfencevma ) 14368f1fa9b1Ssfencevma generatePerfEvent() 14378f1fa9b1Ssfencevma} 1438