1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17024ee227SWilliam Wangpackage xiangshan.mem 18024ee227SWilliam Wang 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 20024ee227SWilliam Wangimport chisel3._ 21024ee227SWilliam Wangimport chisel3.util._ 22024ee227SWilliam Wangimport utils._ 233c02ee8fSwakafaimport utility._ 24024ee227SWilliam Wangimport xiangshan._ 2562cb71fbShappy-lximport xiangshan.cache.{AtomicWordIO, MemoryOpConstants, HasDCacheParameters} 26ca2f90a6SLemoverimport xiangshan.cache.mmu.{TlbCmd, TlbRequestIO} 272225d46eSJiawei Linimport difftest._ 286ab6918fSYinan Xuimport xiangshan.ExceptionNO._ 29ca2f90a6SLemoverimport xiangshan.backend.fu.PMPRespBundle 30024ee227SWilliam Wang 3162cb71fbShappy-lxclass AtomicsUnit(implicit p: Parameters) extends XSModule with MemoryOpConstants with HasDCacheParameters{ 32024ee227SWilliam Wang val io = IO(new Bundle() { 33*f57f7f2aSYangyu Chen val hartId = Input(UInt(hartIdLen.W)) 34024ee227SWilliam Wang val in = Flipped(Decoupled(new ExuInput)) 356ab6918fSYinan Xu val storeDataIn = Flipped(Valid(new ExuOutput)) // src2 from rs 36024ee227SWilliam Wang val out = Decoupled(new ExuOutput) 376786cfb7SWilliam Wang val dcache = new AtomicWordIO 3803efd994Shappy-lx val dtlb = new TlbRequestIO(2) 39ca2f90a6SLemover val pmpResp = Flipped(new PMPRespBundle()) 4064e8d8bdSZhangZifei val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 41024ee227SWilliam Wang val flush_sbuffer = new SbufferFlushBundle 42d87b76aaSWilliam Wang val feedbackSlow = ValidIO(new RSFeedback) 43024ee227SWilliam Wang val redirect = Flipped(ValidIO(new Redirect)) 4411131ea4SYinan Xu val exceptionAddr = ValidIO(UInt(VAddrBits.W)) 45026615fcSWilliam Wang val csrCtrl = Flipped(new CustomCSRCtrlIO) 46024ee227SWilliam Wang }) 47024ee227SWilliam Wang 48024ee227SWilliam Wang //------------------------------------------------------- 49024ee227SWilliam Wang // Atomics Memory Accsess FSM 50024ee227SWilliam Wang //------------------------------------------------------- 5152180d7eShappy-lx val s_invalid :: s_tlb_and_flush_sbuffer_req :: s_pm :: s_wait_flush_sbuffer_resp :: s_cache_req :: s_cache_resp :: s_cache_resp_latch :: s_finish :: Nil = Enum(8) 52024ee227SWilliam Wang val state = RegInit(s_invalid) 534f39c746SYinan Xu val out_valid = RegInit(false.B) 541b7adedcSWilliam Wang val data_valid = RegInit(false.B) 55024ee227SWilliam Wang val in = Reg(new ExuInput()) 560d045bd0SYinan Xu val exceptionVec = RegInit(0.U.asTypeOf(ExceptionVec())) 57024ee227SWilliam Wang val atom_override_xtval = RegInit(false.B) 586fce12d9SWilliam Wang val have_sent_first_tlb_req = RegInit(false.B) 59bbd4b852SWilliam Wang val isLr = in.uop.ctrl.fuOpType === LSUOpType.lr_w || in.uop.ctrl.fuOpType === LSUOpType.lr_d 60024ee227SWilliam Wang // paddr after translation 61024ee227SWilliam Wang val paddr = Reg(UInt()) 62bbd4b852SWilliam Wang val vaddr = in.src(0) 63cff68e26SWilliam Wang val is_mmio = Reg(Bool()) 64f9ac118cSHaoyuan Feng 65024ee227SWilliam Wang // dcache response data 66024ee227SWilliam Wang val resp_data = Reg(UInt()) 67f97664b3Swangkaifan val resp_data_wire = WireInit(0.U) 68024ee227SWilliam Wang val is_lrsc_valid = Reg(Bool()) 6952180d7eShappy-lx // sbuffer is empty or not 7052180d7eShappy-lx val sbuffer_empty = io.flush_sbuffer.empty 71024ee227SWilliam Wang 72bbd4b852SWilliam Wang 738a5bdd64Swangkaifan // Difftest signals 748a5bdd64Swangkaifan val paddr_reg = Reg(UInt(64.W)) 758a5bdd64Swangkaifan val data_reg = Reg(UInt(64.W)) 768a5bdd64Swangkaifan val mask_reg = Reg(UInt(8.W)) 77f97664b3Swangkaifan val fuop_reg = Reg(UInt(8.W)) 788a5bdd64Swangkaifan 7911131ea4SYinan Xu io.exceptionAddr.valid := atom_override_xtval 802bd5334dSYinan Xu io.exceptionAddr.bits := in.src(0) 81024ee227SWilliam Wang 82024ee227SWilliam Wang // assign default value to output signals 83024ee227SWilliam Wang io.in.ready := false.B 84024ee227SWilliam Wang 85024ee227SWilliam Wang io.dcache.req.valid := false.B 86024ee227SWilliam Wang io.dcache.req.bits := DontCare 87024ee227SWilliam Wang 88024ee227SWilliam Wang io.dtlb.req.valid := false.B 89024ee227SWilliam Wang io.dtlb.req.bits := DontCare 90c3b763d0SYinan Xu io.dtlb.req_kill := false.B 919930e66fSLemover io.dtlb.resp.ready := true.B 92024ee227SWilliam Wang 93024ee227SWilliam Wang io.flush_sbuffer.valid := false.B 94024ee227SWilliam Wang 95024ee227SWilliam Wang XSDebug("state: %d\n", state) 96024ee227SWilliam Wang 97024ee227SWilliam Wang when (state === s_invalid) { 98024ee227SWilliam Wang io.in.ready := true.B 994f39c746SYinan Xu when (io.in.fire) { 100024ee227SWilliam Wang in := io.in.bits 1012bd5334dSYinan Xu in.src(1) := in.src(1) // leave src2 unchanged 10252180d7eShappy-lx state := s_tlb_and_flush_sbuffer_req 1036fce12d9SWilliam Wang have_sent_first_tlb_req := false.B 1041b7adedcSWilliam Wang } 10582d348fbSLemover } 10682d348fbSLemover 1074f39c746SYinan Xu when (io.storeDataIn.fire) { 1082bd5334dSYinan Xu in.src(1) := io.storeDataIn.bits.data 1091b7adedcSWilliam Wang data_valid := true.B 1101b7adedcSWilliam Wang } 111024ee227SWilliam Wang 1124f39c746SYinan Xu assert(!(io.storeDataIn.fire && data_valid), "atomic unit re-receive data") 1131b7adedcSWilliam Wang 114024ee227SWilliam Wang // Send TLB feedback to store issue queue 115024ee227SWilliam Wang // we send feedback right after we receives request 116024ee227SWilliam Wang // also, we always treat amo as tlb hit 117024ee227SWilliam Wang // since we will continue polling tlb all by ourself 118d87b76aaSWilliam Wang io.feedbackSlow.valid := RegNext(RegNext(io.in.valid)) 119d87b76aaSWilliam Wang io.feedbackSlow.bits.hit := true.B 120d87b76aaSWilliam Wang io.feedbackSlow.bits.rsIdx := RegEnable(io.rsIdx, io.in.valid) 121d87b76aaSWilliam Wang io.feedbackSlow.bits.flushState := DontCare 122d87b76aaSWilliam Wang io.feedbackSlow.bits.sourceType := DontCare 123c7160cd3SWilliam Wang io.feedbackSlow.bits.dataInvalidSqIdx := DontCare 124024ee227SWilliam Wang 125024ee227SWilliam Wang // tlb translation, manipulating signals && deal with exception 12652180d7eShappy-lx // at the same time, flush sbuffer 12752180d7eShappy-lx when (state === s_tlb_and_flush_sbuffer_req) { 128024ee227SWilliam Wang // send req to dtlb 129024ee227SWilliam Wang // keep firing until tlb hit 130024ee227SWilliam Wang io.dtlb.req.valid := true.B 1312bd5334dSYinan Xu io.dtlb.req.bits.vaddr := in.src(0) 1320fedb24cSWilliam Wang io.dtlb.resp.ready := true.B 1330fedb24cSWilliam Wang io.dtlb.req.bits.cmd := Mux(isLr, TlbCmd.atom_read, TlbCmd.atom_write) 134024ee227SWilliam Wang io.dtlb.req.bits.debug.pc := in.uop.cf.pc 135ee46cd6eSLemover io.dtlb.req.bits.debug.isFirstIssue := false.B 1368744445eSMaxpicca-Li io.out.bits.uop.debugInfo.tlbFirstReqTime := GTimer() // FIXME lyq: it will be always assigned 137024ee227SWilliam Wang 13852180d7eShappy-lx // send req to sbuffer to flush it if it is not empty 13952180d7eShappy-lx io.flush_sbuffer.valid := Mux(sbuffer_empty, false.B, true.B) 14052180d7eShappy-lx 1416fce12d9SWilliam Wang // do not accept tlb resp in the first cycle 1426fce12d9SWilliam Wang // this limition is for hw prefetcher 1436fce12d9SWilliam Wang // when !have_sent_first_tlb_req, tlb resp may come from hw prefetch 1446fce12d9SWilliam Wang have_sent_first_tlb_req := true.B 1456fce12d9SWilliam Wang 1466fce12d9SWilliam Wang when(io.dtlb.resp.fire && have_sent_first_tlb_req){ 14703efd994Shappy-lx paddr := io.dtlb.resp.bits.paddr(0) 148024ee227SWilliam Wang // exception handling 149024ee227SWilliam Wang val addrAligned = LookupTree(in.uop.ctrl.fuOpType(1,0), List( 150024ee227SWilliam Wang "b00".U -> true.B, //b 1512bd5334dSYinan Xu "b01".U -> (in.src(0)(0) === 0.U), //h 1522bd5334dSYinan Xu "b10".U -> (in.src(0)(1,0) === 0.U), //w 1532bd5334dSYinan Xu "b11".U -> (in.src(0)(2,0) === 0.U) //d 154024ee227SWilliam Wang )) 1558c343485SWilliam Wang exceptionVec(loadAddrMisaligned) := !addrAligned && isLr 1568c343485SWilliam Wang exceptionVec(storeAddrMisaligned) := !addrAligned && !isLr 15703efd994Shappy-lx exceptionVec(storePageFault) := io.dtlb.resp.bits.excp(0).pf.st 15803efd994Shappy-lx exceptionVec(loadPageFault) := io.dtlb.resp.bits.excp(0).pf.ld 15903efd994Shappy-lx exceptionVec(storeAccessFault) := io.dtlb.resp.bits.excp(0).af.st 16003efd994Shappy-lx exceptionVec(loadAccessFault) := io.dtlb.resp.bits.excp(0).af.ld 161e9092fe2SLemover 162e9092fe2SLemover when (!io.dtlb.resp.bits.miss) { 1638744445eSMaxpicca-Li io.out.bits.uop.debugInfo.tlbRespTime := GTimer() 164e9092fe2SLemover when (!addrAligned) { 165e9092fe2SLemover // NOTE: when addrAligned, do not need to wait tlb actually 166e9092fe2SLemover // check for miss aligned exceptions, tlb exception are checked next cycle for timing 167024ee227SWilliam Wang // if there are exceptions, no need to execute it 168024ee227SWilliam Wang state := s_finish 1694f39c746SYinan Xu out_valid := true.B 170024ee227SWilliam Wang atom_override_xtval := true.B 171024ee227SWilliam Wang } .otherwise { 172ca2f90a6SLemover state := s_pm 173024ee227SWilliam Wang } 174024ee227SWilliam Wang } 175024ee227SWilliam Wang } 176e9092fe2SLemover } 177024ee227SWilliam Wang 178ca2f90a6SLemover when (state === s_pm) { 179cba0a7e0SLemover val pmp = WireInit(io.pmpResp) 180cba0a7e0SLemover is_mmio := pmp.mmio 181f9ac118cSHaoyuan Feng 182e9092fe2SLemover // NOTE: only handle load/store exception here, if other exception happens, don't send here 183e9092fe2SLemover val exception_va = exceptionVec(storePageFault) || exceptionVec(loadPageFault) || 184e9092fe2SLemover exceptionVec(storeAccessFault) || exceptionVec(loadAccessFault) 1850fedb24cSWilliam Wang val exception_pa = pmp.st || pmp.ld 186e9092fe2SLemover when (exception_va || exception_pa) { 187ca2f90a6SLemover state := s_finish 1884f39c746SYinan Xu out_valid := true.B 189ca2f90a6SLemover atom_override_xtval := true.B 190ca2f90a6SLemover }.otherwise { 19152180d7eShappy-lx // if sbuffer has been flushed, go to query dcache, otherwise wait for sbuffer. 19252180d7eShappy-lx state := Mux(sbuffer_empty, s_cache_req, s_wait_flush_sbuffer_resp); 193ca2f90a6SLemover } 1940fedb24cSWilliam Wang // update storeAccessFault bit 1950fedb24cSWilliam Wang exceptionVec(loadAccessFault) := exceptionVec(loadAccessFault) || pmp.ld && isLr 1960fedb24cSWilliam Wang exceptionVec(storeAccessFault) := exceptionVec(storeAccessFault) || pmp.st || pmp.ld && !isLr 197ca2f90a6SLemover } 198024ee227SWilliam Wang 19952180d7eShappy-lx when (state === s_wait_flush_sbuffer_resp) { 20052180d7eShappy-lx when (sbuffer_empty) { 201024ee227SWilliam Wang state := s_cache_req 202024ee227SWilliam Wang } 203024ee227SWilliam Wang } 204024ee227SWilliam Wang 205024ee227SWilliam Wang when (state === s_cache_req) { 20662cb71fbShappy-lx val pipe_req = io.dcache.req.bits 20762cb71fbShappy-lx pipe_req := DontCare 20862cb71fbShappy-lx 20962cb71fbShappy-lx pipe_req.cmd := LookupTree(in.uop.ctrl.fuOpType, List( 210024ee227SWilliam Wang LSUOpType.lr_w -> M_XLR, 211024ee227SWilliam Wang LSUOpType.sc_w -> M_XSC, 212024ee227SWilliam Wang LSUOpType.amoswap_w -> M_XA_SWAP, 213024ee227SWilliam Wang LSUOpType.amoadd_w -> M_XA_ADD, 214024ee227SWilliam Wang LSUOpType.amoxor_w -> M_XA_XOR, 215024ee227SWilliam Wang LSUOpType.amoand_w -> M_XA_AND, 216024ee227SWilliam Wang LSUOpType.amoor_w -> M_XA_OR, 217024ee227SWilliam Wang LSUOpType.amomin_w -> M_XA_MIN, 218024ee227SWilliam Wang LSUOpType.amomax_w -> M_XA_MAX, 219024ee227SWilliam Wang LSUOpType.amominu_w -> M_XA_MINU, 220024ee227SWilliam Wang LSUOpType.amomaxu_w -> M_XA_MAXU, 221024ee227SWilliam Wang 222024ee227SWilliam Wang LSUOpType.lr_d -> M_XLR, 223024ee227SWilliam Wang LSUOpType.sc_d -> M_XSC, 224024ee227SWilliam Wang LSUOpType.amoswap_d -> M_XA_SWAP, 225024ee227SWilliam Wang LSUOpType.amoadd_d -> M_XA_ADD, 226024ee227SWilliam Wang LSUOpType.amoxor_d -> M_XA_XOR, 227024ee227SWilliam Wang LSUOpType.amoand_d -> M_XA_AND, 228024ee227SWilliam Wang LSUOpType.amoor_d -> M_XA_OR, 229024ee227SWilliam Wang LSUOpType.amomin_d -> M_XA_MIN, 230024ee227SWilliam Wang LSUOpType.amomax_d -> M_XA_MAX, 231024ee227SWilliam Wang LSUOpType.amominu_d -> M_XA_MINU, 232024ee227SWilliam Wang LSUOpType.amomaxu_d -> M_XA_MAXU 233024ee227SWilliam Wang )) 23462cb71fbShappy-lx pipe_req.miss := false.B 23562cb71fbShappy-lx pipe_req.probe := false.B 23662cb71fbShappy-lx pipe_req.probe_need_data := false.B 23762cb71fbShappy-lx pipe_req.source := AMO_SOURCE.U 23862cb71fbShappy-lx pipe_req.addr := get_block_addr(paddr) 23962cb71fbShappy-lx pipe_req.vaddr := get_block_addr(in.src(0)) // vaddr 24062cb71fbShappy-lx pipe_req.word_idx := get_word(paddr) 24162cb71fbShappy-lx pipe_req.amo_data := genWdata(in.src(1), in.uop.ctrl.fuOpType(1,0)) 24262cb71fbShappy-lx pipe_req.amo_mask := genWmask(paddr, in.uop.ctrl.fuOpType(1,0)) 243024ee227SWilliam Wang 24462cb71fbShappy-lx io.dcache.req.valid := Mux( 24562cb71fbShappy-lx io.dcache.req.bits.cmd === M_XLR, 24662cb71fbShappy-lx !io.dcache.block_lr, // block lr to survive in lr storm 24752180d7eShappy-lx data_valid // wait until src(1) is ready 24862cb71fbShappy-lx ) 249024ee227SWilliam Wang 2504f39c746SYinan Xu when(io.dcache.req.fire){ 251024ee227SWilliam Wang state := s_cache_resp 25262cb71fbShappy-lx paddr_reg := paddr 25362cb71fbShappy-lx data_reg := io.dcache.req.bits.amo_data 25462cb71fbShappy-lx mask_reg := io.dcache.req.bits.amo_mask 255f97664b3Swangkaifan fuop_reg := in.uop.ctrl.fuOpType 256024ee227SWilliam Wang } 257024ee227SWilliam Wang } 258024ee227SWilliam Wang 25962cb71fbShappy-lx val dcache_resp_data = Reg(UInt()) 26062cb71fbShappy-lx val dcache_resp_id = Reg(UInt()) 26162cb71fbShappy-lx val dcache_resp_error = Reg(Bool()) 26262cb71fbShappy-lx 263024ee227SWilliam Wang when (state === s_cache_resp) { 26462cb71fbShappy-lx // when not miss 26562cb71fbShappy-lx // everything is OK, simply send response back to sbuffer 26662cb71fbShappy-lx // when miss and not replay 26762cb71fbShappy-lx // wait for missQueue to handling miss and replaying our request 26862cb71fbShappy-lx // when miss and replay 26962cb71fbShappy-lx // req missed and fail to enter missQueue, manually replay it later 27062cb71fbShappy-lx // TODO: add assertions: 27162cb71fbShappy-lx // 1. add a replay delay counter? 27262cb71fbShappy-lx // 2. when req gets into MissQueue, it should not miss any more 273935edac4STang Haojin when(io.dcache.resp.fire) { 27462cb71fbShappy-lx when(io.dcache.resp.bits.miss) { 27562cb71fbShappy-lx when(io.dcache.resp.bits.replay) { 27662cb71fbShappy-lx state := s_cache_req 27762cb71fbShappy-lx } 27862cb71fbShappy-lx } .otherwise { 27962cb71fbShappy-lx dcache_resp_data := io.dcache.resp.bits.data 28062cb71fbShappy-lx dcache_resp_id := io.dcache.resp.bits.id 28162cb71fbShappy-lx dcache_resp_error := io.dcache.resp.bits.error 28262cb71fbShappy-lx state := s_cache_resp_latch 28362cb71fbShappy-lx } 28462cb71fbShappy-lx } 28562cb71fbShappy-lx } 28662cb71fbShappy-lx 28762cb71fbShappy-lx when (state === s_cache_resp_latch) { 28862cb71fbShappy-lx is_lrsc_valid := dcache_resp_id 289024ee227SWilliam Wang val rdataSel = LookupTree(paddr(2, 0), List( 29062cb71fbShappy-lx "b000".U -> dcache_resp_data(63, 0), 29162cb71fbShappy-lx "b001".U -> dcache_resp_data(63, 8), 29262cb71fbShappy-lx "b010".U -> dcache_resp_data(63, 16), 29362cb71fbShappy-lx "b011".U -> dcache_resp_data(63, 24), 29462cb71fbShappy-lx "b100".U -> dcache_resp_data(63, 32), 29562cb71fbShappy-lx "b101".U -> dcache_resp_data(63, 40), 29662cb71fbShappy-lx "b110".U -> dcache_resp_data(63, 48), 29762cb71fbShappy-lx "b111".U -> dcache_resp_data(63, 56) 298024ee227SWilliam Wang )) 299024ee227SWilliam Wang 300f97664b3Swangkaifan resp_data_wire := LookupTree(in.uop.ctrl.fuOpType, List( 301024ee227SWilliam Wang LSUOpType.lr_w -> SignExt(rdataSel(31, 0), XLEN), 30262cb71fbShappy-lx LSUOpType.sc_w -> dcache_resp_data, 303024ee227SWilliam Wang LSUOpType.amoswap_w -> SignExt(rdataSel(31, 0), XLEN), 304024ee227SWilliam Wang LSUOpType.amoadd_w -> SignExt(rdataSel(31, 0), XLEN), 305024ee227SWilliam Wang LSUOpType.amoxor_w -> SignExt(rdataSel(31, 0), XLEN), 306024ee227SWilliam Wang LSUOpType.amoand_w -> SignExt(rdataSel(31, 0), XLEN), 307024ee227SWilliam Wang LSUOpType.amoor_w -> SignExt(rdataSel(31, 0), XLEN), 308024ee227SWilliam Wang LSUOpType.amomin_w -> SignExt(rdataSel(31, 0), XLEN), 309024ee227SWilliam Wang LSUOpType.amomax_w -> SignExt(rdataSel(31, 0), XLEN), 310024ee227SWilliam Wang LSUOpType.amominu_w -> SignExt(rdataSel(31, 0), XLEN), 311024ee227SWilliam Wang LSUOpType.amomaxu_w -> SignExt(rdataSel(31, 0), XLEN), 312024ee227SWilliam Wang 313024ee227SWilliam Wang LSUOpType.lr_d -> SignExt(rdataSel(63, 0), XLEN), 31462cb71fbShappy-lx LSUOpType.sc_d -> dcache_resp_data, 315024ee227SWilliam Wang LSUOpType.amoswap_d -> SignExt(rdataSel(63, 0), XLEN), 316024ee227SWilliam Wang LSUOpType.amoadd_d -> SignExt(rdataSel(63, 0), XLEN), 317024ee227SWilliam Wang LSUOpType.amoxor_d -> SignExt(rdataSel(63, 0), XLEN), 318024ee227SWilliam Wang LSUOpType.amoand_d -> SignExt(rdataSel(63, 0), XLEN), 319024ee227SWilliam Wang LSUOpType.amoor_d -> SignExt(rdataSel(63, 0), XLEN), 320024ee227SWilliam Wang LSUOpType.amomin_d -> SignExt(rdataSel(63, 0), XLEN), 321024ee227SWilliam Wang LSUOpType.amomax_d -> SignExt(rdataSel(63, 0), XLEN), 322024ee227SWilliam Wang LSUOpType.amominu_d -> SignExt(rdataSel(63, 0), XLEN), 323024ee227SWilliam Wang LSUOpType.amomaxu_d -> SignExt(rdataSel(63, 0), XLEN) 324024ee227SWilliam Wang )) 325024ee227SWilliam Wang 32662cb71fbShappy-lx when (dcache_resp_error && io.csrCtrl.cache_error_enable) { 327026615fcSWilliam Wang exceptionVec(loadAccessFault) := isLr 328026615fcSWilliam Wang exceptionVec(storeAccessFault) := !isLr 329026615fcSWilliam Wang assert(!exceptionVec(loadAccessFault)) 330026615fcSWilliam Wang assert(!exceptionVec(storeAccessFault)) 331026615fcSWilliam Wang } 332026615fcSWilliam Wang 333f97664b3Swangkaifan resp_data := resp_data_wire 334024ee227SWilliam Wang state := s_finish 3354f39c746SYinan Xu out_valid := true.B 336024ee227SWilliam Wang } 337024ee227SWilliam Wang 3384f39c746SYinan Xu io.out.valid := out_valid 3394f39c746SYinan Xu XSError((state === s_finish) =/= out_valid, "out_valid reg error\n") 3404f39c746SYinan Xu io.out.bits := DontCare 341024ee227SWilliam Wang io.out.bits.uop := in.uop 3420d045bd0SYinan Xu io.out.bits.uop.cf.exceptionVec := exceptionVec 343024ee227SWilliam Wang io.out.bits.data := resp_data 344024ee227SWilliam Wang io.out.bits.redirectValid := false.B 345cff68e26SWilliam Wang io.out.bits.debug.isMMIO := is_mmio 34607635e87Swangkaifan io.out.bits.debug.paddr := paddr 3474f39c746SYinan Xu when (io.out.fire) { 348024ee227SWilliam Wang XSDebug("atomics writeback: pc %x data %x\n", io.out.bits.uop.cf.pc, io.dcache.resp.bits.data) 349024ee227SWilliam Wang state := s_invalid 3504f39c746SYinan Xu out_valid := false.B 351024ee227SWilliam Wang } 3524f39c746SYinan Xu 3534f39c746SYinan Xu when (state === s_finish) { 35482d348fbSLemover data_valid := false.B 355024ee227SWilliam Wang } 356024ee227SWilliam Wang 357f4b2089aSYinan Xu when (io.redirect.valid) { 358024ee227SWilliam Wang atom_override_xtval := false.B 359024ee227SWilliam Wang } 3608a5bdd64Swangkaifan 361692e2fafSHuijin Li /* 362bbd4b852SWilliam Wang // atomic trigger 363bbd4b852SWilliam Wang val csrCtrl = io.csrCtrl 364bbd4b852SWilliam Wang val tdata = Reg(Vec(6, new MatchTriggerIO)) 365bbd4b852SWilliam Wang val tEnable = RegInit(VecInit(Seq.fill(6)(false.B))) 366bbd4b852SWilliam Wang val en = csrCtrl.trigger_enable 367bbd4b852SWilliam Wang tEnable := VecInit(en(2), en (3), en(7), en(4), en(5), en(9)) 368bbd4b852SWilliam Wang when(csrCtrl.mem_trigger.t.valid) { 369bbd4b852SWilliam Wang tdata(csrCtrl.mem_trigger.t.bits.addr) := csrCtrl.mem_trigger.t.bits.tdata 370bbd4b852SWilliam Wang } 371bbd4b852SWilliam Wang val lTriggerMapping = Map(0 -> 2, 1 -> 3, 2 -> 5) 372bbd4b852SWilliam Wang val sTriggerMapping = Map(0 -> 0, 1 -> 1, 2 -> 4) 373bbd4b852SWilliam Wang 374bbd4b852SWilliam Wang val backendTriggerHitReg = Reg(Vec(6, Bool())) 375bbd4b852SWilliam Wang backendTriggerHitReg := VecInit(Seq.fill(6)(false.B)) 376bbd4b852SWilliam Wang 377bbd4b852SWilliam Wang when(state === s_cache_req){ 378bbd4b852SWilliam Wang // store trigger 379bbd4b852SWilliam Wang val store_hit = Wire(Vec(3, Bool())) 380bbd4b852SWilliam Wang for (j <- 0 until 3) { 381bbd4b852SWilliam Wang store_hit(j) := !tdata(sTriggerMapping(j)).select && TriggerCmp( 382bbd4b852SWilliam Wang vaddr, 383bbd4b852SWilliam Wang tdata(sTriggerMapping(j)).tdata2, 384bbd4b852SWilliam Wang tdata(sTriggerMapping(j)).matchType, 385bbd4b852SWilliam Wang tEnable(sTriggerMapping(j)) 386bbd4b852SWilliam Wang ) 387bbd4b852SWilliam Wang backendTriggerHitReg(sTriggerMapping(j)) := store_hit(j) 388bbd4b852SWilliam Wang } 389bbd4b852SWilliam Wang 390bbd4b852SWilliam Wang when(tdata(0).chain) { 391bbd4b852SWilliam Wang backendTriggerHitReg(0) := store_hit(0) && store_hit(1) 392bbd4b852SWilliam Wang backendTriggerHitReg(1) := store_hit(0) && store_hit(1) 393bbd4b852SWilliam Wang } 394bbd4b852SWilliam Wang 395bbd4b852SWilliam Wang when(!in.uop.cf.trigger.backendEn(0)) { 396bbd4b852SWilliam Wang backendTriggerHitReg(4) := false.B 397bbd4b852SWilliam Wang } 398bbd4b852SWilliam Wang 399bbd4b852SWilliam Wang // load trigger 400bbd4b852SWilliam Wang val load_hit = Wire(Vec(3, Bool())) 401bbd4b852SWilliam Wang for (j <- 0 until 3) { 402bbd4b852SWilliam Wang 403bbd4b852SWilliam Wang val addrHit = TriggerCmp( 404bbd4b852SWilliam Wang vaddr, 405bbd4b852SWilliam Wang tdata(lTriggerMapping(j)).tdata2, 406bbd4b852SWilliam Wang tdata(lTriggerMapping(j)).matchType, 407bbd4b852SWilliam Wang tEnable(lTriggerMapping(j)) 408bbd4b852SWilliam Wang ) 409bbd4b852SWilliam Wang load_hit(j) := addrHit && !tdata(lTriggerMapping(j)).select 410bbd4b852SWilliam Wang backendTriggerHitReg(lTriggerMapping(j)) := load_hit(j) 411bbd4b852SWilliam Wang } 412bbd4b852SWilliam Wang when(tdata(2).chain) { 413bbd4b852SWilliam Wang backendTriggerHitReg(2) := load_hit(0) && load_hit(1) 414bbd4b852SWilliam Wang backendTriggerHitReg(3) := load_hit(0) && load_hit(1) 415bbd4b852SWilliam Wang } 416bbd4b852SWilliam Wang when(!in.uop.cf.trigger.backendEn(1)) { 417bbd4b852SWilliam Wang backendTriggerHitReg(5) := false.B 418bbd4b852SWilliam Wang } 419bbd4b852SWilliam Wang } 420bbd4b852SWilliam Wang 421bbd4b852SWilliam Wang // addr trigger do cmp at s_cache_req 422bbd4b852SWilliam Wang // trigger result is used at s_finish 423bbd4b852SWilliam Wang // thus we can delay it safely 424bbd4b852SWilliam Wang io.out.bits.uop.cf.trigger.backendHit := VecInit(Seq.fill(6)(false.B)) 425bbd4b852SWilliam Wang when(isLr){ 426bbd4b852SWilliam Wang // enable load trigger 427bbd4b852SWilliam Wang io.out.bits.uop.cf.trigger.backendHit(2) := backendTriggerHitReg(2) 428bbd4b852SWilliam Wang io.out.bits.uop.cf.trigger.backendHit(3) := backendTriggerHitReg(3) 429bbd4b852SWilliam Wang io.out.bits.uop.cf.trigger.backendHit(5) := backendTriggerHitReg(5) 430bbd4b852SWilliam Wang }.otherwise{ 431bbd4b852SWilliam Wang // enable store trigger 432bbd4b852SWilliam Wang io.out.bits.uop.cf.trigger.backendHit(0) := backendTriggerHitReg(0) 433bbd4b852SWilliam Wang io.out.bits.uop.cf.trigger.backendHit(1) := backendTriggerHitReg(1) 434bbd4b852SWilliam Wang io.out.bits.uop.cf.trigger.backendHit(4) := backendTriggerHitReg(4) 435bbd4b852SWilliam Wang } 436bbd4b852SWilliam Wang 437692e2fafSHuijin Li */ 438692e2fafSHuijin Li 4391545277aSYinan Xu if (env.EnableDifftest) { 4407d45a146SYinan Xu val difftest = DifftestModule(new DiffAtomicEvent) 4417d45a146SYinan Xu difftest.coreid := io.hartId 4427d45a146SYinan Xu difftest.valid := state === s_cache_resp_latch 4437d45a146SYinan Xu difftest.addr := paddr_reg 4447d45a146SYinan Xu difftest.data := data_reg 4457d45a146SYinan Xu difftest.mask := mask_reg 4467d45a146SYinan Xu difftest.fuop := fuop_reg 4477d45a146SYinan Xu difftest.out := resp_data_wire 4488a5bdd64Swangkaifan } 449e13d224aSYinan Xu 450e13d224aSYinan Xu if (env.EnableDifftest || env.AlwaysBasicDiff) { 451e13d224aSYinan Xu val uop = io.out.bits.uop 4527d45a146SYinan Xu val difftest = DifftestModule(new DiffLrScEvent) 4537d45a146SYinan Xu difftest.coreid := io.hartId 4547d45a146SYinan Xu difftest.valid := io.out.fire && 455e13d224aSYinan Xu (uop.ctrl.fuOpType === LSUOpType.sc_d || uop.ctrl.fuOpType === LSUOpType.sc_w) 4567d45a146SYinan Xu difftest.success := is_lrsc_valid 457e13d224aSYinan Xu } 458024ee227SWilliam Wang} 459