1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17024ee227SWilliam Wangpackage xiangshan.mem 18024ee227SWilliam Wang 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 20024ee227SWilliam Wangimport chisel3._ 21024ee227SWilliam Wangimport chisel3.util._ 22024ee227SWilliam Wangimport utils._ 233c02ee8fSwakafaimport utility._ 24024ee227SWilliam Wangimport xiangshan._ 253b739f49SXuan Huimport xiangshan.cache.{AtomicWordIO, HasDCacheParameters, MemoryOpConstants} 26ca2f90a6SLemoverimport xiangshan.cache.mmu.{TlbCmd, TlbRequestIO} 272225d46eSJiawei Linimport difftest._ 286ab6918fSYinan Xuimport xiangshan.ExceptionNO._ 29ca2f90a6SLemoverimport xiangshan.backend.fu.PMPRespBundle 30*e7ab4635SHuijin Liimport xiangshan.backend.fu.FuType 31730cfbc0SXuan Huimport xiangshan.backend.Bundles.{MemExuInput, MemExuOutput} 327e0f64b0SGuanghui Chengimport xiangshan.backend.fu.NewCSR.TriggerUtil 33f7af4c74Schengguanghuiimport xiangshan.backend.fu.util.SdtrigExt 34024ee227SWilliam Wang 35f7af4c74Schengguanghuiclass AtomicsUnit(implicit p: Parameters) extends XSModule 36f7af4c74Schengguanghui with MemoryOpConstants 37f7af4c74Schengguanghui with HasDCacheParameters 38f7af4c74Schengguanghui with SdtrigExt{ 39024ee227SWilliam Wang val io = IO(new Bundle() { 40f57f7f2aSYangyu Chen val hartId = Input(UInt(hartIdLen.W)) 413b739f49SXuan Hu val in = Flipped(Decoupled(new MemExuInput)) 423b739f49SXuan Hu val storeDataIn = Flipped(Valid(new MemExuOutput)) // src2 from rs 433b739f49SXuan Hu val out = Decoupled(new MemExuOutput) 446786cfb7SWilliam Wang val dcache = new AtomicWordIO 4503efd994Shappy-lx val dtlb = new TlbRequestIO(2) 46ca2f90a6SLemover val pmpResp = Flipped(new PMPRespBundle()) 47024ee227SWilliam Wang val flush_sbuffer = new SbufferFlushBundle 48d87b76aaSWilliam Wang val feedbackSlow = ValidIO(new RSFeedback) 49024ee227SWilliam Wang val redirect = Flipped(ValidIO(new Redirect)) 50ad415ae0SXiaokun-Pei val exceptionInfo = ValidIO(new Bundle { 51db6cfb5aSHaoyuan Feng val vaddr = UInt(XLEN.W) 52db6cfb5aSHaoyuan Feng val gpaddr = UInt(XLEN.W) 53ad415ae0SXiaokun-Pei val isForVSnonLeafPTE = Bool() 54d0de7e4aSpeixiaokun }) 55026615fcSWilliam Wang val csrCtrl = Flipped(new CustomCSRCtrlIO) 56024ee227SWilliam Wang }) 57024ee227SWilliam Wang 58024ee227SWilliam Wang //------------------------------------------------------- 59024ee227SWilliam Wang // Atomics Memory Accsess FSM 60024ee227SWilliam Wang //------------------------------------------------------- 6152180d7eShappy-lx val s_invalid :: s_tlb_and_flush_sbuffer_req :: s_pm :: s_wait_flush_sbuffer_resp :: s_cache_req :: s_cache_resp :: s_cache_resp_latch :: s_finish :: Nil = Enum(8) 62024ee227SWilliam Wang val state = RegInit(s_invalid) 634f39c746SYinan Xu val out_valid = RegInit(false.B) 641b7adedcSWilliam Wang val data_valid = RegInit(false.B) 653b739f49SXuan Hu val in = Reg(new MemExuInput()) 660d045bd0SYinan Xu val exceptionVec = RegInit(0.U.asTypeOf(ExceptionVec())) 67204141efSGuanghui Cheng val trigger = RegInit(TriggerAction.None) 68024ee227SWilliam Wang val atom_override_xtval = RegInit(false.B) 696fce12d9SWilliam Wang val have_sent_first_tlb_req = RegInit(false.B) 70024ee227SWilliam Wang // paddr after translation 71024ee227SWilliam Wang val paddr = Reg(UInt()) 72d0de7e4aSpeixiaokun val gpaddr = Reg(UInt()) 73bbd4b852SWilliam Wang val vaddr = in.src(0) 74cff68e26SWilliam Wang val is_mmio = Reg(Bool()) 75ad415ae0SXiaokun-Pei val isForVSnonLeafPTE = Reg(Bool()) 76f9ac118cSHaoyuan Feng 77024ee227SWilliam Wang // dcache response data 78024ee227SWilliam Wang val resp_data = Reg(UInt()) 79f97664b3Swangkaifan val resp_data_wire = WireInit(0.U) 80024ee227SWilliam Wang val is_lrsc_valid = Reg(Bool()) 8152180d7eShappy-lx // sbuffer is empty or not 8252180d7eShappy-lx val sbuffer_empty = io.flush_sbuffer.empty 83024ee227SWilliam Wang 84bbd4b852SWilliam Wang 858a5bdd64Swangkaifan // Difftest signals 868a5bdd64Swangkaifan val paddr_reg = Reg(UInt(64.W)) 878a5bdd64Swangkaifan val data_reg = Reg(UInt(64.W)) 888a5bdd64Swangkaifan val mask_reg = Reg(UInt(8.W)) 89f97664b3Swangkaifan val fuop_reg = Reg(UInt(8.W)) 908a5bdd64Swangkaifan 91ad415ae0SXiaokun-Pei io.exceptionInfo.valid := atom_override_xtval 92ad415ae0SXiaokun-Pei io.exceptionInfo.bits.vaddr := in.src(0) 93ad415ae0SXiaokun-Pei io.exceptionInfo.bits.gpaddr := gpaddr 94ad415ae0SXiaokun-Pei io.exceptionInfo.bits.isForVSnonLeafPTE := isForVSnonLeafPTE 95024ee227SWilliam Wang 96024ee227SWilliam Wang // assign default value to output signals 97024ee227SWilliam Wang io.in.ready := false.B 98024ee227SWilliam Wang 99024ee227SWilliam Wang io.dcache.req.valid := false.B 100024ee227SWilliam Wang io.dcache.req.bits := DontCare 101024ee227SWilliam Wang 102024ee227SWilliam Wang io.dtlb.req.valid := false.B 103024ee227SWilliam Wang io.dtlb.req.bits := DontCare 104c3b763d0SYinan Xu io.dtlb.req_kill := false.B 1059930e66fSLemover io.dtlb.resp.ready := true.B 106024ee227SWilliam Wang 107024ee227SWilliam Wang io.flush_sbuffer.valid := false.B 108024ee227SWilliam Wang 109024ee227SWilliam Wang when (state === s_invalid) { 110024ee227SWilliam Wang io.in.ready := true.B 1114f39c746SYinan Xu when (io.in.fire) { 112024ee227SWilliam Wang in := io.in.bits 1132bd5334dSYinan Xu in.src(1) := in.src(1) // leave src2 unchanged 11452180d7eShappy-lx state := s_tlb_and_flush_sbuffer_req 1156fce12d9SWilliam Wang have_sent_first_tlb_req := false.B 1161b7adedcSWilliam Wang } 11782d348fbSLemover } 11882d348fbSLemover 1194f39c746SYinan Xu when (io.storeDataIn.fire) { 1202bd5334dSYinan Xu in.src(1) := io.storeDataIn.bits.data 1211b7adedcSWilliam Wang data_valid := true.B 1221b7adedcSWilliam Wang } 123024ee227SWilliam Wang 124074ad6aaSzhanglinjuan // TODO: remove this for AMOCAS 1254f39c746SYinan Xu assert(!(io.storeDataIn.fire && data_valid), "atomic unit re-receive data") 1261b7adedcSWilliam Wang 127024ee227SWilliam Wang // Send TLB feedback to store issue queue 128024ee227SWilliam Wang // we send feedback right after we receives request 129024ee227SWilliam Wang // also, we always treat amo as tlb hit 130024ee227SWilliam Wang // since we will continue polling tlb all by ourself 1315adc4829SYanqin Li io.feedbackSlow.valid := GatedValidRegNext(GatedValidRegNext(io.in.valid)) 132d87b76aaSWilliam Wang io.feedbackSlow.bits.hit := true.B 1335db4956bSzhanglyGit io.feedbackSlow.bits.robIdx := RegEnable(io.in.bits.uop.robIdx, io.in.valid) 13438f78b5dSxiaofeibao-xjtu io.feedbackSlow.bits.sqIdx := RegEnable(io.in.bits.uop.sqIdx, io.in.valid) 13528ac1c16Sxiaofeibao-xjtu io.feedbackSlow.bits.lqIdx := RegEnable(io.in.bits.uop.lqIdx, io.in.valid) 136d87b76aaSWilliam Wang io.feedbackSlow.bits.flushState := DontCare 137d87b76aaSWilliam Wang io.feedbackSlow.bits.sourceType := DontCare 138c7160cd3SWilliam Wang io.feedbackSlow.bits.dataInvalidSqIdx := DontCare 139024ee227SWilliam Wang 140204141efSGuanghui Cheng // atomic trigger 141204141efSGuanghui Cheng val csrCtrl = io.csrCtrl 142204141efSGuanghui Cheng val tdata = Reg(Vec(TriggerNum, new MatchTriggerIO)) 143204141efSGuanghui Cheng val tEnableVec = RegInit(VecInit(Seq.fill(TriggerNum)(false.B))) 144204141efSGuanghui Cheng tEnableVec := csrCtrl.mem_trigger.tEnableVec 145204141efSGuanghui Cheng when (csrCtrl.mem_trigger.tUpdate.valid) { 146204141efSGuanghui Cheng tdata(csrCtrl.mem_trigger.tUpdate.bits.addr) := csrCtrl.mem_trigger.tUpdate.bits.tdata 147204141efSGuanghui Cheng } 148204141efSGuanghui Cheng 149204141efSGuanghui Cheng val debugMode = csrCtrl.mem_trigger.debugMode 150204141efSGuanghui Cheng val triggerCanRaiseBpExp = csrCtrl.mem_trigger.triggerCanRaiseBpExp 151204141efSGuanghui Cheng val backendTriggerTimingVec = VecInit(tdata.map(_.timing)) 152204141efSGuanghui Cheng val backendTriggerChainVec = VecInit(tdata.map(_.chain)) 153204141efSGuanghui Cheng val backendTriggerHitVec = WireInit(VecInit(Seq.fill(TriggerNum)(false.B))) 154204141efSGuanghui Cheng val backendTriggerCanFireVec = RegInit(VecInit(Seq.fill(TriggerNum)(false.B))) 155204141efSGuanghui Cheng 156074ad6aaSzhanglinjuan assert(state === s_invalid || in.uop.fuOpType(1,0) === "b10".U || in.uop.fuOpType(1,0) === "b11".U, 157074ad6aaSzhanglinjuan "Only word or doubleword is supported") 158074ad6aaSzhanglinjuan val isLr = in.uop.fuOpType === LSUOpType.lr_w || in.uop.fuOpType === LSUOpType.lr_d 159074ad6aaSzhanglinjuan val isSc = in.uop.fuOpType === LSUOpType.sc_w || in.uop.fuOpType === LSUOpType.sc_d 160074ad6aaSzhanglinjuan val isNotLr = !isLr 161074ad6aaSzhanglinjuan val isNotSc = !isSc 162204141efSGuanghui Cheng 163204141efSGuanghui Cheng // store trigger 164204141efSGuanghui Cheng val store_hit = Wire(Vec(TriggerNum, Bool())) 165204141efSGuanghui Cheng for (j <- 0 until TriggerNum) { 166204141efSGuanghui Cheng store_hit(j) := !tdata(j).select && !debugMode && isNotLr && TriggerCmp( 167204141efSGuanghui Cheng vaddr, 168204141efSGuanghui Cheng tdata(j).tdata2, 169204141efSGuanghui Cheng tdata(j).matchType, 170204141efSGuanghui Cheng tEnableVec(j) && tdata(j).store 171204141efSGuanghui Cheng ) 172204141efSGuanghui Cheng } 173204141efSGuanghui Cheng // load trigger 174204141efSGuanghui Cheng val load_hit = Wire(Vec(TriggerNum, Bool())) 175204141efSGuanghui Cheng for (j <- 0 until TriggerNum) { 176204141efSGuanghui Cheng load_hit(j) := !tdata(j).select && !debugMode && isNotSc && TriggerCmp( 177204141efSGuanghui Cheng vaddr, 178204141efSGuanghui Cheng tdata(j).tdata2, 179204141efSGuanghui Cheng tdata(j).matchType, 180204141efSGuanghui Cheng tEnableVec(j) && tdata(j).load 181204141efSGuanghui Cheng ) 182204141efSGuanghui Cheng } 183204141efSGuanghui Cheng backendTriggerHitVec := store_hit.zip(load_hit).map { case (sh, lh) => sh || lh } 184204141efSGuanghui Cheng // triggerCanFireVec will update at T+1 185204141efSGuanghui Cheng TriggerCheckCanFire(TriggerNum, backendTriggerCanFireVec, backendTriggerHitVec, backendTriggerTimingVec, backendTriggerChainVec) 186204141efSGuanghui Cheng 187204141efSGuanghui Cheng val actionVec = VecInit(tdata.map(_.action)) 188204141efSGuanghui Cheng val triggerAction = Wire(TriggerAction()) 189204141efSGuanghui Cheng TriggerUtil.triggerActionGen(triggerAction, backendTriggerCanFireVec, actionVec, triggerCanRaiseBpExp) 190b0a60050SGuanghui Cheng val triggerDebugMode = TriggerAction.isDmode(triggerAction) 191b0a60050SGuanghui Cheng val triggerBreakpoint = TriggerAction.isExp(triggerAction) 192204141efSGuanghui Cheng 193024ee227SWilliam Wang // tlb translation, manipulating signals && deal with exception 19452180d7eShappy-lx // at the same time, flush sbuffer 19552180d7eShappy-lx when (state === s_tlb_and_flush_sbuffer_req) { 196024ee227SWilliam Wang // send req to dtlb 197024ee227SWilliam Wang // keep firing until tlb hit 198024ee227SWilliam Wang io.dtlb.req.valid := true.B 1992bd5334dSYinan Xu io.dtlb.req.bits.vaddr := in.src(0) 200db6cfb5aSHaoyuan Feng io.dtlb.req.bits.fullva := in.src(0) 201db6cfb5aSHaoyuan Feng io.dtlb.req.bits.checkfullva := true.B 2020fedb24cSWilliam Wang io.dtlb.resp.ready := true.B 2030fedb24cSWilliam Wang io.dtlb.req.bits.cmd := Mux(isLr, TlbCmd.atom_read, TlbCmd.atom_write) 2043b739f49SXuan Hu io.dtlb.req.bits.debug.pc := in.uop.pc 205a4f9c77fSpeixiaokun io.dtlb.req.bits.debug.robIdx := in.uop.robIdx 206ee46cd6eSLemover io.dtlb.req.bits.debug.isFirstIssue := false.B 2078744445eSMaxpicca-Li io.out.bits.uop.debugInfo.tlbFirstReqTime := GTimer() // FIXME lyq: it will be always assigned 208024ee227SWilliam Wang 20952180d7eShappy-lx // send req to sbuffer to flush it if it is not empty 210074ad6aaSzhanglinjuan io.flush_sbuffer.valid := !sbuffer_empty 21152180d7eShappy-lx 2126fce12d9SWilliam Wang // do not accept tlb resp in the first cycle 2136fce12d9SWilliam Wang // this limition is for hw prefetcher 2146fce12d9SWilliam Wang // when !have_sent_first_tlb_req, tlb resp may come from hw prefetch 2156fce12d9SWilliam Wang have_sent_first_tlb_req := true.B 2166fce12d9SWilliam Wang 2176fce12d9SWilliam Wang when (io.dtlb.resp.fire && have_sent_first_tlb_req){ 21803efd994Shappy-lx paddr := io.dtlb.resp.bits.paddr(0) 219d0de7e4aSpeixiaokun gpaddr := io.dtlb.resp.bits.gpaddr(0) 220ad415ae0SXiaokun-Pei isForVSnonLeafPTE := io.dtlb.resp.bits.isForVSnonLeafPTE 221024ee227SWilliam Wang // exception handling 2223b739f49SXuan Hu val addrAligned = LookupTree(in.uop.fuOpType(1,0), List( 2232bd5334dSYinan Xu "b10".U -> (in.src(0)(1,0) === 0.U), //w 2242bd5334dSYinan Xu "b11".U -> (in.src(0)(2,0) === 0.U) //d 225024ee227SWilliam Wang )) 2268c343485SWilliam Wang exceptionVec(loadAddrMisaligned) := !addrAligned && isLr 2278c343485SWilliam Wang exceptionVec(storeAddrMisaligned) := !addrAligned && !isLr 22803efd994Shappy-lx exceptionVec(storePageFault) := io.dtlb.resp.bits.excp(0).pf.st 22903efd994Shappy-lx exceptionVec(loadPageFault) := io.dtlb.resp.bits.excp(0).pf.ld 23003efd994Shappy-lx exceptionVec(storeAccessFault) := io.dtlb.resp.bits.excp(0).af.st 23103efd994Shappy-lx exceptionVec(loadAccessFault) := io.dtlb.resp.bits.excp(0).af.ld 232d0de7e4aSpeixiaokun exceptionVec(storeGuestPageFault) := io.dtlb.resp.bits.excp(0).gpf.st 233d0de7e4aSpeixiaokun exceptionVec(loadGuestPageFault) := io.dtlb.resp.bits.excp(0).gpf.ld 234e9092fe2SLemover 235b0a60050SGuanghui Cheng exceptionVec(breakPoint) := triggerBreakpoint 236204141efSGuanghui Cheng trigger := triggerAction 237204141efSGuanghui Cheng 238e9092fe2SLemover when (!io.dtlb.resp.bits.miss) { 2398744445eSMaxpicca-Li io.out.bits.uop.debugInfo.tlbRespTime := GTimer() 240b0a60050SGuanghui Cheng when (!addrAligned || triggerDebugMode || triggerBreakpoint) { 241b0a60050SGuanghui Cheng // NOTE: when addrAligned or trigger fire, do not need to wait tlb actually 242e9092fe2SLemover // check for miss aligned exceptions, tlb exception are checked next cycle for timing 243024ee227SWilliam Wang // if there are exceptions, no need to execute it 244024ee227SWilliam Wang state := s_finish 2454f39c746SYinan Xu out_valid := true.B 246024ee227SWilliam Wang atom_override_xtval := true.B 247024ee227SWilliam Wang } .otherwise { 248ca2f90a6SLemover state := s_pm 249024ee227SWilliam Wang } 250024ee227SWilliam Wang } 251024ee227SWilliam Wang } 252e9092fe2SLemover } 253024ee227SWilliam Wang 254ca2f90a6SLemover when (state === s_pm) { 255cba0a7e0SLemover val pmp = WireInit(io.pmpResp) 256cba0a7e0SLemover is_mmio := pmp.mmio 257f9ac118cSHaoyuan Feng 258e9092fe2SLemover // NOTE: only handle load/store exception here, if other exception happens, don't send here 259e9092fe2SLemover val exception_va = exceptionVec(storePageFault) || exceptionVec(loadPageFault) || 260efe8c804Sxuzefan exceptionVec(storeGuestPageFault) || exceptionVec(loadGuestPageFault) || 261e9092fe2SLemover exceptionVec(storeAccessFault) || exceptionVec(loadAccessFault) 26252922235SHaoyuan Feng val exception_pa = pmp.st || pmp.ld || pmp.mmio 263e9092fe2SLemover when (exception_va || exception_pa) { 264ca2f90a6SLemover state := s_finish 2654f39c746SYinan Xu out_valid := true.B 266ca2f90a6SLemover atom_override_xtval := true.B 267ca2f90a6SLemover }.otherwise { 26852180d7eShappy-lx // if sbuffer has been flushed, go to query dcache, otherwise wait for sbuffer. 26952180d7eShappy-lx state := Mux(sbuffer_empty, s_cache_req, s_wait_flush_sbuffer_resp); 270ca2f90a6SLemover } 2710fedb24cSWilliam Wang // update storeAccessFault bit 27252922235SHaoyuan Feng exceptionVec(loadAccessFault) := exceptionVec(loadAccessFault) || (pmp.ld || pmp.mmio) && isLr 27352922235SHaoyuan Feng exceptionVec(storeAccessFault) := exceptionVec(storeAccessFault) || pmp.st || (pmp.ld || pmp.mmio) && !isLr 274ca2f90a6SLemover } 275024ee227SWilliam Wang 27652180d7eShappy-lx when (state === s_wait_flush_sbuffer_resp) { 27752180d7eShappy-lx when (sbuffer_empty) { 278024ee227SWilliam Wang state := s_cache_req 279024ee227SWilliam Wang } 280024ee227SWilliam Wang } 281024ee227SWilliam Wang 282024ee227SWilliam Wang when (state === s_cache_req) { 28362cb71fbShappy-lx val pipe_req = io.dcache.req.bits 28462cb71fbShappy-lx pipe_req := DontCare 28562cb71fbShappy-lx 2863b739f49SXuan Hu pipe_req.cmd := LookupTree(in.uop.fuOpType, List( 287024ee227SWilliam Wang LSUOpType.lr_w -> M_XLR, 288024ee227SWilliam Wang LSUOpType.sc_w -> M_XSC, 289024ee227SWilliam Wang LSUOpType.amoswap_w -> M_XA_SWAP, 290024ee227SWilliam Wang LSUOpType.amoadd_w -> M_XA_ADD, 291024ee227SWilliam Wang LSUOpType.amoxor_w -> M_XA_XOR, 292024ee227SWilliam Wang LSUOpType.amoand_w -> M_XA_AND, 293024ee227SWilliam Wang LSUOpType.amoor_w -> M_XA_OR, 294024ee227SWilliam Wang LSUOpType.amomin_w -> M_XA_MIN, 295024ee227SWilliam Wang LSUOpType.amomax_w -> M_XA_MAX, 296024ee227SWilliam Wang LSUOpType.amominu_w -> M_XA_MINU, 297024ee227SWilliam Wang LSUOpType.amomaxu_w -> M_XA_MAXU, 298024ee227SWilliam Wang 299024ee227SWilliam Wang LSUOpType.lr_d -> M_XLR, 300024ee227SWilliam Wang LSUOpType.sc_d -> M_XSC, 301024ee227SWilliam Wang LSUOpType.amoswap_d -> M_XA_SWAP, 302024ee227SWilliam Wang LSUOpType.amoadd_d -> M_XA_ADD, 303024ee227SWilliam Wang LSUOpType.amoxor_d -> M_XA_XOR, 304024ee227SWilliam Wang LSUOpType.amoand_d -> M_XA_AND, 305024ee227SWilliam Wang LSUOpType.amoor_d -> M_XA_OR, 306024ee227SWilliam Wang LSUOpType.amomin_d -> M_XA_MIN, 307024ee227SWilliam Wang LSUOpType.amomax_d -> M_XA_MAX, 308024ee227SWilliam Wang LSUOpType.amominu_d -> M_XA_MINU, 309024ee227SWilliam Wang LSUOpType.amomaxu_d -> M_XA_MAXU 310024ee227SWilliam Wang )) 31162cb71fbShappy-lx pipe_req.miss := false.B 31262cb71fbShappy-lx pipe_req.probe := false.B 31362cb71fbShappy-lx pipe_req.probe_need_data := false.B 31462cb71fbShappy-lx pipe_req.source := AMO_SOURCE.U 31562cb71fbShappy-lx pipe_req.addr := get_block_addr(paddr) 31662cb71fbShappy-lx pipe_req.vaddr := get_block_addr(in.src(0)) // vaddr 31762cb71fbShappy-lx pipe_req.word_idx := get_word(paddr) 3183b739f49SXuan Hu pipe_req.amo_data := genWdata(in.src(1), in.uop.fuOpType(1,0)) 3193b739f49SXuan Hu pipe_req.amo_mask := genWmask(paddr, in.uop.fuOpType(1,0)) 320024ee227SWilliam Wang 32162cb71fbShappy-lx io.dcache.req.valid := Mux( 32262cb71fbShappy-lx io.dcache.req.bits.cmd === M_XLR, 32362cb71fbShappy-lx !io.dcache.block_lr, // block lr to survive in lr storm 32452180d7eShappy-lx data_valid // wait until src(1) is ready 32562cb71fbShappy-lx ) 326024ee227SWilliam Wang 3274f39c746SYinan Xu when(io.dcache.req.fire){ 328024ee227SWilliam Wang state := s_cache_resp 32962cb71fbShappy-lx paddr_reg := paddr 33062cb71fbShappy-lx data_reg := io.dcache.req.bits.amo_data 33162cb71fbShappy-lx mask_reg := io.dcache.req.bits.amo_mask 3323b739f49SXuan Hu fuop_reg := in.uop.fuOpType 333024ee227SWilliam Wang } 334024ee227SWilliam Wang } 335024ee227SWilliam Wang 33662cb71fbShappy-lx val dcache_resp_data = Reg(UInt()) 33762cb71fbShappy-lx val dcache_resp_id = Reg(UInt()) 33862cb71fbShappy-lx val dcache_resp_error = Reg(Bool()) 33962cb71fbShappy-lx 340024ee227SWilliam Wang when (state === s_cache_resp) { 34162cb71fbShappy-lx // when not miss 34262cb71fbShappy-lx // everything is OK, simply send response back to sbuffer 34362cb71fbShappy-lx // when miss and not replay 34462cb71fbShappy-lx // wait for missQueue to handling miss and replaying our request 34562cb71fbShappy-lx // when miss and replay 34662cb71fbShappy-lx // req missed and fail to enter missQueue, manually replay it later 34762cb71fbShappy-lx // TODO: add assertions: 34862cb71fbShappy-lx // 1. add a replay delay counter? 34962cb71fbShappy-lx // 2. when req gets into MissQueue, it should not miss any more 350935edac4STang Haojin when(io.dcache.resp.fire) { 35162cb71fbShappy-lx when(io.dcache.resp.bits.miss) { 35262cb71fbShappy-lx when(io.dcache.resp.bits.replay) { 35362cb71fbShappy-lx state := s_cache_req 35462cb71fbShappy-lx } 35562cb71fbShappy-lx } .otherwise { 35662cb71fbShappy-lx dcache_resp_data := io.dcache.resp.bits.data 35762cb71fbShappy-lx dcache_resp_id := io.dcache.resp.bits.id 35862cb71fbShappy-lx dcache_resp_error := io.dcache.resp.bits.error 35962cb71fbShappy-lx state := s_cache_resp_latch 36062cb71fbShappy-lx } 36162cb71fbShappy-lx } 36262cb71fbShappy-lx } 36362cb71fbShappy-lx 36462cb71fbShappy-lx when (state === s_cache_resp_latch) { 36562cb71fbShappy-lx is_lrsc_valid := dcache_resp_id 366024ee227SWilliam Wang val rdataSel = LookupTree(paddr(2, 0), List( 36762cb71fbShappy-lx "b000".U -> dcache_resp_data(63, 0), 368074ad6aaSzhanglinjuan "b100".U -> dcache_resp_data(63, 32) 369024ee227SWilliam Wang )) 370024ee227SWilliam Wang 371074ad6aaSzhanglinjuan resp_data_wire := Mux( 372074ad6aaSzhanglinjuan isSc, 373074ad6aaSzhanglinjuan dcache_resp_data, 374074ad6aaSzhanglinjuan LookupTree(in.uop.fuOpType(1,0), List( 375074ad6aaSzhanglinjuan "b10".U -> SignExt(rdataSel(31, 0), XLEN), // w 376074ad6aaSzhanglinjuan "b11".U -> SignExt(rdataSel(63, 0), XLEN) // d 377024ee227SWilliam Wang )) 378074ad6aaSzhanglinjuan ) 379024ee227SWilliam Wang 38062cb71fbShappy-lx when (dcache_resp_error && io.csrCtrl.cache_error_enable) { 381026615fcSWilliam Wang exceptionVec(loadAccessFault) := isLr 382026615fcSWilliam Wang exceptionVec(storeAccessFault) := !isLr 383026615fcSWilliam Wang assert(!exceptionVec(loadAccessFault)) 384026615fcSWilliam Wang assert(!exceptionVec(storeAccessFault)) 385026615fcSWilliam Wang } 386026615fcSWilliam Wang 387f97664b3Swangkaifan resp_data := resp_data_wire 388024ee227SWilliam Wang state := s_finish 3894f39c746SYinan Xu out_valid := true.B 390024ee227SWilliam Wang } 391024ee227SWilliam Wang 3924f39c746SYinan Xu io.out.valid := out_valid 3934f39c746SYinan Xu XSError((state === s_finish) =/= out_valid, "out_valid reg error\n") 3944f39c746SYinan Xu io.out.bits := DontCare 395024ee227SWilliam Wang io.out.bits.uop := in.uop 3963b739f49SXuan Hu io.out.bits.uop.exceptionVec := exceptionVec 397204141efSGuanghui Cheng io.out.bits.uop.trigger := trigger 398*e7ab4635SHuijin Li io.out.bits.uop.fuType := FuType.mou.U 399024ee227SWilliam Wang io.out.bits.data := resp_data 400cff68e26SWilliam Wang io.out.bits.debug.isMMIO := is_mmio 40107635e87Swangkaifan io.out.bits.debug.paddr := paddr 4024f39c746SYinan Xu when (io.out.fire) { 4033b739f49SXuan Hu XSDebug("atomics writeback: pc %x data %x\n", io.out.bits.uop.pc, io.dcache.resp.bits.data) 404024ee227SWilliam Wang state := s_invalid 4054f39c746SYinan Xu out_valid := false.B 406024ee227SWilliam Wang } 4074f39c746SYinan Xu 4084f39c746SYinan Xu when (state === s_finish) { 40982d348fbSLemover data_valid := false.B 410024ee227SWilliam Wang } 411024ee227SWilliam Wang 412f4b2089aSYinan Xu when (io.redirect.valid) { 413024ee227SWilliam Wang atom_override_xtval := false.B 414024ee227SWilliam Wang } 4158a5bdd64Swangkaifan 4161545277aSYinan Xu if (env.EnableDifftest) { 4177d45a146SYinan Xu val difftest = DifftestModule(new DiffAtomicEvent) 4187d45a146SYinan Xu difftest.coreid := io.hartId 4197d45a146SYinan Xu difftest.valid := state === s_cache_resp_latch 4207d45a146SYinan Xu difftest.addr := paddr_reg 4217d45a146SYinan Xu difftest.data := data_reg 4227d45a146SYinan Xu difftest.mask := mask_reg 4237d45a146SYinan Xu difftest.fuop := fuop_reg 4247d45a146SYinan Xu difftest.out := resp_data_wire 4258a5bdd64Swangkaifan } 426e13d224aSYinan Xu 427e13d224aSYinan Xu if (env.EnableDifftest || env.AlwaysBasicDiff) { 428e13d224aSYinan Xu val uop = io.out.bits.uop 4297d45a146SYinan Xu val difftest = DifftestModule(new DiffLrScEvent) 4307d45a146SYinan Xu difftest.coreid := io.hartId 4317d45a146SYinan Xu difftest.valid := io.out.fire && 4323b739f49SXuan Hu (uop.fuOpType === LSUOpType.sc_d || uop.fuOpType === LSUOpType.sc_w) 4337d45a146SYinan Xu difftest.success := is_lrsc_valid 434e13d224aSYinan Xu } 435024ee227SWilliam Wang} 436