1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17024ee227SWilliam Wangpackage xiangshan.mem 18024ee227SWilliam Wang 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 20024ee227SWilliam Wangimport chisel3._ 21024ee227SWilliam Wangimport chisel3.util._ 22024ee227SWilliam Wangimport utils._ 23024ee227SWilliam Wangimport xiangshan._ 241f0e2dc7SJiawei Linimport xiangshan.cache.{DCacheWordIOWithVaddr, MemoryOpConstants} 25ca2f90a6SLemoverimport xiangshan.cache.mmu.{TlbCmd, TlbRequestIO} 262225d46eSJiawei Linimport difftest._ 276ab6918fSYinan Xuimport xiangshan.ExceptionNO._ 28ca2f90a6SLemoverimport xiangshan.backend.fu.PMPRespBundle 29024ee227SWilliam Wang 302225d46eSJiawei Linclass AtomicsUnit(implicit p: Parameters) extends XSModule with MemoryOpConstants{ 31024ee227SWilliam Wang val io = IO(new Bundle() { 325668a921SJiawei Lin val hartId = Input(UInt(8.W)) 33024ee227SWilliam Wang val in = Flipped(Decoupled(new ExuInput)) 346ab6918fSYinan Xu val storeDataIn = Flipped(Valid(new ExuOutput)) // src2 from rs 35024ee227SWilliam Wang val out = Decoupled(new ExuOutput) 361f0e2dc7SJiawei Lin val dcache = new DCacheWordIOWithVaddr 37024ee227SWilliam Wang val dtlb = new TlbRequestIO 38ca2f90a6SLemover val pmpResp = Flipped(new PMPRespBundle()) 3964e8d8bdSZhangZifei val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 40024ee227SWilliam Wang val flush_sbuffer = new SbufferFlushBundle 41d87b76aaSWilliam Wang val feedbackSlow = ValidIO(new RSFeedback) 42024ee227SWilliam Wang val redirect = Flipped(ValidIO(new Redirect)) 4311131ea4SYinan Xu val exceptionAddr = ValidIO(UInt(VAddrBits.W)) 44026615fcSWilliam Wang val csrCtrl = Flipped(new CustomCSRCtrlIO) 45024ee227SWilliam Wang }) 46024ee227SWilliam Wang 47024ee227SWilliam Wang //------------------------------------------------------- 48024ee227SWilliam Wang // Atomics Memory Accsess FSM 49024ee227SWilliam Wang //------------------------------------------------------- 50ca2f90a6SLemover val s_invalid :: s_tlb :: s_pm :: s_flush_sbuffer_req :: s_flush_sbuffer_resp :: s_cache_req :: s_cache_resp :: s_finish :: Nil = Enum(8) 51024ee227SWilliam Wang val state = RegInit(s_invalid) 521b7adedcSWilliam Wang val data_valid = RegInit(false.B) 53024ee227SWilliam Wang val in = Reg(new ExuInput()) 540d045bd0SYinan Xu val exceptionVec = RegInit(0.U.asTypeOf(ExceptionVec())) 55024ee227SWilliam Wang val atom_override_xtval = RegInit(false.B) 56024ee227SWilliam Wang // paddr after translation 57024ee227SWilliam Wang val paddr = Reg(UInt()) 58cff68e26SWilliam Wang val is_mmio = Reg(Bool()) 59*cba0a7e0SLemover // pmp check 60*cba0a7e0SLemover val static_pm = Reg(Valid(Bool())) // valid for static, bits for mmio 61024ee227SWilliam Wang // dcache response data 62024ee227SWilliam Wang val resp_data = Reg(UInt()) 63f97664b3Swangkaifan val resp_data_wire = WireInit(0.U) 64024ee227SWilliam Wang val is_lrsc_valid = Reg(Bool()) 65024ee227SWilliam Wang 668a5bdd64Swangkaifan // Difftest signals 678a5bdd64Swangkaifan val paddr_reg = Reg(UInt(64.W)) 688a5bdd64Swangkaifan val data_reg = Reg(UInt(64.W)) 698a5bdd64Swangkaifan val mask_reg = Reg(UInt(8.W)) 70f97664b3Swangkaifan val fuop_reg = Reg(UInt(8.W)) 718a5bdd64Swangkaifan 7211131ea4SYinan Xu io.exceptionAddr.valid := atom_override_xtval 732bd5334dSYinan Xu io.exceptionAddr.bits := in.src(0) 74024ee227SWilliam Wang 75024ee227SWilliam Wang // assign default value to output signals 76024ee227SWilliam Wang io.in.ready := false.B 77024ee227SWilliam Wang io.out.valid := false.B 78024ee227SWilliam Wang io.out.bits := DontCare 79024ee227SWilliam Wang 80024ee227SWilliam Wang io.dcache.req.valid := false.B 81024ee227SWilliam Wang io.dcache.req.bits := DontCare 82024ee227SWilliam Wang io.dcache.resp.ready := false.B 83024ee227SWilliam Wang 84024ee227SWilliam Wang io.dtlb.req.valid := false.B 85024ee227SWilliam Wang io.dtlb.req.bits := DontCare 860cab60cbSZhangZifei io.dtlb.resp.ready := false.B 87024ee227SWilliam Wang 88024ee227SWilliam Wang io.flush_sbuffer.valid := false.B 89024ee227SWilliam Wang 90024ee227SWilliam Wang XSDebug("state: %d\n", state) 91024ee227SWilliam Wang 92024ee227SWilliam Wang when (state === s_invalid) { 93024ee227SWilliam Wang io.in.ready := true.B 94024ee227SWilliam Wang when (io.in.fire()) { 95024ee227SWilliam Wang in := io.in.bits 962bd5334dSYinan Xu in.src(1) := in.src(1) // leave src2 unchanged 9782d348fbSLemover state := s_tlb 981b7adedcSWilliam Wang } 9982d348fbSLemover } 10082d348fbSLemover 1011b7adedcSWilliam Wang when (io.storeDataIn.fire()) { 1022bd5334dSYinan Xu in.src(1) := io.storeDataIn.bits.data 1031b7adedcSWilliam Wang data_valid := true.B 1041b7adedcSWilliam Wang } 105024ee227SWilliam Wang 10682d348fbSLemover assert(!(io.storeDataIn.fire() && data_valid), "atomic unit re-receive data") 1071b7adedcSWilliam Wang 108024ee227SWilliam Wang // Send TLB feedback to store issue queue 109024ee227SWilliam Wang // we send feedback right after we receives request 110024ee227SWilliam Wang // also, we always treat amo as tlb hit 111024ee227SWilliam Wang // since we will continue polling tlb all by ourself 112d87b76aaSWilliam Wang io.feedbackSlow.valid := RegNext(RegNext(io.in.valid)) 113d87b76aaSWilliam Wang io.feedbackSlow.bits.hit := true.B 114d87b76aaSWilliam Wang io.feedbackSlow.bits.rsIdx := RegEnable(io.rsIdx, io.in.valid) 115d87b76aaSWilliam Wang io.feedbackSlow.bits.flushState := DontCare 116d87b76aaSWilliam Wang io.feedbackSlow.bits.sourceType := DontCare 117c7160cd3SWilliam Wang io.feedbackSlow.bits.dataInvalidSqIdx := DontCare 118024ee227SWilliam Wang 119024ee227SWilliam Wang // tlb translation, manipulating signals && deal with exception 120024ee227SWilliam Wang when (state === s_tlb) { 121024ee227SWilliam Wang // send req to dtlb 122024ee227SWilliam Wang // keep firing until tlb hit 123024ee227SWilliam Wang io.dtlb.req.valid := true.B 1242bd5334dSYinan Xu io.dtlb.req.bits.vaddr := in.src(0) 1259aca92b9SYinan Xu io.dtlb.req.bits.robIdx := in.uop.robIdx 126cd3bc62aSZhangZifei io.dtlb.resp.ready := true.B 127024ee227SWilliam Wang val is_lr = in.uop.ctrl.fuOpType === LSUOpType.lr_w || in.uop.ctrl.fuOpType === LSUOpType.lr_d 128cff68e26SWilliam Wang io.dtlb.req.bits.cmd := Mux(is_lr, TlbCmd.atom_read, TlbCmd.atom_write) 129024ee227SWilliam Wang io.dtlb.req.bits.debug.pc := in.uop.cf.pc 130ee46cd6eSLemover io.dtlb.req.bits.debug.isFirstIssue := false.B 131024ee227SWilliam Wang 132e9092fe2SLemover when(io.dtlb.resp.fire){ 133e9092fe2SLemover paddr := io.dtlb.resp.bits.paddr 134024ee227SWilliam Wang // exception handling 135024ee227SWilliam Wang val addrAligned = LookupTree(in.uop.ctrl.fuOpType(1,0), List( 136024ee227SWilliam Wang "b00".U -> true.B, //b 1372bd5334dSYinan Xu "b01".U -> (in.src(0)(0) === 0.U), //h 1382bd5334dSYinan Xu "b10".U -> (in.src(0)(1,0) === 0.U), //w 1392bd5334dSYinan Xu "b11".U -> (in.src(0)(2,0) === 0.U) //d 140024ee227SWilliam Wang )) 1410d045bd0SYinan Xu exceptionVec(storeAddrMisaligned) := !addrAligned 1420d045bd0SYinan Xu exceptionVec(storePageFault) := io.dtlb.resp.bits.excp.pf.st 1430d045bd0SYinan Xu exceptionVec(loadPageFault) := io.dtlb.resp.bits.excp.pf.ld 144a8e04b1dSYinan Xu exceptionVec(storeAccessFault) := io.dtlb.resp.bits.excp.af.st 145a8e04b1dSYinan Xu exceptionVec(loadAccessFault) := io.dtlb.resp.bits.excp.af.ld 146*cba0a7e0SLemover static_pm := io.dtlb.resp.bits.static_pm 147e9092fe2SLemover 148e9092fe2SLemover when (!io.dtlb.resp.bits.miss) { 149e9092fe2SLemover when (!addrAligned) { 150e9092fe2SLemover // NOTE: when addrAligned, do not need to wait tlb actually 151e9092fe2SLemover // check for miss aligned exceptions, tlb exception are checked next cycle for timing 152024ee227SWilliam Wang // if there are exceptions, no need to execute it 153024ee227SWilliam Wang state := s_finish 154024ee227SWilliam Wang atom_override_xtval := true.B 155024ee227SWilliam Wang } .otherwise { 156ca2f90a6SLemover state := s_pm 157024ee227SWilliam Wang } 158024ee227SWilliam Wang } 159024ee227SWilliam Wang } 160e9092fe2SLemover } 161024ee227SWilliam Wang 162ca2f90a6SLemover when (state === s_pm) { 163*cba0a7e0SLemover val pmp = WireInit(io.pmpResp) 164*cba0a7e0SLemover when (static_pm.valid) { 165*cba0a7e0SLemover pmp.ld := false.B 166*cba0a7e0SLemover pmp.st := false.B 167*cba0a7e0SLemover pmp.instr := false.B 168*cba0a7e0SLemover pmp.mmio := static_pm.bits 169*cba0a7e0SLemover } 170*cba0a7e0SLemover is_mmio := pmp.mmio 171e9092fe2SLemover // NOTE: only handle load/store exception here, if other exception happens, don't send here 172e9092fe2SLemover val exception_va = exceptionVec(storePageFault) || exceptionVec(loadPageFault) || 173e9092fe2SLemover exceptionVec(storeAccessFault) || exceptionVec(loadAccessFault) 174*cba0a7e0SLemover val exception_pa = pmp.st 175e9092fe2SLemover when (exception_va || exception_pa) { 176ca2f90a6SLemover state := s_finish 177ca2f90a6SLemover atom_override_xtval := true.B 178ca2f90a6SLemover }.otherwise { 179ca2f90a6SLemover state := s_flush_sbuffer_req 180ca2f90a6SLemover } 181ca2f90a6SLemover } 182024ee227SWilliam Wang 183024ee227SWilliam Wang when (state === s_flush_sbuffer_req) { 184024ee227SWilliam Wang io.flush_sbuffer.valid := true.B 185024ee227SWilliam Wang state := s_flush_sbuffer_resp 186024ee227SWilliam Wang } 187024ee227SWilliam Wang 188024ee227SWilliam Wang when (state === s_flush_sbuffer_resp) { 189024ee227SWilliam Wang when (io.flush_sbuffer.empty) { 190024ee227SWilliam Wang state := s_cache_req 191024ee227SWilliam Wang } 192024ee227SWilliam Wang } 193024ee227SWilliam Wang 194024ee227SWilliam Wang when (state === s_cache_req) { 195024ee227SWilliam Wang io.dcache.req.valid := true.B 196024ee227SWilliam Wang io.dcache.req.bits.cmd := LookupTree(in.uop.ctrl.fuOpType, List( 197024ee227SWilliam Wang LSUOpType.lr_w -> M_XLR, 198024ee227SWilliam Wang LSUOpType.sc_w -> M_XSC, 199024ee227SWilliam Wang LSUOpType.amoswap_w -> M_XA_SWAP, 200024ee227SWilliam Wang LSUOpType.amoadd_w -> M_XA_ADD, 201024ee227SWilliam Wang LSUOpType.amoxor_w -> M_XA_XOR, 202024ee227SWilliam Wang LSUOpType.amoand_w -> M_XA_AND, 203024ee227SWilliam Wang LSUOpType.amoor_w -> M_XA_OR, 204024ee227SWilliam Wang LSUOpType.amomin_w -> M_XA_MIN, 205024ee227SWilliam Wang LSUOpType.amomax_w -> M_XA_MAX, 206024ee227SWilliam Wang LSUOpType.amominu_w -> M_XA_MINU, 207024ee227SWilliam Wang LSUOpType.amomaxu_w -> M_XA_MAXU, 208024ee227SWilliam Wang 209024ee227SWilliam Wang LSUOpType.lr_d -> M_XLR, 210024ee227SWilliam Wang LSUOpType.sc_d -> M_XSC, 211024ee227SWilliam Wang LSUOpType.amoswap_d -> M_XA_SWAP, 212024ee227SWilliam Wang LSUOpType.amoadd_d -> M_XA_ADD, 213024ee227SWilliam Wang LSUOpType.amoxor_d -> M_XA_XOR, 214024ee227SWilliam Wang LSUOpType.amoand_d -> M_XA_AND, 215024ee227SWilliam Wang LSUOpType.amoor_d -> M_XA_OR, 216024ee227SWilliam Wang LSUOpType.amomin_d -> M_XA_MIN, 217024ee227SWilliam Wang LSUOpType.amomax_d -> M_XA_MAX, 218024ee227SWilliam Wang LSUOpType.amominu_d -> M_XA_MINU, 219024ee227SWilliam Wang LSUOpType.amomaxu_d -> M_XA_MAXU 220024ee227SWilliam Wang )) 221024ee227SWilliam Wang 222024ee227SWilliam Wang io.dcache.req.bits.addr := paddr 2231f0e2dc7SJiawei Lin io.dcache.req.bits.vaddr := in.src(0) // vaddr 2242bd5334dSYinan Xu io.dcache.req.bits.data := genWdata(in.src(1), in.uop.ctrl.fuOpType(1,0)) 225024ee227SWilliam Wang // TODO: atomics do need mask: fix mask 226024ee227SWilliam Wang io.dcache.req.bits.mask := genWmask(paddr, in.uop.ctrl.fuOpType(1,0)) 227743bc277SAllen io.dcache.req.bits.id := DontCare 228024ee227SWilliam Wang 229024ee227SWilliam Wang when(io.dcache.req.fire()){ 230024ee227SWilliam Wang state := s_cache_resp 2318a5bdd64Swangkaifan paddr_reg := io.dcache.req.bits.addr 2328a5bdd64Swangkaifan data_reg := io.dcache.req.bits.data 2338a5bdd64Swangkaifan mask_reg := io.dcache.req.bits.mask 234f97664b3Swangkaifan fuop_reg := in.uop.ctrl.fuOpType 235024ee227SWilliam Wang } 236024ee227SWilliam Wang } 237024ee227SWilliam Wang 238024ee227SWilliam Wang when (state === s_cache_resp) { 23982d348fbSLemover io.dcache.resp.ready := data_valid 240024ee227SWilliam Wang when(io.dcache.resp.fire()) { 241743bc277SAllen is_lrsc_valid := io.dcache.resp.bits.id 242024ee227SWilliam Wang val rdata = io.dcache.resp.bits.data 243024ee227SWilliam Wang val rdataSel = LookupTree(paddr(2, 0), List( 244024ee227SWilliam Wang "b000".U -> rdata(63, 0), 245024ee227SWilliam Wang "b001".U -> rdata(63, 8), 246024ee227SWilliam Wang "b010".U -> rdata(63, 16), 247024ee227SWilliam Wang "b011".U -> rdata(63, 24), 248024ee227SWilliam Wang "b100".U -> rdata(63, 32), 249024ee227SWilliam Wang "b101".U -> rdata(63, 40), 250024ee227SWilliam Wang "b110".U -> rdata(63, 48), 251024ee227SWilliam Wang "b111".U -> rdata(63, 56) 252024ee227SWilliam Wang )) 253024ee227SWilliam Wang 254f97664b3Swangkaifan resp_data_wire := LookupTree(in.uop.ctrl.fuOpType, List( 255024ee227SWilliam Wang LSUOpType.lr_w -> SignExt(rdataSel(31, 0), XLEN), 2567962cc88SWilliam Wang LSUOpType.sc_w -> rdata, 257024ee227SWilliam Wang LSUOpType.amoswap_w -> SignExt(rdataSel(31, 0), XLEN), 258024ee227SWilliam Wang LSUOpType.amoadd_w -> SignExt(rdataSel(31, 0), XLEN), 259024ee227SWilliam Wang LSUOpType.amoxor_w -> SignExt(rdataSel(31, 0), XLEN), 260024ee227SWilliam Wang LSUOpType.amoand_w -> SignExt(rdataSel(31, 0), XLEN), 261024ee227SWilliam Wang LSUOpType.amoor_w -> SignExt(rdataSel(31, 0), XLEN), 262024ee227SWilliam Wang LSUOpType.amomin_w -> SignExt(rdataSel(31, 0), XLEN), 263024ee227SWilliam Wang LSUOpType.amomax_w -> SignExt(rdataSel(31, 0), XLEN), 264024ee227SWilliam Wang LSUOpType.amominu_w -> SignExt(rdataSel(31, 0), XLEN), 265024ee227SWilliam Wang LSUOpType.amomaxu_w -> SignExt(rdataSel(31, 0), XLEN), 266024ee227SWilliam Wang 267024ee227SWilliam Wang LSUOpType.lr_d -> SignExt(rdataSel(63, 0), XLEN), 2687962cc88SWilliam Wang LSUOpType.sc_d -> rdata, 269024ee227SWilliam Wang LSUOpType.amoswap_d -> SignExt(rdataSel(63, 0), XLEN), 270024ee227SWilliam Wang LSUOpType.amoadd_d -> SignExt(rdataSel(63, 0), XLEN), 271024ee227SWilliam Wang LSUOpType.amoxor_d -> SignExt(rdataSel(63, 0), XLEN), 272024ee227SWilliam Wang LSUOpType.amoand_d -> SignExt(rdataSel(63, 0), XLEN), 273024ee227SWilliam Wang LSUOpType.amoor_d -> SignExt(rdataSel(63, 0), XLEN), 274024ee227SWilliam Wang LSUOpType.amomin_d -> SignExt(rdataSel(63, 0), XLEN), 275024ee227SWilliam Wang LSUOpType.amomax_d -> SignExt(rdataSel(63, 0), XLEN), 276024ee227SWilliam Wang LSUOpType.amominu_d -> SignExt(rdataSel(63, 0), XLEN), 277024ee227SWilliam Wang LSUOpType.amomaxu_d -> SignExt(rdataSel(63, 0), XLEN) 278024ee227SWilliam Wang )) 279024ee227SWilliam Wang 280026615fcSWilliam Wang when (io.dcache.resp.bits.error && io.csrCtrl.cache_error_enable) { 281026615fcSWilliam Wang val isLr = in.uop.ctrl.fuOpType === LSUOpType.lr_w || in.uop.ctrl.fuOpType === LSUOpType.lr_d 282026615fcSWilliam Wang exceptionVec(loadAccessFault) := isLr 283026615fcSWilliam Wang exceptionVec(storeAccessFault) := !isLr 284026615fcSWilliam Wang assert(!exceptionVec(loadAccessFault)) 285026615fcSWilliam Wang assert(!exceptionVec(storeAccessFault)) 286026615fcSWilliam Wang } 287026615fcSWilliam Wang 288f97664b3Swangkaifan resp_data := resp_data_wire 289024ee227SWilliam Wang state := s_finish 290024ee227SWilliam Wang } 291024ee227SWilliam Wang } 292024ee227SWilliam Wang 293024ee227SWilliam Wang when (state === s_finish) { 294024ee227SWilliam Wang io.out.valid := true.B 295024ee227SWilliam Wang io.out.bits.uop := in.uop 2960d045bd0SYinan Xu io.out.bits.uop.cf.exceptionVec := exceptionVec 297024ee227SWilliam Wang io.out.bits.data := resp_data 298024ee227SWilliam Wang io.out.bits.redirectValid := false.B 299024ee227SWilliam Wang io.out.bits.redirect := DontCare 300cff68e26SWilliam Wang io.out.bits.debug.isMMIO := is_mmio 30107635e87Swangkaifan io.out.bits.debug.paddr := paddr 302024ee227SWilliam Wang when (io.out.fire()) { 303024ee227SWilliam Wang XSDebug("atomics writeback: pc %x data %x\n", io.out.bits.uop.cf.pc, io.dcache.resp.bits.data) 304024ee227SWilliam Wang state := s_invalid 305024ee227SWilliam Wang } 30682d348fbSLemover data_valid := false.B 307024ee227SWilliam Wang } 308024ee227SWilliam Wang 309f4b2089aSYinan Xu when (io.redirect.valid) { 310024ee227SWilliam Wang atom_override_xtval := false.B 311024ee227SWilliam Wang } 3128a5bdd64Swangkaifan 3131545277aSYinan Xu if (env.EnableDifftest) { 3142225d46eSJiawei Lin val difftest = Module(new DifftestAtomicEvent) 3152225d46eSJiawei Lin difftest.io.clock := clock 3165668a921SJiawei Lin difftest.io.coreid := io.hartId 3172225d46eSJiawei Lin difftest.io.atomicResp := io.dcache.resp.fire() 3182225d46eSJiawei Lin difftest.io.atomicAddr := paddr_reg 3192225d46eSJiawei Lin difftest.io.atomicData := data_reg 3202225d46eSJiawei Lin difftest.io.atomicMask := mask_reg 3212225d46eSJiawei Lin difftest.io.atomicFuop := fuop_reg 3222225d46eSJiawei Lin difftest.io.atomicOut := resp_data_wire 3238a5bdd64Swangkaifan } 324e13d224aSYinan Xu 325e13d224aSYinan Xu if (env.EnableDifftest || env.AlwaysBasicDiff) { 326e13d224aSYinan Xu val uop = io.out.bits.uop 327e13d224aSYinan Xu val difftest = Module(new DifftestLrScEvent) 328e13d224aSYinan Xu difftest.io.clock := clock 329e13d224aSYinan Xu difftest.io.coreid := io.hartId 330e13d224aSYinan Xu difftest.io.valid := io.out.fire && 331e13d224aSYinan Xu (uop.ctrl.fuOpType === LSUOpType.sc_d || uop.ctrl.fuOpType === LSUOpType.sc_w) 332e13d224aSYinan Xu difftest.io.success := is_lrsc_valid 333e13d224aSYinan Xu } 334024ee227SWilliam Wang} 335