1*c6d43980SLemover/*************************************************************************************** 2*c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3*c6d43980SLemover* 4*c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 5*c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 6*c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 7*c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 8*c6d43980SLemover* 9*c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 10*c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 11*c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 12*c6d43980SLemover* 13*c6d43980SLemover* See the Mulan PSL v2 for more details. 14*c6d43980SLemover***************************************************************************************/ 15*c6d43980SLemover 16024ee227SWilliam Wangpackage xiangshan.mem 17024ee227SWilliam Wang 182225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 19024ee227SWilliam Wangimport chisel3._ 20024ee227SWilliam Wangimport chisel3.util._ 21024ee227SWilliam Wangimport utils._ 22024ee227SWilliam Wangimport xiangshan._ 23024ee227SWilliam Wangimport xiangshan.cache.{DCacheWordIO, TlbRequestIO, TlbCmd, MemoryOpConstants} 242225d46eSJiawei Linimport difftest._ 25024ee227SWilliam Wang 262225d46eSJiawei Linclass AtomicsUnit(implicit p: Parameters) extends XSModule with MemoryOpConstants{ 27024ee227SWilliam Wang val io = IO(new Bundle() { 28024ee227SWilliam Wang val in = Flipped(Decoupled(new ExuInput)) 291b7adedcSWilliam Wang val storeDataIn = Flipped(Valid(new StoreDataBundle)) // src2 from rs 30024ee227SWilliam Wang val out = Decoupled(new ExuOutput) 31024ee227SWilliam Wang val dcache = new DCacheWordIO 32024ee227SWilliam Wang val dtlb = new TlbRequestIO 3364e8d8bdSZhangZifei val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 34024ee227SWilliam Wang val flush_sbuffer = new SbufferFlushBundle 351b7adedcSWilliam Wang val rsFeedback = ValidIO(new RSFeedback) 36024ee227SWilliam Wang val redirect = Flipped(ValidIO(new Redirect)) 372d7c7105SYinan Xu val flush = Input(Bool()) 3811131ea4SYinan Xu val exceptionAddr = ValidIO(UInt(VAddrBits.W)) 39024ee227SWilliam Wang }) 40024ee227SWilliam Wang 41024ee227SWilliam Wang //------------------------------------------------------- 42024ee227SWilliam Wang // Atomics Memory Accsess FSM 43024ee227SWilliam Wang //------------------------------------------------------- 44024ee227SWilliam Wang val s_invalid :: s_tlb :: s_flush_sbuffer_req :: s_flush_sbuffer_resp :: s_cache_req :: s_cache_resp :: s_finish :: Nil = Enum(7) 45024ee227SWilliam Wang val state = RegInit(s_invalid) 461b7adedcSWilliam Wang val addr_valid = RegInit(false.B) 471b7adedcSWilliam Wang val data_valid = RegInit(false.B) 48024ee227SWilliam Wang val in = Reg(new ExuInput()) 490d045bd0SYinan Xu val exceptionVec = RegInit(0.U.asTypeOf(ExceptionVec())) 50024ee227SWilliam Wang val atom_override_xtval = RegInit(false.B) 51024ee227SWilliam Wang // paddr after translation 52024ee227SWilliam Wang val paddr = Reg(UInt()) 53cff68e26SWilliam Wang val is_mmio = Reg(Bool()) 54024ee227SWilliam Wang // dcache response data 55024ee227SWilliam Wang val resp_data = Reg(UInt()) 56f97664b3Swangkaifan val resp_data_wire = WireInit(0.U) 57024ee227SWilliam Wang val is_lrsc_valid = Reg(Bool()) 58024ee227SWilliam Wang 598a5bdd64Swangkaifan // Difftest signals 608a5bdd64Swangkaifan val paddr_reg = Reg(UInt(64.W)) 618a5bdd64Swangkaifan val data_reg = Reg(UInt(64.W)) 628a5bdd64Swangkaifan val mask_reg = Reg(UInt(8.W)) 63f97664b3Swangkaifan val fuop_reg = Reg(UInt(8.W)) 648a5bdd64Swangkaifan 6511131ea4SYinan Xu io.exceptionAddr.valid := atom_override_xtval 662bd5334dSYinan Xu io.exceptionAddr.bits := in.src(0) 67024ee227SWilliam Wang 68024ee227SWilliam Wang // assign default value to output signals 69024ee227SWilliam Wang io.in.ready := false.B 70024ee227SWilliam Wang io.out.valid := false.B 71024ee227SWilliam Wang io.out.bits := DontCare 72024ee227SWilliam Wang 73024ee227SWilliam Wang io.dcache.req.valid := false.B 74024ee227SWilliam Wang io.dcache.req.bits := DontCare 75024ee227SWilliam Wang io.dcache.resp.ready := false.B 76024ee227SWilliam Wang 77024ee227SWilliam Wang io.dtlb.req.valid := false.B 78024ee227SWilliam Wang io.dtlb.req.bits := DontCare 790cab60cbSZhangZifei io.dtlb.resp.ready := false.B 80024ee227SWilliam Wang 81024ee227SWilliam Wang io.flush_sbuffer.valid := false.B 82024ee227SWilliam Wang 83024ee227SWilliam Wang XSDebug("state: %d\n", state) 84024ee227SWilliam Wang 85024ee227SWilliam Wang when (state === s_invalid) { 86024ee227SWilliam Wang io.in.ready := true.B 87024ee227SWilliam Wang when (io.in.fire()) { 88024ee227SWilliam Wang in := io.in.bits 892bd5334dSYinan Xu in.src(1) := in.src(1) // leave src2 unchanged 901b7adedcSWilliam Wang addr_valid := true.B 911b7adedcSWilliam Wang } 921b7adedcSWilliam Wang when (io.storeDataIn.fire()) { 932bd5334dSYinan Xu in.src(1) := io.storeDataIn.bits.data 941b7adedcSWilliam Wang data_valid := true.B 951b7adedcSWilliam Wang } 961b7adedcSWilliam Wang when(data_valid && addr_valid) { 97024ee227SWilliam Wang state := s_tlb 981b7adedcSWilliam Wang addr_valid := false.B 991b7adedcSWilliam Wang data_valid := false.B 100024ee227SWilliam Wang } 101024ee227SWilliam Wang } 102024ee227SWilliam Wang 1031b7adedcSWilliam Wang 104024ee227SWilliam Wang // Send TLB feedback to store issue queue 105024ee227SWilliam Wang // we send feedback right after we receives request 106024ee227SWilliam Wang // also, we always treat amo as tlb hit 107024ee227SWilliam Wang // since we will continue polling tlb all by ourself 1081b7adedcSWilliam Wang io.rsFeedback.valid := RegNext(RegNext(io.in.valid)) 1091b7adedcSWilliam Wang io.rsFeedback.bits.hit := true.B 1101b7adedcSWilliam Wang io.rsFeedback.bits.rsIdx := RegEnable(io.rsIdx, io.in.valid) 1111b7adedcSWilliam Wang io.rsFeedback.bits.flushState := DontCare 1121b7adedcSWilliam Wang io.rsFeedback.bits.sourceType := DontCare 113024ee227SWilliam Wang 114024ee227SWilliam Wang // tlb translation, manipulating signals && deal with exception 115024ee227SWilliam Wang when (state === s_tlb) { 116024ee227SWilliam Wang // send req to dtlb 117024ee227SWilliam Wang // keep firing until tlb hit 118024ee227SWilliam Wang io.dtlb.req.valid := true.B 1192bd5334dSYinan Xu io.dtlb.req.bits.vaddr := in.src(0) 120024ee227SWilliam Wang io.dtlb.req.bits.roqIdx := in.uop.roqIdx 121cd3bc62aSZhangZifei io.dtlb.resp.ready := true.B 122024ee227SWilliam Wang val is_lr = in.uop.ctrl.fuOpType === LSUOpType.lr_w || in.uop.ctrl.fuOpType === LSUOpType.lr_d 123cff68e26SWilliam Wang io.dtlb.req.bits.cmd := Mux(is_lr, TlbCmd.atom_read, TlbCmd.atom_write) 124024ee227SWilliam Wang io.dtlb.req.bits.debug.pc := in.uop.cf.pc 125ee46cd6eSLemover io.dtlb.req.bits.debug.isFirstIssue := false.B 126024ee227SWilliam Wang 1270cab60cbSZhangZifei when(io.dtlb.resp.fire && !io.dtlb.resp.bits.miss){ 128024ee227SWilliam Wang // exception handling 129024ee227SWilliam Wang val addrAligned = LookupTree(in.uop.ctrl.fuOpType(1,0), List( 130024ee227SWilliam Wang "b00".U -> true.B, //b 1312bd5334dSYinan Xu "b01".U -> (in.src(0)(0) === 0.U), //h 1322bd5334dSYinan Xu "b10".U -> (in.src(0)(1,0) === 0.U), //w 1332bd5334dSYinan Xu "b11".U -> (in.src(0)(2,0) === 0.U) //d 134024ee227SWilliam Wang )) 1350d045bd0SYinan Xu exceptionVec(storeAddrMisaligned) := !addrAligned 1360d045bd0SYinan Xu exceptionVec(storePageFault) := io.dtlb.resp.bits.excp.pf.st 1370d045bd0SYinan Xu exceptionVec(loadPageFault) := io.dtlb.resp.bits.excp.pf.ld 138a8e04b1dSYinan Xu exceptionVec(storeAccessFault) := io.dtlb.resp.bits.excp.af.st 139a8e04b1dSYinan Xu exceptionVec(loadAccessFault) := io.dtlb.resp.bits.excp.af.ld 140cff68e26SWilliam Wang val exception = !addrAligned || 141cff68e26SWilliam Wang io.dtlb.resp.bits.excp.pf.st || 142cff68e26SWilliam Wang io.dtlb.resp.bits.excp.pf.ld || 143cff68e26SWilliam Wang io.dtlb.resp.bits.excp.af.st || 144cff68e26SWilliam Wang io.dtlb.resp.bits.excp.af.ld 145cff68e26SWilliam Wang is_mmio := io.dtlb.resp.bits.mmio 146024ee227SWilliam Wang when (exception) { 147024ee227SWilliam Wang // check for exceptions 148024ee227SWilliam Wang // if there are exceptions, no need to execute it 149024ee227SWilliam Wang state := s_finish 150024ee227SWilliam Wang atom_override_xtval := true.B 151024ee227SWilliam Wang } .otherwise { 152024ee227SWilliam Wang paddr := io.dtlb.resp.bits.paddr 153024ee227SWilliam Wang state := s_flush_sbuffer_req 154024ee227SWilliam Wang } 155024ee227SWilliam Wang } 156024ee227SWilliam Wang } 157024ee227SWilliam Wang 158024ee227SWilliam Wang 159024ee227SWilliam Wang when (state === s_flush_sbuffer_req) { 160024ee227SWilliam Wang io.flush_sbuffer.valid := true.B 161024ee227SWilliam Wang state := s_flush_sbuffer_resp 162024ee227SWilliam Wang } 163024ee227SWilliam Wang 164024ee227SWilliam Wang when (state === s_flush_sbuffer_resp) { 165024ee227SWilliam Wang when (io.flush_sbuffer.empty) { 166024ee227SWilliam Wang state := s_cache_req 167024ee227SWilliam Wang } 168024ee227SWilliam Wang } 169024ee227SWilliam Wang 170024ee227SWilliam Wang when (state === s_cache_req) { 171024ee227SWilliam Wang io.dcache.req.valid := true.B 172024ee227SWilliam Wang io.dcache.req.bits.cmd := LookupTree(in.uop.ctrl.fuOpType, List( 173024ee227SWilliam Wang LSUOpType.lr_w -> M_XLR, 174024ee227SWilliam Wang LSUOpType.sc_w -> M_XSC, 175024ee227SWilliam Wang LSUOpType.amoswap_w -> M_XA_SWAP, 176024ee227SWilliam Wang LSUOpType.amoadd_w -> M_XA_ADD, 177024ee227SWilliam Wang LSUOpType.amoxor_w -> M_XA_XOR, 178024ee227SWilliam Wang LSUOpType.amoand_w -> M_XA_AND, 179024ee227SWilliam Wang LSUOpType.amoor_w -> M_XA_OR, 180024ee227SWilliam Wang LSUOpType.amomin_w -> M_XA_MIN, 181024ee227SWilliam Wang LSUOpType.amomax_w -> M_XA_MAX, 182024ee227SWilliam Wang LSUOpType.amominu_w -> M_XA_MINU, 183024ee227SWilliam Wang LSUOpType.amomaxu_w -> M_XA_MAXU, 184024ee227SWilliam Wang 185024ee227SWilliam Wang LSUOpType.lr_d -> M_XLR, 186024ee227SWilliam Wang LSUOpType.sc_d -> M_XSC, 187024ee227SWilliam Wang LSUOpType.amoswap_d -> M_XA_SWAP, 188024ee227SWilliam Wang LSUOpType.amoadd_d -> M_XA_ADD, 189024ee227SWilliam Wang LSUOpType.amoxor_d -> M_XA_XOR, 190024ee227SWilliam Wang LSUOpType.amoand_d -> M_XA_AND, 191024ee227SWilliam Wang LSUOpType.amoor_d -> M_XA_OR, 192024ee227SWilliam Wang LSUOpType.amomin_d -> M_XA_MIN, 193024ee227SWilliam Wang LSUOpType.amomax_d -> M_XA_MAX, 194024ee227SWilliam Wang LSUOpType.amominu_d -> M_XA_MINU, 195024ee227SWilliam Wang LSUOpType.amomaxu_d -> M_XA_MAXU 196024ee227SWilliam Wang )) 197024ee227SWilliam Wang 198024ee227SWilliam Wang io.dcache.req.bits.addr := paddr 1992bd5334dSYinan Xu io.dcache.req.bits.data := genWdata(in.src(1), in.uop.ctrl.fuOpType(1,0)) 200024ee227SWilliam Wang // TODO: atomics do need mask: fix mask 201024ee227SWilliam Wang io.dcache.req.bits.mask := genWmask(paddr, in.uop.ctrl.fuOpType(1,0)) 202743bc277SAllen io.dcache.req.bits.id := DontCare 203024ee227SWilliam Wang 204024ee227SWilliam Wang when(io.dcache.req.fire()){ 205024ee227SWilliam Wang state := s_cache_resp 2068a5bdd64Swangkaifan paddr_reg := io.dcache.req.bits.addr 2078a5bdd64Swangkaifan data_reg := io.dcache.req.bits.data 2088a5bdd64Swangkaifan mask_reg := io.dcache.req.bits.mask 209f97664b3Swangkaifan fuop_reg := in.uop.ctrl.fuOpType 210024ee227SWilliam Wang } 211024ee227SWilliam Wang } 212024ee227SWilliam Wang 213024ee227SWilliam Wang when (state === s_cache_resp) { 214024ee227SWilliam Wang io.dcache.resp.ready := true.B 215024ee227SWilliam Wang when(io.dcache.resp.fire()) { 216743bc277SAllen is_lrsc_valid := io.dcache.resp.bits.id 217024ee227SWilliam Wang val rdata = io.dcache.resp.bits.data 218024ee227SWilliam Wang val rdataSel = LookupTree(paddr(2, 0), List( 219024ee227SWilliam Wang "b000".U -> rdata(63, 0), 220024ee227SWilliam Wang "b001".U -> rdata(63, 8), 221024ee227SWilliam Wang "b010".U -> rdata(63, 16), 222024ee227SWilliam Wang "b011".U -> rdata(63, 24), 223024ee227SWilliam Wang "b100".U -> rdata(63, 32), 224024ee227SWilliam Wang "b101".U -> rdata(63, 40), 225024ee227SWilliam Wang "b110".U -> rdata(63, 48), 226024ee227SWilliam Wang "b111".U -> rdata(63, 56) 227024ee227SWilliam Wang )) 228024ee227SWilliam Wang 229f97664b3Swangkaifan resp_data_wire := LookupTree(in.uop.ctrl.fuOpType, List( 230024ee227SWilliam Wang LSUOpType.lr_w -> SignExt(rdataSel(31, 0), XLEN), 2317962cc88SWilliam Wang LSUOpType.sc_w -> rdata, 232024ee227SWilliam Wang LSUOpType.amoswap_w -> SignExt(rdataSel(31, 0), XLEN), 233024ee227SWilliam Wang LSUOpType.amoadd_w -> SignExt(rdataSel(31, 0), XLEN), 234024ee227SWilliam Wang LSUOpType.amoxor_w -> SignExt(rdataSel(31, 0), XLEN), 235024ee227SWilliam Wang LSUOpType.amoand_w -> SignExt(rdataSel(31, 0), XLEN), 236024ee227SWilliam Wang LSUOpType.amoor_w -> SignExt(rdataSel(31, 0), XLEN), 237024ee227SWilliam Wang LSUOpType.amomin_w -> SignExt(rdataSel(31, 0), XLEN), 238024ee227SWilliam Wang LSUOpType.amomax_w -> SignExt(rdataSel(31, 0), XLEN), 239024ee227SWilliam Wang LSUOpType.amominu_w -> SignExt(rdataSel(31, 0), XLEN), 240024ee227SWilliam Wang LSUOpType.amomaxu_w -> SignExt(rdataSel(31, 0), XLEN), 241024ee227SWilliam Wang 242024ee227SWilliam Wang LSUOpType.lr_d -> SignExt(rdataSel(63, 0), XLEN), 2437962cc88SWilliam Wang LSUOpType.sc_d -> rdata, 244024ee227SWilliam Wang LSUOpType.amoswap_d -> SignExt(rdataSel(63, 0), XLEN), 245024ee227SWilliam Wang LSUOpType.amoadd_d -> SignExt(rdataSel(63, 0), XLEN), 246024ee227SWilliam Wang LSUOpType.amoxor_d -> SignExt(rdataSel(63, 0), XLEN), 247024ee227SWilliam Wang LSUOpType.amoand_d -> SignExt(rdataSel(63, 0), XLEN), 248024ee227SWilliam Wang LSUOpType.amoor_d -> SignExt(rdataSel(63, 0), XLEN), 249024ee227SWilliam Wang LSUOpType.amomin_d -> SignExt(rdataSel(63, 0), XLEN), 250024ee227SWilliam Wang LSUOpType.amomax_d -> SignExt(rdataSel(63, 0), XLEN), 251024ee227SWilliam Wang LSUOpType.amominu_d -> SignExt(rdataSel(63, 0), XLEN), 252024ee227SWilliam Wang LSUOpType.amomaxu_d -> SignExt(rdataSel(63, 0), XLEN) 253024ee227SWilliam Wang )) 254024ee227SWilliam Wang 255f97664b3Swangkaifan resp_data := resp_data_wire 256024ee227SWilliam Wang state := s_finish 257024ee227SWilliam Wang } 258024ee227SWilliam Wang } 259024ee227SWilliam Wang 260024ee227SWilliam Wang when (state === s_finish) { 261024ee227SWilliam Wang io.out.valid := true.B 262024ee227SWilliam Wang io.out.bits.uop := in.uop 2630d045bd0SYinan Xu io.out.bits.uop.cf.exceptionVec := exceptionVec 264024ee227SWilliam Wang io.out.bits.uop.diffTestDebugLrScValid := is_lrsc_valid 265024ee227SWilliam Wang io.out.bits.data := resp_data 266024ee227SWilliam Wang io.out.bits.redirectValid := false.B 267024ee227SWilliam Wang io.out.bits.redirect := DontCare 268cff68e26SWilliam Wang io.out.bits.debug.isMMIO := is_mmio 26907635e87Swangkaifan io.out.bits.debug.paddr := paddr 270024ee227SWilliam Wang when (io.out.fire()) { 271024ee227SWilliam Wang XSDebug("atomics writeback: pc %x data %x\n", io.out.bits.uop.cf.pc, io.dcache.resp.bits.data) 272024ee227SWilliam Wang state := s_invalid 273024ee227SWilliam Wang } 274024ee227SWilliam Wang } 275024ee227SWilliam Wang 2762d7c7105SYinan Xu when(io.redirect.valid || io.flush){ 277024ee227SWilliam Wang atom_override_xtval := false.B 278024ee227SWilliam Wang } 2798a5bdd64Swangkaifan 2803d499721Swangkaifan if (!env.FPGAPlatform) { 2812225d46eSJiawei Lin val difftest = Module(new DifftestAtomicEvent) 2822225d46eSJiawei Lin difftest.io.clock := clock 28368f25d38Swakafa difftest.io.coreid := hardId.U 2842225d46eSJiawei Lin difftest.io.atomicResp := io.dcache.resp.fire() 2852225d46eSJiawei Lin difftest.io.atomicAddr := paddr_reg 2862225d46eSJiawei Lin difftest.io.atomicData := data_reg 2872225d46eSJiawei Lin difftest.io.atomicMask := mask_reg 2882225d46eSJiawei Lin difftest.io.atomicFuop := fuop_reg 2892225d46eSJiawei Lin difftest.io.atomicOut := resp_data_wire 2908a5bdd64Swangkaifan } 291024ee227SWilliam Wang} 292