1024ee227SWilliam Wangpackage xiangshan.mem 2024ee227SWilliam Wang 3024ee227SWilliam Wangimport chisel3._ 4024ee227SWilliam Wangimport chisel3.util._ 5024ee227SWilliam Wangimport utils._ 6024ee227SWilliam Wangimport xiangshan._ 7024ee227SWilliam Wangimport xiangshan.cache.{DCacheWordIO, TlbRequestIO, TlbCmd, MemoryOpConstants} 8024ee227SWilliam Wangimport xiangshan.backend.LSUOpType 9024ee227SWilliam Wang 10024ee227SWilliam Wangclass AtomicsUnit extends XSModule with MemoryOpConstants{ 11024ee227SWilliam Wang val io = IO(new Bundle() { 12024ee227SWilliam Wang val in = Flipped(Decoupled(new ExuInput)) 13024ee227SWilliam Wang val out = Decoupled(new ExuOutput) 14024ee227SWilliam Wang val dcache = new DCacheWordIO 15024ee227SWilliam Wang val dtlb = new TlbRequestIO 16024ee227SWilliam Wang val flush_sbuffer = new SbufferFlushBundle 17024ee227SWilliam Wang val tlbFeedback = ValidIO(new TlbFeedback) 18024ee227SWilliam Wang val redirect = Flipped(ValidIO(new Redirect)) 1911131ea4SYinan Xu val exceptionAddr = ValidIO(UInt(VAddrBits.W)) 20024ee227SWilliam Wang }) 21024ee227SWilliam Wang 22*8a5bdd64Swangkaifan val difftestIO = IO(new Bundle() { 23*8a5bdd64Swangkaifan val atomicResp = Output(Bool()) 24*8a5bdd64Swangkaifan val atomicAddr = Output(UInt(64.W)) 25*8a5bdd64Swangkaifan val atomicData = Output(UInt(64.W)) 26*8a5bdd64Swangkaifan val atomicMask = Output(UInt(8.W)) 27*8a5bdd64Swangkaifan }) 28*8a5bdd64Swangkaifan difftestIO <> DontCare 29*8a5bdd64Swangkaifan 30024ee227SWilliam Wang //------------------------------------------------------- 31024ee227SWilliam Wang // Atomics Memory Accsess FSM 32024ee227SWilliam Wang //------------------------------------------------------- 33024ee227SWilliam Wang val s_invalid :: s_tlb :: s_flush_sbuffer_req :: s_flush_sbuffer_resp :: s_cache_req :: s_cache_resp :: s_finish :: Nil = Enum(7) 34024ee227SWilliam Wang val state = RegInit(s_invalid) 35024ee227SWilliam Wang val in = Reg(new ExuInput()) 360d045bd0SYinan Xu val exceptionVec = RegInit(0.U.asTypeOf(ExceptionVec())) 37024ee227SWilliam Wang val atom_override_xtval = RegInit(false.B) 38024ee227SWilliam Wang // paddr after translation 39024ee227SWilliam Wang val paddr = Reg(UInt()) 40cff68e26SWilliam Wang val is_mmio = Reg(Bool()) 41024ee227SWilliam Wang // dcache response data 42024ee227SWilliam Wang val resp_data = Reg(UInt()) 43024ee227SWilliam Wang val is_lrsc_valid = Reg(Bool()) 44024ee227SWilliam Wang 45*8a5bdd64Swangkaifan // Difftest signals 46*8a5bdd64Swangkaifan val paddr_reg = Reg(UInt(64.W)) 47*8a5bdd64Swangkaifan val data_reg = Reg(UInt(64.W)) 48*8a5bdd64Swangkaifan val mask_reg = Reg(UInt(8.W)) 49*8a5bdd64Swangkaifan 5011131ea4SYinan Xu io.exceptionAddr.valid := atom_override_xtval 5111131ea4SYinan Xu io.exceptionAddr.bits := in.src1 52024ee227SWilliam Wang 53024ee227SWilliam Wang // assign default value to output signals 54024ee227SWilliam Wang io.in.ready := false.B 55024ee227SWilliam Wang io.out.valid := false.B 56024ee227SWilliam Wang io.out.bits := DontCare 57024ee227SWilliam Wang 58024ee227SWilliam Wang io.dcache.req.valid := false.B 59024ee227SWilliam Wang io.dcache.req.bits := DontCare 60024ee227SWilliam Wang io.dcache.resp.ready := false.B 61024ee227SWilliam Wang 62024ee227SWilliam Wang io.dtlb.req.valid := false.B 63024ee227SWilliam Wang io.dtlb.req.bits := DontCare 640cab60cbSZhangZifei io.dtlb.resp.ready := false.B 65024ee227SWilliam Wang 66024ee227SWilliam Wang io.flush_sbuffer.valid := false.B 67024ee227SWilliam Wang 68024ee227SWilliam Wang XSDebug("state: %d\n", state) 69024ee227SWilliam Wang 70024ee227SWilliam Wang when (state === s_invalid) { 71024ee227SWilliam Wang io.in.ready := true.B 72024ee227SWilliam Wang when (io.in.fire()) { 73024ee227SWilliam Wang in := io.in.bits 74024ee227SWilliam Wang state := s_tlb 75024ee227SWilliam Wang } 76024ee227SWilliam Wang } 77024ee227SWilliam Wang 78024ee227SWilliam Wang // Send TLB feedback to store issue queue 79024ee227SWilliam Wang // we send feedback right after we receives request 80024ee227SWilliam Wang // also, we always treat amo as tlb hit 81024ee227SWilliam Wang // since we will continue polling tlb all by ourself 82665ccb1fSYinan Xu io.tlbFeedback.valid := RegNext(RegNext(io.in.valid)) 83024ee227SWilliam Wang io.tlbFeedback.bits.hit := true.B 84024ee227SWilliam Wang io.tlbFeedback.bits.roqIdx := in.uop.roqIdx 85024ee227SWilliam Wang 86024ee227SWilliam Wang // tlb translation, manipulating signals && deal with exception 87024ee227SWilliam Wang when (state === s_tlb) { 88024ee227SWilliam Wang // send req to dtlb 89024ee227SWilliam Wang // keep firing until tlb hit 90024ee227SWilliam Wang io.dtlb.req.valid := true.B 91024ee227SWilliam Wang io.dtlb.req.bits.vaddr := in.src1 92024ee227SWilliam Wang io.dtlb.req.bits.roqIdx := in.uop.roqIdx 93cd3bc62aSZhangZifei io.dtlb.resp.ready := true.B 94024ee227SWilliam Wang val is_lr = in.uop.ctrl.fuOpType === LSUOpType.lr_w || in.uop.ctrl.fuOpType === LSUOpType.lr_d 95cff68e26SWilliam Wang io.dtlb.req.bits.cmd := Mux(is_lr, TlbCmd.atom_read, TlbCmd.atom_write) 96024ee227SWilliam Wang io.dtlb.req.bits.debug.pc := in.uop.cf.pc 97024ee227SWilliam Wang 980cab60cbSZhangZifei when(io.dtlb.resp.fire && !io.dtlb.resp.bits.miss){ 99024ee227SWilliam Wang // exception handling 100024ee227SWilliam Wang val addrAligned = LookupTree(in.uop.ctrl.fuOpType(1,0), List( 101024ee227SWilliam Wang "b00".U -> true.B, //b 102024ee227SWilliam Wang "b01".U -> (in.src1(0) === 0.U), //h 103024ee227SWilliam Wang "b10".U -> (in.src1(1,0) === 0.U), //w 104024ee227SWilliam Wang "b11".U -> (in.src1(2,0) === 0.U) //d 105024ee227SWilliam Wang )) 1060d045bd0SYinan Xu exceptionVec(storeAddrMisaligned) := !addrAligned 1070d045bd0SYinan Xu exceptionVec(storePageFault) := io.dtlb.resp.bits.excp.pf.st 1080d045bd0SYinan Xu exceptionVec(loadPageFault) := io.dtlb.resp.bits.excp.pf.ld 109a8e04b1dSYinan Xu exceptionVec(storeAccessFault) := io.dtlb.resp.bits.excp.af.st 110a8e04b1dSYinan Xu exceptionVec(loadAccessFault) := io.dtlb.resp.bits.excp.af.ld 111cff68e26SWilliam Wang val exception = !addrAligned || 112cff68e26SWilliam Wang io.dtlb.resp.bits.excp.pf.st || 113cff68e26SWilliam Wang io.dtlb.resp.bits.excp.pf.ld || 114cff68e26SWilliam Wang io.dtlb.resp.bits.excp.af.st || 115cff68e26SWilliam Wang io.dtlb.resp.bits.excp.af.ld 116cff68e26SWilliam Wang is_mmio := io.dtlb.resp.bits.mmio 117024ee227SWilliam Wang when (exception) { 118024ee227SWilliam Wang // check for exceptions 119024ee227SWilliam Wang // if there are exceptions, no need to execute it 120024ee227SWilliam Wang state := s_finish 121024ee227SWilliam Wang atom_override_xtval := true.B 122024ee227SWilliam Wang } .otherwise { 123024ee227SWilliam Wang paddr := io.dtlb.resp.bits.paddr 124024ee227SWilliam Wang state := s_flush_sbuffer_req 125024ee227SWilliam Wang } 126024ee227SWilliam Wang } 127024ee227SWilliam Wang } 128024ee227SWilliam Wang 129024ee227SWilliam Wang 130024ee227SWilliam Wang when (state === s_flush_sbuffer_req) { 131024ee227SWilliam Wang io.flush_sbuffer.valid := true.B 132024ee227SWilliam Wang state := s_flush_sbuffer_resp 133024ee227SWilliam Wang } 134024ee227SWilliam Wang 135024ee227SWilliam Wang when (state === s_flush_sbuffer_resp) { 136024ee227SWilliam Wang when (io.flush_sbuffer.empty) { 137024ee227SWilliam Wang state := s_cache_req 138024ee227SWilliam Wang } 139024ee227SWilliam Wang } 140024ee227SWilliam Wang 141024ee227SWilliam Wang when (state === s_cache_req) { 142024ee227SWilliam Wang io.dcache.req.valid := true.B 143024ee227SWilliam Wang io.dcache.req.bits.cmd := LookupTree(in.uop.ctrl.fuOpType, List( 144024ee227SWilliam Wang LSUOpType.lr_w -> M_XLR, 145024ee227SWilliam Wang LSUOpType.sc_w -> M_XSC, 146024ee227SWilliam Wang LSUOpType.amoswap_w -> M_XA_SWAP, 147024ee227SWilliam Wang LSUOpType.amoadd_w -> M_XA_ADD, 148024ee227SWilliam Wang LSUOpType.amoxor_w -> M_XA_XOR, 149024ee227SWilliam Wang LSUOpType.amoand_w -> M_XA_AND, 150024ee227SWilliam Wang LSUOpType.amoor_w -> M_XA_OR, 151024ee227SWilliam Wang LSUOpType.amomin_w -> M_XA_MIN, 152024ee227SWilliam Wang LSUOpType.amomax_w -> M_XA_MAX, 153024ee227SWilliam Wang LSUOpType.amominu_w -> M_XA_MINU, 154024ee227SWilliam Wang LSUOpType.amomaxu_w -> M_XA_MAXU, 155024ee227SWilliam Wang 156024ee227SWilliam Wang LSUOpType.lr_d -> M_XLR, 157024ee227SWilliam Wang LSUOpType.sc_d -> M_XSC, 158024ee227SWilliam Wang LSUOpType.amoswap_d -> M_XA_SWAP, 159024ee227SWilliam Wang LSUOpType.amoadd_d -> M_XA_ADD, 160024ee227SWilliam Wang LSUOpType.amoxor_d -> M_XA_XOR, 161024ee227SWilliam Wang LSUOpType.amoand_d -> M_XA_AND, 162024ee227SWilliam Wang LSUOpType.amoor_d -> M_XA_OR, 163024ee227SWilliam Wang LSUOpType.amomin_d -> M_XA_MIN, 164024ee227SWilliam Wang LSUOpType.amomax_d -> M_XA_MAX, 165024ee227SWilliam Wang LSUOpType.amominu_d -> M_XA_MINU, 166024ee227SWilliam Wang LSUOpType.amomaxu_d -> M_XA_MAXU 167024ee227SWilliam Wang )) 168024ee227SWilliam Wang 169024ee227SWilliam Wang io.dcache.req.bits.addr := paddr 170024ee227SWilliam Wang io.dcache.req.bits.data := genWdata(in.src2, in.uop.ctrl.fuOpType(1,0)) 171024ee227SWilliam Wang // TODO: atomics do need mask: fix mask 172024ee227SWilliam Wang io.dcache.req.bits.mask := genWmask(paddr, in.uop.ctrl.fuOpType(1,0)) 173024ee227SWilliam Wang io.dcache.req.bits.meta.id := DontCare 174024ee227SWilliam Wang io.dcache.req.bits.meta.paddr := paddr 175024ee227SWilliam Wang io.dcache.req.bits.meta.tlb_miss := false.B 176024ee227SWilliam Wang io.dcache.req.bits.meta.replay := false.B 177024ee227SWilliam Wang 178024ee227SWilliam Wang when(io.dcache.req.fire()){ 179024ee227SWilliam Wang state := s_cache_resp 180*8a5bdd64Swangkaifan paddr_reg := io.dcache.req.bits.addr 181*8a5bdd64Swangkaifan data_reg := io.dcache.req.bits.data 182*8a5bdd64Swangkaifan mask_reg := io.dcache.req.bits.mask 183024ee227SWilliam Wang } 184024ee227SWilliam Wang } 185024ee227SWilliam Wang 186024ee227SWilliam Wang when (state === s_cache_resp) { 187024ee227SWilliam Wang io.dcache.resp.ready := true.B 188024ee227SWilliam Wang when(io.dcache.resp.fire()) { 189024ee227SWilliam Wang is_lrsc_valid := io.dcache.resp.bits.meta.id 190024ee227SWilliam Wang val rdata = io.dcache.resp.bits.data 191024ee227SWilliam Wang val rdataSel = LookupTree(paddr(2, 0), List( 192024ee227SWilliam Wang "b000".U -> rdata(63, 0), 193024ee227SWilliam Wang "b001".U -> rdata(63, 8), 194024ee227SWilliam Wang "b010".U -> rdata(63, 16), 195024ee227SWilliam Wang "b011".U -> rdata(63, 24), 196024ee227SWilliam Wang "b100".U -> rdata(63, 32), 197024ee227SWilliam Wang "b101".U -> rdata(63, 40), 198024ee227SWilliam Wang "b110".U -> rdata(63, 48), 199024ee227SWilliam Wang "b111".U -> rdata(63, 56) 200024ee227SWilliam Wang )) 201024ee227SWilliam Wang 202024ee227SWilliam Wang resp_data := LookupTree(in.uop.ctrl.fuOpType, List( 203024ee227SWilliam Wang LSUOpType.lr_w -> SignExt(rdataSel(31, 0), XLEN), 2047962cc88SWilliam Wang LSUOpType.sc_w -> rdata, 205024ee227SWilliam Wang LSUOpType.amoswap_w -> SignExt(rdataSel(31, 0), XLEN), 206024ee227SWilliam Wang LSUOpType.amoadd_w -> SignExt(rdataSel(31, 0), XLEN), 207024ee227SWilliam Wang LSUOpType.amoxor_w -> SignExt(rdataSel(31, 0), XLEN), 208024ee227SWilliam Wang LSUOpType.amoand_w -> SignExt(rdataSel(31, 0), XLEN), 209024ee227SWilliam Wang LSUOpType.amoor_w -> SignExt(rdataSel(31, 0), XLEN), 210024ee227SWilliam Wang LSUOpType.amomin_w -> SignExt(rdataSel(31, 0), XLEN), 211024ee227SWilliam Wang LSUOpType.amomax_w -> SignExt(rdataSel(31, 0), XLEN), 212024ee227SWilliam Wang LSUOpType.amominu_w -> SignExt(rdataSel(31, 0), XLEN), 213024ee227SWilliam Wang LSUOpType.amomaxu_w -> SignExt(rdataSel(31, 0), XLEN), 214024ee227SWilliam Wang 215024ee227SWilliam Wang LSUOpType.lr_d -> SignExt(rdataSel(63, 0), XLEN), 2167962cc88SWilliam Wang LSUOpType.sc_d -> rdata, 217024ee227SWilliam Wang LSUOpType.amoswap_d -> SignExt(rdataSel(63, 0), XLEN), 218024ee227SWilliam Wang LSUOpType.amoadd_d -> SignExt(rdataSel(63, 0), XLEN), 219024ee227SWilliam Wang LSUOpType.amoxor_d -> SignExt(rdataSel(63, 0), XLEN), 220024ee227SWilliam Wang LSUOpType.amoand_d -> SignExt(rdataSel(63, 0), XLEN), 221024ee227SWilliam Wang LSUOpType.amoor_d -> SignExt(rdataSel(63, 0), XLEN), 222024ee227SWilliam Wang LSUOpType.amomin_d -> SignExt(rdataSel(63, 0), XLEN), 223024ee227SWilliam Wang LSUOpType.amomax_d -> SignExt(rdataSel(63, 0), XLEN), 224024ee227SWilliam Wang LSUOpType.amominu_d -> SignExt(rdataSel(63, 0), XLEN), 225024ee227SWilliam Wang LSUOpType.amomaxu_d -> SignExt(rdataSel(63, 0), XLEN) 226024ee227SWilliam Wang )) 227024ee227SWilliam Wang 228024ee227SWilliam Wang state := s_finish 229024ee227SWilliam Wang } 230024ee227SWilliam Wang } 231024ee227SWilliam Wang 232024ee227SWilliam Wang when (state === s_finish) { 233024ee227SWilliam Wang io.out.valid := true.B 234024ee227SWilliam Wang io.out.bits.uop := in.uop 2350d045bd0SYinan Xu io.out.bits.uop.cf.exceptionVec := exceptionVec 236024ee227SWilliam Wang io.out.bits.uop.diffTestDebugLrScValid := is_lrsc_valid 237024ee227SWilliam Wang io.out.bits.data := resp_data 238024ee227SWilliam Wang io.out.bits.redirectValid := false.B 239024ee227SWilliam Wang io.out.bits.redirect := DontCare 240024ee227SWilliam Wang io.out.bits.brUpdate := DontCare 241cff68e26SWilliam Wang io.out.bits.debug.isMMIO := is_mmio 24207635e87Swangkaifan io.out.bits.debug.paddr := paddr 243024ee227SWilliam Wang when (io.out.fire()) { 244024ee227SWilliam Wang XSDebug("atomics writeback: pc %x data %x\n", io.out.bits.uop.cf.pc, io.dcache.resp.bits.data) 245024ee227SWilliam Wang state := s_invalid 246024ee227SWilliam Wang } 247024ee227SWilliam Wang } 248024ee227SWilliam Wang 249024ee227SWilliam Wang when(io.redirect.valid){ 250024ee227SWilliam Wang atom_override_xtval := false.B 251024ee227SWilliam Wang } 252*8a5bdd64Swangkaifan 253*8a5bdd64Swangkaifan if (env.DualCoreDifftest) { 254*8a5bdd64Swangkaifan difftestIO.atomicResp := WireInit(io.dcache.resp.fire()) 255*8a5bdd64Swangkaifan difftestIO.atomicAddr := WireInit(paddr_reg) 256*8a5bdd64Swangkaifan difftestIO.atomicData := WireInit(data_reg) 257*8a5bdd64Swangkaifan difftestIO.atomicMask := WireInit(mask_reg) 258*8a5bdd64Swangkaifan } 259024ee227SWilliam Wang}