xref: /XiangShan/src/main/scala/xiangshan/mem/pipeline/AtomicsUnit.scala (revision 5adc4829471a0ea417766f3b0e57679ab3feb696)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17024ee227SWilliam Wangpackage xiangshan.mem
18024ee227SWilliam Wang
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
20024ee227SWilliam Wangimport chisel3._
21024ee227SWilliam Wangimport chisel3.util._
22024ee227SWilliam Wangimport utils._
233c02ee8fSwakafaimport utility._
24024ee227SWilliam Wangimport xiangshan._
253b739f49SXuan Huimport xiangshan.cache.{AtomicWordIO, HasDCacheParameters, MemoryOpConstants}
26ca2f90a6SLemoverimport xiangshan.cache.mmu.{TlbCmd, TlbRequestIO}
272225d46eSJiawei Linimport difftest._
286ab6918fSYinan Xuimport xiangshan.ExceptionNO._
29ca2f90a6SLemoverimport xiangshan.backend.fu.PMPRespBundle
30730cfbc0SXuan Huimport xiangshan.backend.Bundles.{MemExuInput, MemExuOutput}
31f7af4c74Schengguanghuiimport xiangshan.backend.fu.util.SdtrigExt
32024ee227SWilliam Wang
33f7af4c74Schengguanghuiclass AtomicsUnit(implicit p: Parameters) extends XSModule
34f7af4c74Schengguanghui  with MemoryOpConstants
35f7af4c74Schengguanghui  with HasDCacheParameters
36f7af4c74Schengguanghui  with SdtrigExt{
37024ee227SWilliam Wang  val io = IO(new Bundle() {
38f57f7f2aSYangyu Chen    val hartId        = Input(UInt(hartIdLen.W))
393b739f49SXuan Hu    val in            = Flipped(Decoupled(new MemExuInput))
403b739f49SXuan Hu    val storeDataIn   = Flipped(Valid(new MemExuOutput)) // src2 from rs
413b739f49SXuan Hu    val out           = Decoupled(new MemExuOutput)
426786cfb7SWilliam Wang    val dcache        = new AtomicWordIO
4303efd994Shappy-lx    val dtlb          = new TlbRequestIO(2)
44ca2f90a6SLemover    val pmpResp       = Flipped(new PMPRespBundle())
45024ee227SWilliam Wang    val flush_sbuffer = new SbufferFlushBundle
46d87b76aaSWilliam Wang    val feedbackSlow  = ValidIO(new RSFeedback)
47024ee227SWilliam Wang    val redirect      = Flipped(ValidIO(new Redirect))
48d0de7e4aSpeixiaokun    val exceptionAddr = ValidIO(new Bundle {
49d0de7e4aSpeixiaokun      val vaddr = UInt(VAddrBits.W)
50d0de7e4aSpeixiaokun      val gpaddr = UInt(GPAddrBits.W)
51d0de7e4aSpeixiaokun    })
52026615fcSWilliam Wang    val csrCtrl       = Flipped(new CustomCSRCtrlIO)
53024ee227SWilliam Wang  })
54024ee227SWilliam Wang
55024ee227SWilliam Wang  //-------------------------------------------------------
56024ee227SWilliam Wang  // Atomics Memory Accsess FSM
57024ee227SWilliam Wang  //-------------------------------------------------------
5852180d7eShappy-lx  val s_invalid :: s_tlb_and_flush_sbuffer_req :: s_pm :: s_wait_flush_sbuffer_resp :: s_cache_req :: s_cache_resp :: s_cache_resp_latch :: s_finish :: Nil = Enum(8)
59024ee227SWilliam Wang  val state = RegInit(s_invalid)
604f39c746SYinan Xu  val out_valid = RegInit(false.B)
611b7adedcSWilliam Wang  val data_valid = RegInit(false.B)
623b739f49SXuan Hu  val in = Reg(new MemExuInput())
630d045bd0SYinan Xu  val exceptionVec = RegInit(0.U.asTypeOf(ExceptionVec()))
64024ee227SWilliam Wang  val atom_override_xtval = RegInit(false.B)
656fce12d9SWilliam Wang  val have_sent_first_tlb_req = RegInit(false.B)
663b739f49SXuan Hu  val isLr = in.uop.fuOpType === LSUOpType.lr_w || in.uop.fuOpType === LSUOpType.lr_d
67024ee227SWilliam Wang  // paddr after translation
68024ee227SWilliam Wang  val paddr = Reg(UInt())
69d0de7e4aSpeixiaokun  val gpaddr = Reg(UInt())
70bbd4b852SWilliam Wang  val vaddr = in.src(0)
71cff68e26SWilliam Wang  val is_mmio = Reg(Bool())
72f9ac118cSHaoyuan Feng
73024ee227SWilliam Wang  // dcache response data
74024ee227SWilliam Wang  val resp_data = Reg(UInt())
75f97664b3Swangkaifan  val resp_data_wire = WireInit(0.U)
76024ee227SWilliam Wang  val is_lrsc_valid = Reg(Bool())
7752180d7eShappy-lx  // sbuffer is empty or not
7852180d7eShappy-lx  val sbuffer_empty = io.flush_sbuffer.empty
79024ee227SWilliam Wang
80bbd4b852SWilliam Wang
818a5bdd64Swangkaifan  // Difftest signals
828a5bdd64Swangkaifan  val paddr_reg = Reg(UInt(64.W))
838a5bdd64Swangkaifan  val data_reg = Reg(UInt(64.W))
848a5bdd64Swangkaifan  val mask_reg = Reg(UInt(8.W))
85f97664b3Swangkaifan  val fuop_reg = Reg(UInt(8.W))
868a5bdd64Swangkaifan
8711131ea4SYinan Xu  io.exceptionAddr.valid := atom_override_xtval
88d0de7e4aSpeixiaokun  io.exceptionAddr.bits.vaddr := in.src(0)
89d0de7e4aSpeixiaokun  io.exceptionAddr.bits.gpaddr := gpaddr
90024ee227SWilliam Wang
91024ee227SWilliam Wang  // assign default value to output signals
92024ee227SWilliam Wang  io.in.ready          := false.B
93024ee227SWilliam Wang
94024ee227SWilliam Wang  io.dcache.req.valid  := false.B
95024ee227SWilliam Wang  io.dcache.req.bits   := DontCare
96024ee227SWilliam Wang
97024ee227SWilliam Wang  io.dtlb.req.valid    := false.B
98024ee227SWilliam Wang  io.dtlb.req.bits     := DontCare
99c3b763d0SYinan Xu  io.dtlb.req_kill     := false.B
1009930e66fSLemover  io.dtlb.resp.ready   := true.B
101024ee227SWilliam Wang
102024ee227SWilliam Wang  io.flush_sbuffer.valid := false.B
103024ee227SWilliam Wang
104024ee227SWilliam Wang  XSDebug("state: %d\n", state)
105024ee227SWilliam Wang
106024ee227SWilliam Wang  when (state === s_invalid) {
107024ee227SWilliam Wang    io.in.ready := true.B
1084f39c746SYinan Xu    when (io.in.fire) {
109024ee227SWilliam Wang      in := io.in.bits
1102bd5334dSYinan Xu      in.src(1) := in.src(1) // leave src2 unchanged
11152180d7eShappy-lx      state := s_tlb_and_flush_sbuffer_req
1126fce12d9SWilliam Wang      have_sent_first_tlb_req := false.B
1131b7adedcSWilliam Wang    }
11482d348fbSLemover  }
11582d348fbSLemover
1164f39c746SYinan Xu  when (io.storeDataIn.fire) {
1172bd5334dSYinan Xu    in.src(1) := io.storeDataIn.bits.data
1181b7adedcSWilliam Wang    data_valid := true.B
1191b7adedcSWilliam Wang  }
120024ee227SWilliam Wang
1214f39c746SYinan Xu  assert(!(io.storeDataIn.fire && data_valid), "atomic unit re-receive data")
1221b7adedcSWilliam Wang
123024ee227SWilliam Wang  // Send TLB feedback to store issue queue
124024ee227SWilliam Wang  // we send feedback right after we receives request
125024ee227SWilliam Wang  // also, we always treat amo as tlb hit
126024ee227SWilliam Wang  // since we will continue polling tlb all by ourself
127*5adc4829SYanqin Li  io.feedbackSlow.valid       := GatedValidRegNext(GatedValidRegNext(io.in.valid))
128d87b76aaSWilliam Wang  io.feedbackSlow.bits.hit    := true.B
1295db4956bSzhanglyGit  io.feedbackSlow.bits.robIdx  := RegEnable(io.in.bits.uop.robIdx, io.in.valid)
130d87b76aaSWilliam Wang  io.feedbackSlow.bits.flushState := DontCare
131d87b76aaSWilliam Wang  io.feedbackSlow.bits.sourceType := DontCare
132c7160cd3SWilliam Wang  io.feedbackSlow.bits.dataInvalidSqIdx := DontCare
133024ee227SWilliam Wang
134024ee227SWilliam Wang  // tlb translation, manipulating signals && deal with exception
13552180d7eShappy-lx  // at the same time, flush sbuffer
13652180d7eShappy-lx  when (state === s_tlb_and_flush_sbuffer_req) {
137024ee227SWilliam Wang    // send req to dtlb
138024ee227SWilliam Wang    // keep firing until tlb hit
139024ee227SWilliam Wang    io.dtlb.req.valid       := true.B
1402bd5334dSYinan Xu    io.dtlb.req.bits.vaddr  := in.src(0)
1410fedb24cSWilliam Wang    io.dtlb.resp.ready      := true.B
1420fedb24cSWilliam Wang    io.dtlb.req.bits.cmd    := Mux(isLr, TlbCmd.atom_read, TlbCmd.atom_write)
1433b739f49SXuan Hu    io.dtlb.req.bits.debug.pc := in.uop.pc
144a4f9c77fSpeixiaokun    io.dtlb.req.bits.debug.robIdx := in.uop.robIdx
145ee46cd6eSLemover    io.dtlb.req.bits.debug.isFirstIssue := false.B
1468744445eSMaxpicca-Li    io.out.bits.uop.debugInfo.tlbFirstReqTime := GTimer() // FIXME lyq: it will be always assigned
147024ee227SWilliam Wang
14852180d7eShappy-lx    // send req to sbuffer to flush it if it is not empty
14952180d7eShappy-lx    io.flush_sbuffer.valid := Mux(sbuffer_empty, false.B, true.B)
15052180d7eShappy-lx
1516fce12d9SWilliam Wang    // do not accept tlb resp in the first cycle
1526fce12d9SWilliam Wang    // this limition is for hw prefetcher
1536fce12d9SWilliam Wang    // when !have_sent_first_tlb_req, tlb resp may come from hw prefetch
1546fce12d9SWilliam Wang    have_sent_first_tlb_req := true.B
1556fce12d9SWilliam Wang
1566fce12d9SWilliam Wang    when(io.dtlb.resp.fire && have_sent_first_tlb_req){
15703efd994Shappy-lx      paddr := io.dtlb.resp.bits.paddr(0)
158d0de7e4aSpeixiaokun      gpaddr := io.dtlb.resp.bits.gpaddr(0)
159024ee227SWilliam Wang      // exception handling
1603b739f49SXuan Hu      val addrAligned = LookupTree(in.uop.fuOpType(1,0), List(
161024ee227SWilliam Wang        "b00".U   -> true.B,              //b
1622bd5334dSYinan Xu        "b01".U   -> (in.src(0)(0) === 0.U),   //h
1632bd5334dSYinan Xu        "b10".U   -> (in.src(0)(1,0) === 0.U), //w
1642bd5334dSYinan Xu        "b11".U   -> (in.src(0)(2,0) === 0.U)  //d
165024ee227SWilliam Wang      ))
1668c343485SWilliam Wang      exceptionVec(loadAddrMisaligned)  := !addrAligned && isLr
1678c343485SWilliam Wang      exceptionVec(storeAddrMisaligned) := !addrAligned && !isLr
16803efd994Shappy-lx      exceptionVec(storePageFault)      := io.dtlb.resp.bits.excp(0).pf.st
16903efd994Shappy-lx      exceptionVec(loadPageFault)       := io.dtlb.resp.bits.excp(0).pf.ld
17003efd994Shappy-lx      exceptionVec(storeAccessFault)    := io.dtlb.resp.bits.excp(0).af.st
17103efd994Shappy-lx      exceptionVec(loadAccessFault)     := io.dtlb.resp.bits.excp(0).af.ld
172d0de7e4aSpeixiaokun      exceptionVec(storeGuestPageFault) := io.dtlb.resp.bits.excp(0).gpf.st
173d0de7e4aSpeixiaokun      exceptionVec(loadGuestPageFault)  := io.dtlb.resp.bits.excp(0).gpf.ld
174e9092fe2SLemover
175e9092fe2SLemover      when (!io.dtlb.resp.bits.miss) {
1768744445eSMaxpicca-Li        io.out.bits.uop.debugInfo.tlbRespTime := GTimer()
177e9092fe2SLemover        when (!addrAligned) {
178e9092fe2SLemover          // NOTE: when addrAligned, do not need to wait tlb actually
179e9092fe2SLemover          // check for miss aligned exceptions, tlb exception are checked next cycle for timing
180024ee227SWilliam Wang          // if there are exceptions, no need to execute it
181024ee227SWilliam Wang          state := s_finish
1824f39c746SYinan Xu          out_valid := true.B
183024ee227SWilliam Wang          atom_override_xtval := true.B
184024ee227SWilliam Wang        } .otherwise {
185ca2f90a6SLemover          state := s_pm
186024ee227SWilliam Wang        }
187024ee227SWilliam Wang      }
188024ee227SWilliam Wang    }
189e9092fe2SLemover  }
190024ee227SWilliam Wang
191ca2f90a6SLemover  when (state === s_pm) {
192cba0a7e0SLemover    val pmp = WireInit(io.pmpResp)
193cba0a7e0SLemover    is_mmio := pmp.mmio
194f9ac118cSHaoyuan Feng
195e9092fe2SLemover    // NOTE: only handle load/store exception here, if other exception happens, don't send here
196e9092fe2SLemover    val exception_va = exceptionVec(storePageFault) || exceptionVec(loadPageFault) ||
197efe8c804Sxuzefan      exceptionVec(storeGuestPageFault) || exceptionVec(loadGuestPageFault) ||
198e9092fe2SLemover      exceptionVec(storeAccessFault) || exceptionVec(loadAccessFault)
1990fedb24cSWilliam Wang    val exception_pa = pmp.st || pmp.ld
200e9092fe2SLemover    when (exception_va || exception_pa) {
201ca2f90a6SLemover      state := s_finish
2024f39c746SYinan Xu      out_valid := true.B
203ca2f90a6SLemover      atom_override_xtval := true.B
204ca2f90a6SLemover    }.otherwise {
20552180d7eShappy-lx      // if sbuffer has been flushed, go to query dcache, otherwise wait for sbuffer.
20652180d7eShappy-lx      state := Mux(sbuffer_empty, s_cache_req, s_wait_flush_sbuffer_resp);
207ca2f90a6SLemover    }
2080fedb24cSWilliam Wang    // update storeAccessFault bit
2090fedb24cSWilliam Wang    exceptionVec(loadAccessFault) := exceptionVec(loadAccessFault) || pmp.ld && isLr
2100fedb24cSWilliam Wang    exceptionVec(storeAccessFault) := exceptionVec(storeAccessFault) || pmp.st || pmp.ld && !isLr
211ca2f90a6SLemover  }
212024ee227SWilliam Wang
21352180d7eShappy-lx  when (state === s_wait_flush_sbuffer_resp) {
21452180d7eShappy-lx    when (sbuffer_empty) {
215024ee227SWilliam Wang      state := s_cache_req
216024ee227SWilliam Wang    }
217024ee227SWilliam Wang  }
218024ee227SWilliam Wang
219024ee227SWilliam Wang  when (state === s_cache_req) {
22062cb71fbShappy-lx    val pipe_req = io.dcache.req.bits
22162cb71fbShappy-lx    pipe_req := DontCare
22262cb71fbShappy-lx
2233b739f49SXuan Hu    pipe_req.cmd := LookupTree(in.uop.fuOpType, List(
224024ee227SWilliam Wang      LSUOpType.lr_w      -> M_XLR,
225024ee227SWilliam Wang      LSUOpType.sc_w      -> M_XSC,
226024ee227SWilliam Wang      LSUOpType.amoswap_w -> M_XA_SWAP,
227024ee227SWilliam Wang      LSUOpType.amoadd_w  -> M_XA_ADD,
228024ee227SWilliam Wang      LSUOpType.amoxor_w  -> M_XA_XOR,
229024ee227SWilliam Wang      LSUOpType.amoand_w  -> M_XA_AND,
230024ee227SWilliam Wang      LSUOpType.amoor_w   -> M_XA_OR,
231024ee227SWilliam Wang      LSUOpType.amomin_w  -> M_XA_MIN,
232024ee227SWilliam Wang      LSUOpType.amomax_w  -> M_XA_MAX,
233024ee227SWilliam Wang      LSUOpType.amominu_w -> M_XA_MINU,
234024ee227SWilliam Wang      LSUOpType.amomaxu_w -> M_XA_MAXU,
235024ee227SWilliam Wang
236024ee227SWilliam Wang      LSUOpType.lr_d      -> M_XLR,
237024ee227SWilliam Wang      LSUOpType.sc_d      -> M_XSC,
238024ee227SWilliam Wang      LSUOpType.amoswap_d -> M_XA_SWAP,
239024ee227SWilliam Wang      LSUOpType.amoadd_d  -> M_XA_ADD,
240024ee227SWilliam Wang      LSUOpType.amoxor_d  -> M_XA_XOR,
241024ee227SWilliam Wang      LSUOpType.amoand_d  -> M_XA_AND,
242024ee227SWilliam Wang      LSUOpType.amoor_d   -> M_XA_OR,
243024ee227SWilliam Wang      LSUOpType.amomin_d  -> M_XA_MIN,
244024ee227SWilliam Wang      LSUOpType.amomax_d  -> M_XA_MAX,
245024ee227SWilliam Wang      LSUOpType.amominu_d -> M_XA_MINU,
246024ee227SWilliam Wang      LSUOpType.amomaxu_d -> M_XA_MAXU
247024ee227SWilliam Wang    ))
24862cb71fbShappy-lx    pipe_req.miss := false.B
24962cb71fbShappy-lx    pipe_req.probe := false.B
25062cb71fbShappy-lx    pipe_req.probe_need_data := false.B
25162cb71fbShappy-lx    pipe_req.source := AMO_SOURCE.U
25262cb71fbShappy-lx    pipe_req.addr   := get_block_addr(paddr)
25362cb71fbShappy-lx    pipe_req.vaddr  := get_block_addr(in.src(0)) // vaddr
25462cb71fbShappy-lx    pipe_req.word_idx  := get_word(paddr)
2553b739f49SXuan Hu    pipe_req.amo_data  := genWdata(in.src(1), in.uop.fuOpType(1,0))
2563b739f49SXuan Hu    pipe_req.amo_mask  := genWmask(paddr, in.uop.fuOpType(1,0))
257024ee227SWilliam Wang
25862cb71fbShappy-lx    io.dcache.req.valid := Mux(
25962cb71fbShappy-lx      io.dcache.req.bits.cmd === M_XLR,
26062cb71fbShappy-lx      !io.dcache.block_lr, // block lr to survive in lr storm
26152180d7eShappy-lx      data_valid // wait until src(1) is ready
26262cb71fbShappy-lx    )
263024ee227SWilliam Wang
2644f39c746SYinan Xu    when(io.dcache.req.fire){
265024ee227SWilliam Wang      state := s_cache_resp
26662cb71fbShappy-lx      paddr_reg := paddr
26762cb71fbShappy-lx      data_reg := io.dcache.req.bits.amo_data
26862cb71fbShappy-lx      mask_reg := io.dcache.req.bits.amo_mask
2693b739f49SXuan Hu      fuop_reg := in.uop.fuOpType
270024ee227SWilliam Wang    }
271024ee227SWilliam Wang  }
272024ee227SWilliam Wang
27362cb71fbShappy-lx  val dcache_resp_data  = Reg(UInt())
27462cb71fbShappy-lx  val dcache_resp_id    = Reg(UInt())
27562cb71fbShappy-lx  val dcache_resp_error = Reg(Bool())
27662cb71fbShappy-lx
277024ee227SWilliam Wang  when (state === s_cache_resp) {
27862cb71fbShappy-lx    // when not miss
27962cb71fbShappy-lx    // everything is OK, simply send response back to sbuffer
28062cb71fbShappy-lx    // when miss and not replay
28162cb71fbShappy-lx    // wait for missQueue to handling miss and replaying our request
28262cb71fbShappy-lx    // when miss and replay
28362cb71fbShappy-lx    // req missed and fail to enter missQueue, manually replay it later
28462cb71fbShappy-lx    // TODO: add assertions:
28562cb71fbShappy-lx    // 1. add a replay delay counter?
28662cb71fbShappy-lx    // 2. when req gets into MissQueue, it should not miss any more
287935edac4STang Haojin    when(io.dcache.resp.fire) {
28862cb71fbShappy-lx      when(io.dcache.resp.bits.miss) {
28962cb71fbShappy-lx        when(io.dcache.resp.bits.replay) {
29062cb71fbShappy-lx          state := s_cache_req
29162cb71fbShappy-lx        }
29262cb71fbShappy-lx      } .otherwise {
29362cb71fbShappy-lx        dcache_resp_data := io.dcache.resp.bits.data
29462cb71fbShappy-lx        dcache_resp_id := io.dcache.resp.bits.id
29562cb71fbShappy-lx        dcache_resp_error := io.dcache.resp.bits.error
29662cb71fbShappy-lx        state := s_cache_resp_latch
29762cb71fbShappy-lx      }
29862cb71fbShappy-lx    }
29962cb71fbShappy-lx  }
30062cb71fbShappy-lx
30162cb71fbShappy-lx  when (state === s_cache_resp_latch) {
30262cb71fbShappy-lx    is_lrsc_valid :=  dcache_resp_id
303024ee227SWilliam Wang    val rdataSel = LookupTree(paddr(2, 0), List(
30462cb71fbShappy-lx      "b000".U -> dcache_resp_data(63, 0),
30562cb71fbShappy-lx      "b001".U -> dcache_resp_data(63, 8),
30662cb71fbShappy-lx      "b010".U -> dcache_resp_data(63, 16),
30762cb71fbShappy-lx      "b011".U -> dcache_resp_data(63, 24),
30862cb71fbShappy-lx      "b100".U -> dcache_resp_data(63, 32),
30962cb71fbShappy-lx      "b101".U -> dcache_resp_data(63, 40),
31062cb71fbShappy-lx      "b110".U -> dcache_resp_data(63, 48),
31162cb71fbShappy-lx      "b111".U -> dcache_resp_data(63, 56)
312024ee227SWilliam Wang    ))
313024ee227SWilliam Wang
3143b739f49SXuan Hu    resp_data_wire := LookupTree(in.uop.fuOpType, List(
315024ee227SWilliam Wang      LSUOpType.lr_w      -> SignExt(rdataSel(31, 0), XLEN),
31662cb71fbShappy-lx      LSUOpType.sc_w      -> dcache_resp_data,
317024ee227SWilliam Wang      LSUOpType.amoswap_w -> SignExt(rdataSel(31, 0), XLEN),
318024ee227SWilliam Wang      LSUOpType.amoadd_w  -> SignExt(rdataSel(31, 0), XLEN),
319024ee227SWilliam Wang      LSUOpType.amoxor_w  -> SignExt(rdataSel(31, 0), XLEN),
320024ee227SWilliam Wang      LSUOpType.amoand_w  -> SignExt(rdataSel(31, 0), XLEN),
321024ee227SWilliam Wang      LSUOpType.amoor_w   -> SignExt(rdataSel(31, 0), XLEN),
322024ee227SWilliam Wang      LSUOpType.amomin_w  -> SignExt(rdataSel(31, 0), XLEN),
323024ee227SWilliam Wang      LSUOpType.amomax_w  -> SignExt(rdataSel(31, 0), XLEN),
324024ee227SWilliam Wang      LSUOpType.amominu_w -> SignExt(rdataSel(31, 0), XLEN),
325024ee227SWilliam Wang      LSUOpType.amomaxu_w -> SignExt(rdataSel(31, 0), XLEN),
326024ee227SWilliam Wang
327024ee227SWilliam Wang      LSUOpType.lr_d      -> SignExt(rdataSel(63, 0), XLEN),
32862cb71fbShappy-lx      LSUOpType.sc_d      -> dcache_resp_data,
329024ee227SWilliam Wang      LSUOpType.amoswap_d -> SignExt(rdataSel(63, 0), XLEN),
330024ee227SWilliam Wang      LSUOpType.amoadd_d  -> SignExt(rdataSel(63, 0), XLEN),
331024ee227SWilliam Wang      LSUOpType.amoxor_d  -> SignExt(rdataSel(63, 0), XLEN),
332024ee227SWilliam Wang      LSUOpType.amoand_d  -> SignExt(rdataSel(63, 0), XLEN),
333024ee227SWilliam Wang      LSUOpType.amoor_d   -> SignExt(rdataSel(63, 0), XLEN),
334024ee227SWilliam Wang      LSUOpType.amomin_d  -> SignExt(rdataSel(63, 0), XLEN),
335024ee227SWilliam Wang      LSUOpType.amomax_d  -> SignExt(rdataSel(63, 0), XLEN),
336024ee227SWilliam Wang      LSUOpType.amominu_d -> SignExt(rdataSel(63, 0), XLEN),
337024ee227SWilliam Wang      LSUOpType.amomaxu_d -> SignExt(rdataSel(63, 0), XLEN)
338024ee227SWilliam Wang    ))
339024ee227SWilliam Wang
34062cb71fbShappy-lx    when (dcache_resp_error && io.csrCtrl.cache_error_enable) {
341026615fcSWilliam Wang      exceptionVec(loadAccessFault)  := isLr
342026615fcSWilliam Wang      exceptionVec(storeAccessFault) := !isLr
343026615fcSWilliam Wang      assert(!exceptionVec(loadAccessFault))
344026615fcSWilliam Wang      assert(!exceptionVec(storeAccessFault))
345026615fcSWilliam Wang    }
346026615fcSWilliam Wang
347f97664b3Swangkaifan    resp_data := resp_data_wire
348024ee227SWilliam Wang    state := s_finish
3494f39c746SYinan Xu    out_valid := true.B
350024ee227SWilliam Wang  }
351024ee227SWilliam Wang
3524f39c746SYinan Xu  io.out.valid := out_valid
3534f39c746SYinan Xu  XSError((state === s_finish) =/= out_valid, "out_valid reg error\n")
3544f39c746SYinan Xu  io.out.bits := DontCare
355024ee227SWilliam Wang  io.out.bits.uop := in.uop
3563b739f49SXuan Hu  io.out.bits.uop.exceptionVec := exceptionVec
357024ee227SWilliam Wang  io.out.bits.data := resp_data
358cff68e26SWilliam Wang  io.out.bits.debug.isMMIO := is_mmio
35907635e87Swangkaifan  io.out.bits.debug.paddr := paddr
3604f39c746SYinan Xu  when (io.out.fire) {
3613b739f49SXuan Hu    XSDebug("atomics writeback: pc %x data %x\n", io.out.bits.uop.pc, io.dcache.resp.bits.data)
362024ee227SWilliam Wang    state := s_invalid
3634f39c746SYinan Xu    out_valid := false.B
364024ee227SWilliam Wang  }
3654f39c746SYinan Xu
3664f39c746SYinan Xu  when (state === s_finish) {
36782d348fbSLemover    data_valid := false.B
368024ee227SWilliam Wang  }
369024ee227SWilliam Wang
370f4b2089aSYinan Xu  when (io.redirect.valid) {
371024ee227SWilliam Wang    atom_override_xtval := false.B
372024ee227SWilliam Wang  }
3738a5bdd64Swangkaifan
374692e2fafSHuijin Li  /*
375bbd4b852SWilliam Wang  // atomic trigger
376bbd4b852SWilliam Wang  val csrCtrl = io.csrCtrl
377f7af4c74Schengguanghui  val tdata = Reg(Vec(TriggerNum, new MatchTriggerIO))
378f7af4c74Schengguanghui  val tEnableVec = RegInit(VecInit(Seq.fill(TriggerNum)(false.B)))
379f7af4c74Schengguanghui  tEnableVec := csrCtrl.mem_trigger.tEnableVec
380f7af4c74Schengguanghui  when(csrCtrl.mem_trigger.tUpdate.valid) {
381f7af4c74Schengguanghui    tdata(csrCtrl.mem_trigger.tUpdate.bits.addr) := csrCtrl.mem_trigger.tUpdate.bits.tdata
382bbd4b852SWilliam Wang  }
383bbd4b852SWilliam Wang
38447e7896cSchengguanghui  val backendTriggerTimingVec = VecInit(tdata.map(_.timing))
38547e7896cSchengguanghui  val backendTriggerChainVec = VecInit(tdata.map(_.chain))
386f7af4c74Schengguanghui  val backendTriggerHitVec = WireInit(VecInit(Seq.fill(TriggerNum)(false.B)))
38747e7896cSchengguanghui  val backendTriggerCanFireVec = RegInit(VecInit(Seq.fill(TriggerNum)(false.B)))
388f7af4c74Schengguanghui
389bbd4b852SWilliam Wang  when(state === s_cache_req) {
390bbd4b852SWilliam Wang    // store trigger
391f7af4c74Schengguanghui    val store_hit = Wire(Vec(TriggerNum, Bool()))
392f7af4c74Schengguanghui    for (j <- 0 until TriggerNum) {
393f7af4c74Schengguanghui      store_hit(j) := !tdata(j).select && TriggerCmp(
394bbd4b852SWilliam Wang        vaddr,
395f7af4c74Schengguanghui        tdata(j).tdata2,
396f7af4c74Schengguanghui        tdata(j).matchType,
397f7af4c74Schengguanghui        tEnableVec(j) && tdata(j).store
398bbd4b852SWilliam Wang      )
399bbd4b852SWilliam Wang    }
400bbd4b852SWilliam Wang    // load trigger
401f7af4c74Schengguanghui    val load_hit = Wire(Vec(TriggerNum, Bool()))
402f7af4c74Schengguanghui    for (j <- 0 until TriggerNum) {
403f7af4c74Schengguanghui      load_hit(j) := !tdata(j).select && TriggerCmp(
404bbd4b852SWilliam Wang        vaddr,
405f7af4c74Schengguanghui        tdata(j).tdata2,
406f7af4c74Schengguanghui        tdata(j).matchType,
407f7af4c74Schengguanghui        tEnableVec(j) && tdata(j).load
408bbd4b852SWilliam Wang      )
409bbd4b852SWilliam Wang    }
410f7af4c74Schengguanghui    backendTriggerHitVec := store_hit.zip(load_hit).map { case (sh, lh) => sh || lh }
411f7af4c74Schengguanghui    // triggerCanFireVec will update at T+1
41247e7896cSchengguanghui    TriggerCheckCanFire(TriggerNum, backendTriggerCanFireVec, backendTriggerHitVec, backendTriggerTimingVec, backendTriggerChainVec)
413bbd4b852SWilliam Wang  }
414bbd4b852SWilliam Wang
415bbd4b852SWilliam Wang  // addr trigger do cmp at s_cache_req
416bbd4b852SWilliam Wang  // trigger result is used at s_finish
417bbd4b852SWilliam Wang  // thus we can delay it safely
41847e7896cSchengguanghui  io.out.bits.uop.trigger.backendHit := backendTriggerHitVec
41947e7896cSchengguanghui  io.out.bits.uop.trigger.backendCanFire := backendTriggerCanFireVec
420bbd4b852SWilliam Wang
421692e2fafSHuijin Li  */
422692e2fafSHuijin Li
4231545277aSYinan Xu  if (env.EnableDifftest) {
4247d45a146SYinan Xu    val difftest = DifftestModule(new DiffAtomicEvent)
4257d45a146SYinan Xu    difftest.coreid := io.hartId
4267d45a146SYinan Xu    difftest.valid  := state === s_cache_resp_latch
4277d45a146SYinan Xu    difftest.addr   := paddr_reg
4287d45a146SYinan Xu    difftest.data   := data_reg
4297d45a146SYinan Xu    difftest.mask   := mask_reg
4307d45a146SYinan Xu    difftest.fuop   := fuop_reg
4317d45a146SYinan Xu    difftest.out    := resp_data_wire
4328a5bdd64Swangkaifan  }
433e13d224aSYinan Xu
434e13d224aSYinan Xu  if (env.EnableDifftest || env.AlwaysBasicDiff) {
435e13d224aSYinan Xu    val uop = io.out.bits.uop
4367d45a146SYinan Xu    val difftest = DifftestModule(new DiffLrScEvent)
4377d45a146SYinan Xu    difftest.coreid := io.hartId
4387d45a146SYinan Xu    difftest.valid := io.out.fire &&
4393b739f49SXuan Hu      (uop.fuOpType === LSUOpType.sc_d || uop.fuOpType === LSUOpType.sc_w)
4407d45a146SYinan Xu    difftest.success := is_lrsc_valid
441e13d224aSYinan Xu  }
442024ee227SWilliam Wang}
443