1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17024ee227SWilliam Wangpackage xiangshan.mem 18024ee227SWilliam Wang 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 20024ee227SWilliam Wangimport chisel3._ 21024ee227SWilliam Wangimport chisel3.util._ 22024ee227SWilliam Wangimport utils._ 23024ee227SWilliam Wangimport xiangshan._ 246786cfb7SWilliam Wangimport xiangshan.cache.{AtomicWordIO, MemoryOpConstants} 25ca2f90a6SLemoverimport xiangshan.cache.mmu.{TlbCmd, TlbRequestIO} 262225d46eSJiawei Linimport difftest._ 276ab6918fSYinan Xuimport xiangshan.ExceptionNO._ 28ca2f90a6SLemoverimport xiangshan.backend.fu.PMPRespBundle 29024ee227SWilliam Wang 302225d46eSJiawei Linclass AtomicsUnit(implicit p: Parameters) extends XSModule with MemoryOpConstants{ 31024ee227SWilliam Wang val io = IO(new Bundle() { 325668a921SJiawei Lin val hartId = Input(UInt(8.W)) 33024ee227SWilliam Wang val in = Flipped(Decoupled(new ExuInput)) 346ab6918fSYinan Xu val storeDataIn = Flipped(Valid(new ExuOutput)) // src2 from rs 35024ee227SWilliam Wang val out = Decoupled(new ExuOutput) 366786cfb7SWilliam Wang val dcache = new AtomicWordIO 37024ee227SWilliam Wang val dtlb = new TlbRequestIO 38ca2f90a6SLemover val pmpResp = Flipped(new PMPRespBundle()) 3964e8d8bdSZhangZifei val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 40024ee227SWilliam Wang val flush_sbuffer = new SbufferFlushBundle 41d87b76aaSWilliam Wang val feedbackSlow = ValidIO(new RSFeedback) 42024ee227SWilliam Wang val redirect = Flipped(ValidIO(new Redirect)) 4311131ea4SYinan Xu val exceptionAddr = ValidIO(UInt(VAddrBits.W)) 44026615fcSWilliam Wang val csrCtrl = Flipped(new CustomCSRCtrlIO) 45024ee227SWilliam Wang }) 46024ee227SWilliam Wang 47024ee227SWilliam Wang //------------------------------------------------------- 48024ee227SWilliam Wang // Atomics Memory Accsess FSM 49024ee227SWilliam Wang //------------------------------------------------------- 50ca2f90a6SLemover val s_invalid :: s_tlb :: s_pm :: s_flush_sbuffer_req :: s_flush_sbuffer_resp :: s_cache_req :: s_cache_resp :: s_finish :: Nil = Enum(8) 51024ee227SWilliam Wang val state = RegInit(s_invalid) 52*4f39c746SYinan Xu val out_valid = RegInit(false.B) 531b7adedcSWilliam Wang val data_valid = RegInit(false.B) 54024ee227SWilliam Wang val in = Reg(new ExuInput()) 550d045bd0SYinan Xu val exceptionVec = RegInit(0.U.asTypeOf(ExceptionVec())) 56024ee227SWilliam Wang val atom_override_xtval = RegInit(false.B) 57bbd4b852SWilliam Wang val isLr = in.uop.ctrl.fuOpType === LSUOpType.lr_w || in.uop.ctrl.fuOpType === LSUOpType.lr_d 58024ee227SWilliam Wang // paddr after translation 59024ee227SWilliam Wang val paddr = Reg(UInt()) 60bbd4b852SWilliam Wang val vaddr = in.src(0) 61cff68e26SWilliam Wang val is_mmio = Reg(Bool()) 62cba0a7e0SLemover // pmp check 63cba0a7e0SLemover val static_pm = Reg(Valid(Bool())) // valid for static, bits for mmio 64024ee227SWilliam Wang // dcache response data 65024ee227SWilliam Wang val resp_data = Reg(UInt()) 66f97664b3Swangkaifan val resp_data_wire = WireInit(0.U) 67024ee227SWilliam Wang val is_lrsc_valid = Reg(Bool()) 68024ee227SWilliam Wang 69bbd4b852SWilliam Wang 708a5bdd64Swangkaifan // Difftest signals 718a5bdd64Swangkaifan val paddr_reg = Reg(UInt(64.W)) 728a5bdd64Swangkaifan val data_reg = Reg(UInt(64.W)) 738a5bdd64Swangkaifan val mask_reg = Reg(UInt(8.W)) 74f97664b3Swangkaifan val fuop_reg = Reg(UInt(8.W)) 758a5bdd64Swangkaifan 7611131ea4SYinan Xu io.exceptionAddr.valid := atom_override_xtval 772bd5334dSYinan Xu io.exceptionAddr.bits := in.src(0) 78024ee227SWilliam Wang 79024ee227SWilliam Wang // assign default value to output signals 80024ee227SWilliam Wang io.in.ready := false.B 81024ee227SWilliam Wang 82024ee227SWilliam Wang io.dcache.req.valid := false.B 83024ee227SWilliam Wang io.dcache.req.bits := DontCare 84024ee227SWilliam Wang io.dcache.resp.ready := false.B 85024ee227SWilliam Wang 86024ee227SWilliam Wang io.dtlb.req.valid := false.B 87024ee227SWilliam Wang io.dtlb.req.bits := DontCare 889930e66fSLemover io.dtlb.resp.ready := true.B 89024ee227SWilliam Wang 90024ee227SWilliam Wang io.flush_sbuffer.valid := false.B 91024ee227SWilliam Wang 92024ee227SWilliam Wang XSDebug("state: %d\n", state) 93024ee227SWilliam Wang 94024ee227SWilliam Wang when (state === s_invalid) { 95024ee227SWilliam Wang io.in.ready := true.B 96*4f39c746SYinan Xu when (io.in.fire) { 97024ee227SWilliam Wang in := io.in.bits 982bd5334dSYinan Xu in.src(1) := in.src(1) // leave src2 unchanged 9982d348fbSLemover state := s_tlb 1001b7adedcSWilliam Wang } 10182d348fbSLemover } 10282d348fbSLemover 103*4f39c746SYinan Xu when (io.storeDataIn.fire) { 1042bd5334dSYinan Xu in.src(1) := io.storeDataIn.bits.data 1051b7adedcSWilliam Wang data_valid := true.B 1061b7adedcSWilliam Wang } 107024ee227SWilliam Wang 108*4f39c746SYinan Xu assert(!(io.storeDataIn.fire && data_valid), "atomic unit re-receive data") 1091b7adedcSWilliam Wang 110024ee227SWilliam Wang // Send TLB feedback to store issue queue 111024ee227SWilliam Wang // we send feedback right after we receives request 112024ee227SWilliam Wang // also, we always treat amo as tlb hit 113024ee227SWilliam Wang // since we will continue polling tlb all by ourself 114d87b76aaSWilliam Wang io.feedbackSlow.valid := RegNext(RegNext(io.in.valid)) 115d87b76aaSWilliam Wang io.feedbackSlow.bits.hit := true.B 116d87b76aaSWilliam Wang io.feedbackSlow.bits.rsIdx := RegEnable(io.rsIdx, io.in.valid) 117d87b76aaSWilliam Wang io.feedbackSlow.bits.flushState := DontCare 118d87b76aaSWilliam Wang io.feedbackSlow.bits.sourceType := DontCare 119c7160cd3SWilliam Wang io.feedbackSlow.bits.dataInvalidSqIdx := DontCare 120024ee227SWilliam Wang 121024ee227SWilliam Wang // tlb translation, manipulating signals && deal with exception 122024ee227SWilliam Wang when (state === s_tlb) { 123024ee227SWilliam Wang // send req to dtlb 124024ee227SWilliam Wang // keep firing until tlb hit 125024ee227SWilliam Wang io.dtlb.req.valid := true.B 1262bd5334dSYinan Xu io.dtlb.req.bits.vaddr := in.src(0) 127024ee227SWilliam Wang val is_lr = in.uop.ctrl.fuOpType === LSUOpType.lr_w || in.uop.ctrl.fuOpType === LSUOpType.lr_d 128cff68e26SWilliam Wang io.dtlb.req.bits.cmd := Mux(is_lr, TlbCmd.atom_read, TlbCmd.atom_write) 129f1fe8698SLemover io.dtlb.req.bits.debug.robIdx := in.uop.robIdx 130024ee227SWilliam Wang io.dtlb.req.bits.debug.pc := in.uop.cf.pc 131ee46cd6eSLemover io.dtlb.req.bits.debug.isFirstIssue := false.B 132024ee227SWilliam Wang 133e9092fe2SLemover when(io.dtlb.resp.fire){ 134e9092fe2SLemover paddr := io.dtlb.resp.bits.paddr 135024ee227SWilliam Wang // exception handling 136024ee227SWilliam Wang val addrAligned = LookupTree(in.uop.ctrl.fuOpType(1,0), List( 137024ee227SWilliam Wang "b00".U -> true.B, //b 1382bd5334dSYinan Xu "b01".U -> (in.src(0)(0) === 0.U), //h 1392bd5334dSYinan Xu "b10".U -> (in.src(0)(1,0) === 0.U), //w 1402bd5334dSYinan Xu "b11".U -> (in.src(0)(2,0) === 0.U) //d 141024ee227SWilliam Wang )) 1420d045bd0SYinan Xu exceptionVec(storeAddrMisaligned) := !addrAligned 1430d045bd0SYinan Xu exceptionVec(storePageFault) := io.dtlb.resp.bits.excp.pf.st 1440d045bd0SYinan Xu exceptionVec(loadPageFault) := io.dtlb.resp.bits.excp.pf.ld 145a8e04b1dSYinan Xu exceptionVec(storeAccessFault) := io.dtlb.resp.bits.excp.af.st 146a8e04b1dSYinan Xu exceptionVec(loadAccessFault) := io.dtlb.resp.bits.excp.af.ld 147cba0a7e0SLemover static_pm := io.dtlb.resp.bits.static_pm 148e9092fe2SLemover 149e9092fe2SLemover when (!io.dtlb.resp.bits.miss) { 150e9092fe2SLemover when (!addrAligned) { 151e9092fe2SLemover // NOTE: when addrAligned, do not need to wait tlb actually 152e9092fe2SLemover // check for miss aligned exceptions, tlb exception are checked next cycle for timing 153024ee227SWilliam Wang // if there are exceptions, no need to execute it 154024ee227SWilliam Wang state := s_finish 155*4f39c746SYinan Xu out_valid := true.B 156024ee227SWilliam Wang atom_override_xtval := true.B 157024ee227SWilliam Wang } .otherwise { 158ca2f90a6SLemover state := s_pm 159024ee227SWilliam Wang } 160024ee227SWilliam Wang } 161024ee227SWilliam Wang } 162e9092fe2SLemover } 163024ee227SWilliam Wang 164ca2f90a6SLemover when (state === s_pm) { 165cba0a7e0SLemover val pmp = WireInit(io.pmpResp) 166cba0a7e0SLemover when (static_pm.valid) { 167cba0a7e0SLemover pmp.ld := false.B 168cba0a7e0SLemover pmp.st := false.B 169cba0a7e0SLemover pmp.instr := false.B 170cba0a7e0SLemover pmp.mmio := static_pm.bits 171cba0a7e0SLemover } 172cba0a7e0SLemover is_mmio := pmp.mmio 173e9092fe2SLemover // NOTE: only handle load/store exception here, if other exception happens, don't send here 174e9092fe2SLemover val exception_va = exceptionVec(storePageFault) || exceptionVec(loadPageFault) || 175e9092fe2SLemover exceptionVec(storeAccessFault) || exceptionVec(loadAccessFault) 176cba0a7e0SLemover val exception_pa = pmp.st 177e9092fe2SLemover when (exception_va || exception_pa) { 178ca2f90a6SLemover state := s_finish 179*4f39c746SYinan Xu out_valid := true.B 180ca2f90a6SLemover atom_override_xtval := true.B 181ca2f90a6SLemover }.otherwise { 182ca2f90a6SLemover state := s_flush_sbuffer_req 183ca2f90a6SLemover } 184ca2f90a6SLemover } 185024ee227SWilliam Wang 186024ee227SWilliam Wang when (state === s_flush_sbuffer_req) { 187024ee227SWilliam Wang io.flush_sbuffer.valid := true.B 188024ee227SWilliam Wang state := s_flush_sbuffer_resp 189024ee227SWilliam Wang } 190024ee227SWilliam Wang 191024ee227SWilliam Wang when (state === s_flush_sbuffer_resp) { 192024ee227SWilliam Wang when (io.flush_sbuffer.empty) { 193024ee227SWilliam Wang state := s_cache_req 194024ee227SWilliam Wang } 195024ee227SWilliam Wang } 196024ee227SWilliam Wang 197024ee227SWilliam Wang when (state === s_cache_req) { 198024ee227SWilliam Wang io.dcache.req.valid := true.B 199024ee227SWilliam Wang io.dcache.req.bits.cmd := LookupTree(in.uop.ctrl.fuOpType, List( 200024ee227SWilliam Wang LSUOpType.lr_w -> M_XLR, 201024ee227SWilliam Wang LSUOpType.sc_w -> M_XSC, 202024ee227SWilliam Wang LSUOpType.amoswap_w -> M_XA_SWAP, 203024ee227SWilliam Wang LSUOpType.amoadd_w -> M_XA_ADD, 204024ee227SWilliam Wang LSUOpType.amoxor_w -> M_XA_XOR, 205024ee227SWilliam Wang LSUOpType.amoand_w -> M_XA_AND, 206024ee227SWilliam Wang LSUOpType.amoor_w -> M_XA_OR, 207024ee227SWilliam Wang LSUOpType.amomin_w -> M_XA_MIN, 208024ee227SWilliam Wang LSUOpType.amomax_w -> M_XA_MAX, 209024ee227SWilliam Wang LSUOpType.amominu_w -> M_XA_MINU, 210024ee227SWilliam Wang LSUOpType.amomaxu_w -> M_XA_MAXU, 211024ee227SWilliam Wang 212024ee227SWilliam Wang LSUOpType.lr_d -> M_XLR, 213024ee227SWilliam Wang LSUOpType.sc_d -> M_XSC, 214024ee227SWilliam Wang LSUOpType.amoswap_d -> M_XA_SWAP, 215024ee227SWilliam Wang LSUOpType.amoadd_d -> M_XA_ADD, 216024ee227SWilliam Wang LSUOpType.amoxor_d -> M_XA_XOR, 217024ee227SWilliam Wang LSUOpType.amoand_d -> M_XA_AND, 218024ee227SWilliam Wang LSUOpType.amoor_d -> M_XA_OR, 219024ee227SWilliam Wang LSUOpType.amomin_d -> M_XA_MIN, 220024ee227SWilliam Wang LSUOpType.amomax_d -> M_XA_MAX, 221024ee227SWilliam Wang LSUOpType.amominu_d -> M_XA_MINU, 222024ee227SWilliam Wang LSUOpType.amomaxu_d -> M_XA_MAXU 223024ee227SWilliam Wang )) 224024ee227SWilliam Wang 225024ee227SWilliam Wang io.dcache.req.bits.addr := paddr 2261f0e2dc7SJiawei Lin io.dcache.req.bits.vaddr := in.src(0) // vaddr 2272bd5334dSYinan Xu io.dcache.req.bits.data := genWdata(in.src(1), in.uop.ctrl.fuOpType(1,0)) 228024ee227SWilliam Wang // TODO: atomics do need mask: fix mask 229024ee227SWilliam Wang io.dcache.req.bits.mask := genWmask(paddr, in.uop.ctrl.fuOpType(1,0)) 230743bc277SAllen io.dcache.req.bits.id := DontCare 231024ee227SWilliam Wang 232*4f39c746SYinan Xu when(io.dcache.req.fire){ 233024ee227SWilliam Wang state := s_cache_resp 2348a5bdd64Swangkaifan paddr_reg := io.dcache.req.bits.addr 2358a5bdd64Swangkaifan data_reg := io.dcache.req.bits.data 2368a5bdd64Swangkaifan mask_reg := io.dcache.req.bits.mask 237f97664b3Swangkaifan fuop_reg := in.uop.ctrl.fuOpType 238024ee227SWilliam Wang } 239024ee227SWilliam Wang } 240024ee227SWilliam Wang 241024ee227SWilliam Wang when (state === s_cache_resp) { 24282d348fbSLemover io.dcache.resp.ready := data_valid 243*4f39c746SYinan Xu when(io.dcache.resp.fire) { 244743bc277SAllen is_lrsc_valid := io.dcache.resp.bits.id 245024ee227SWilliam Wang val rdata = io.dcache.resp.bits.data 246024ee227SWilliam Wang val rdataSel = LookupTree(paddr(2, 0), List( 247024ee227SWilliam Wang "b000".U -> rdata(63, 0), 248024ee227SWilliam Wang "b001".U -> rdata(63, 8), 249024ee227SWilliam Wang "b010".U -> rdata(63, 16), 250024ee227SWilliam Wang "b011".U -> rdata(63, 24), 251024ee227SWilliam Wang "b100".U -> rdata(63, 32), 252024ee227SWilliam Wang "b101".U -> rdata(63, 40), 253024ee227SWilliam Wang "b110".U -> rdata(63, 48), 254024ee227SWilliam Wang "b111".U -> rdata(63, 56) 255024ee227SWilliam Wang )) 256024ee227SWilliam Wang 257f97664b3Swangkaifan resp_data_wire := LookupTree(in.uop.ctrl.fuOpType, List( 258024ee227SWilliam Wang LSUOpType.lr_w -> SignExt(rdataSel(31, 0), XLEN), 2597962cc88SWilliam Wang LSUOpType.sc_w -> rdata, 260024ee227SWilliam Wang LSUOpType.amoswap_w -> SignExt(rdataSel(31, 0), XLEN), 261024ee227SWilliam Wang LSUOpType.amoadd_w -> SignExt(rdataSel(31, 0), XLEN), 262024ee227SWilliam Wang LSUOpType.amoxor_w -> SignExt(rdataSel(31, 0), XLEN), 263024ee227SWilliam Wang LSUOpType.amoand_w -> SignExt(rdataSel(31, 0), XLEN), 264024ee227SWilliam Wang LSUOpType.amoor_w -> SignExt(rdataSel(31, 0), XLEN), 265024ee227SWilliam Wang LSUOpType.amomin_w -> SignExt(rdataSel(31, 0), XLEN), 266024ee227SWilliam Wang LSUOpType.amomax_w -> SignExt(rdataSel(31, 0), XLEN), 267024ee227SWilliam Wang LSUOpType.amominu_w -> SignExt(rdataSel(31, 0), XLEN), 268024ee227SWilliam Wang LSUOpType.amomaxu_w -> SignExt(rdataSel(31, 0), XLEN), 269024ee227SWilliam Wang 270024ee227SWilliam Wang LSUOpType.lr_d -> SignExt(rdataSel(63, 0), XLEN), 2717962cc88SWilliam Wang LSUOpType.sc_d -> rdata, 272024ee227SWilliam Wang LSUOpType.amoswap_d -> SignExt(rdataSel(63, 0), XLEN), 273024ee227SWilliam Wang LSUOpType.amoadd_d -> SignExt(rdataSel(63, 0), XLEN), 274024ee227SWilliam Wang LSUOpType.amoxor_d -> SignExt(rdataSel(63, 0), XLEN), 275024ee227SWilliam Wang LSUOpType.amoand_d -> SignExt(rdataSel(63, 0), XLEN), 276024ee227SWilliam Wang LSUOpType.amoor_d -> SignExt(rdataSel(63, 0), XLEN), 277024ee227SWilliam Wang LSUOpType.amomin_d -> SignExt(rdataSel(63, 0), XLEN), 278024ee227SWilliam Wang LSUOpType.amomax_d -> SignExt(rdataSel(63, 0), XLEN), 279024ee227SWilliam Wang LSUOpType.amominu_d -> SignExt(rdataSel(63, 0), XLEN), 280024ee227SWilliam Wang LSUOpType.amomaxu_d -> SignExt(rdataSel(63, 0), XLEN) 281024ee227SWilliam Wang )) 282024ee227SWilliam Wang 283026615fcSWilliam Wang when (io.dcache.resp.bits.error && io.csrCtrl.cache_error_enable) { 284026615fcSWilliam Wang exceptionVec(loadAccessFault) := isLr 285026615fcSWilliam Wang exceptionVec(storeAccessFault) := !isLr 286026615fcSWilliam Wang assert(!exceptionVec(loadAccessFault)) 287026615fcSWilliam Wang assert(!exceptionVec(storeAccessFault)) 288026615fcSWilliam Wang } 289026615fcSWilliam Wang 290f97664b3Swangkaifan resp_data := resp_data_wire 291024ee227SWilliam Wang state := s_finish 292*4f39c746SYinan Xu out_valid := true.B 293024ee227SWilliam Wang } 294024ee227SWilliam Wang } 295024ee227SWilliam Wang 296*4f39c746SYinan Xu io.out.valid := out_valid 297*4f39c746SYinan Xu XSError((state === s_finish) =/= out_valid, "out_valid reg error\n") 298*4f39c746SYinan Xu io.out.bits := DontCare 299024ee227SWilliam Wang io.out.bits.uop := in.uop 3000d045bd0SYinan Xu io.out.bits.uop.cf.exceptionVec := exceptionVec 301024ee227SWilliam Wang io.out.bits.data := resp_data 302024ee227SWilliam Wang io.out.bits.redirectValid := false.B 303cff68e26SWilliam Wang io.out.bits.debug.isMMIO := is_mmio 30407635e87Swangkaifan io.out.bits.debug.paddr := paddr 305*4f39c746SYinan Xu when (io.out.fire) { 306024ee227SWilliam Wang XSDebug("atomics writeback: pc %x data %x\n", io.out.bits.uop.cf.pc, io.dcache.resp.bits.data) 307024ee227SWilliam Wang state := s_invalid 308*4f39c746SYinan Xu out_valid := false.B 309024ee227SWilliam Wang } 310*4f39c746SYinan Xu 311*4f39c746SYinan Xu when (state === s_finish) { 31282d348fbSLemover data_valid := false.B 313024ee227SWilliam Wang } 314024ee227SWilliam Wang 315f4b2089aSYinan Xu when (io.redirect.valid) { 316024ee227SWilliam Wang atom_override_xtval := false.B 317024ee227SWilliam Wang } 3188a5bdd64Swangkaifan 319bbd4b852SWilliam Wang // atomic trigger 320bbd4b852SWilliam Wang val csrCtrl = io.csrCtrl 321bbd4b852SWilliam Wang val tdata = Reg(Vec(6, new MatchTriggerIO)) 322bbd4b852SWilliam Wang val tEnable = RegInit(VecInit(Seq.fill(6)(false.B))) 323bbd4b852SWilliam Wang val en = csrCtrl.trigger_enable 324bbd4b852SWilliam Wang tEnable := VecInit(en(2), en (3), en(7), en(4), en(5), en(9)) 325bbd4b852SWilliam Wang when(csrCtrl.mem_trigger.t.valid) { 326bbd4b852SWilliam Wang tdata(csrCtrl.mem_trigger.t.bits.addr) := csrCtrl.mem_trigger.t.bits.tdata 327bbd4b852SWilliam Wang } 328bbd4b852SWilliam Wang val lTriggerMapping = Map(0 -> 2, 1 -> 3, 2 -> 5) 329bbd4b852SWilliam Wang val sTriggerMapping = Map(0 -> 0, 1 -> 1, 2 -> 4) 330bbd4b852SWilliam Wang 331bbd4b852SWilliam Wang val backendTriggerHitReg = Reg(Vec(6, Bool())) 332bbd4b852SWilliam Wang backendTriggerHitReg := VecInit(Seq.fill(6)(false.B)) 333bbd4b852SWilliam Wang 334bbd4b852SWilliam Wang when(state === s_cache_req){ 335bbd4b852SWilliam Wang // store trigger 336bbd4b852SWilliam Wang val store_hit = Wire(Vec(3, Bool())) 337bbd4b852SWilliam Wang for (j <- 0 until 3) { 338bbd4b852SWilliam Wang store_hit(j) := !tdata(sTriggerMapping(j)).select && TriggerCmp( 339bbd4b852SWilliam Wang vaddr, 340bbd4b852SWilliam Wang tdata(sTriggerMapping(j)).tdata2, 341bbd4b852SWilliam Wang tdata(sTriggerMapping(j)).matchType, 342bbd4b852SWilliam Wang tEnable(sTriggerMapping(j)) 343bbd4b852SWilliam Wang ) 344bbd4b852SWilliam Wang backendTriggerHitReg(sTriggerMapping(j)) := store_hit(j) 345bbd4b852SWilliam Wang } 346bbd4b852SWilliam Wang 347bbd4b852SWilliam Wang when(tdata(0).chain) { 348bbd4b852SWilliam Wang backendTriggerHitReg(0) := store_hit(0) && store_hit(1) 349bbd4b852SWilliam Wang backendTriggerHitReg(1) := store_hit(0) && store_hit(1) 350bbd4b852SWilliam Wang } 351bbd4b852SWilliam Wang 352bbd4b852SWilliam Wang when(!in.uop.cf.trigger.backendEn(0)) { 353bbd4b852SWilliam Wang backendTriggerHitReg(4) := false.B 354bbd4b852SWilliam Wang } 355bbd4b852SWilliam Wang 356bbd4b852SWilliam Wang // load trigger 357bbd4b852SWilliam Wang val load_hit = Wire(Vec(3, Bool())) 358bbd4b852SWilliam Wang for (j <- 0 until 3) { 359bbd4b852SWilliam Wang 360bbd4b852SWilliam Wang val addrHit = TriggerCmp( 361bbd4b852SWilliam Wang vaddr, 362bbd4b852SWilliam Wang tdata(lTriggerMapping(j)).tdata2, 363bbd4b852SWilliam Wang tdata(lTriggerMapping(j)).matchType, 364bbd4b852SWilliam Wang tEnable(lTriggerMapping(j)) 365bbd4b852SWilliam Wang ) 366bbd4b852SWilliam Wang load_hit(j) := addrHit && !tdata(lTriggerMapping(j)).select 367bbd4b852SWilliam Wang backendTriggerHitReg(lTriggerMapping(j)) := load_hit(j) 368bbd4b852SWilliam Wang } 369bbd4b852SWilliam Wang when(tdata(2).chain) { 370bbd4b852SWilliam Wang backendTriggerHitReg(2) := load_hit(0) && load_hit(1) 371bbd4b852SWilliam Wang backendTriggerHitReg(3) := load_hit(0) && load_hit(1) 372bbd4b852SWilliam Wang } 373bbd4b852SWilliam Wang when(!in.uop.cf.trigger.backendEn(1)) { 374bbd4b852SWilliam Wang backendTriggerHitReg(5) := false.B 375bbd4b852SWilliam Wang } 376bbd4b852SWilliam Wang } 377bbd4b852SWilliam Wang 378bbd4b852SWilliam Wang // addr trigger do cmp at s_cache_req 379bbd4b852SWilliam Wang // trigger result is used at s_finish 380bbd4b852SWilliam Wang // thus we can delay it safely 381bbd4b852SWilliam Wang io.out.bits.uop.cf.trigger.backendHit := VecInit(Seq.fill(6)(false.B)) 382bbd4b852SWilliam Wang when(isLr){ 383bbd4b852SWilliam Wang // enable load trigger 384bbd4b852SWilliam Wang io.out.bits.uop.cf.trigger.backendHit(2) := backendTriggerHitReg(2) 385bbd4b852SWilliam Wang io.out.bits.uop.cf.trigger.backendHit(3) := backendTriggerHitReg(3) 386bbd4b852SWilliam Wang io.out.bits.uop.cf.trigger.backendHit(5) := backendTriggerHitReg(5) 387bbd4b852SWilliam Wang }.otherwise{ 388bbd4b852SWilliam Wang // enable store trigger 389bbd4b852SWilliam Wang io.out.bits.uop.cf.trigger.backendHit(0) := backendTriggerHitReg(0) 390bbd4b852SWilliam Wang io.out.bits.uop.cf.trigger.backendHit(1) := backendTriggerHitReg(1) 391bbd4b852SWilliam Wang io.out.bits.uop.cf.trigger.backendHit(4) := backendTriggerHitReg(4) 392bbd4b852SWilliam Wang } 393bbd4b852SWilliam Wang 3941545277aSYinan Xu if (env.EnableDifftest) { 3952225d46eSJiawei Lin val difftest = Module(new DifftestAtomicEvent) 3962225d46eSJiawei Lin difftest.io.clock := clock 3975668a921SJiawei Lin difftest.io.coreid := io.hartId 398*4f39c746SYinan Xu difftest.io.atomicResp := io.dcache.resp.fire 3992225d46eSJiawei Lin difftest.io.atomicAddr := paddr_reg 4002225d46eSJiawei Lin difftest.io.atomicData := data_reg 4012225d46eSJiawei Lin difftest.io.atomicMask := mask_reg 4022225d46eSJiawei Lin difftest.io.atomicFuop := fuop_reg 4032225d46eSJiawei Lin difftest.io.atomicOut := resp_data_wire 4048a5bdd64Swangkaifan } 405e13d224aSYinan Xu 406e13d224aSYinan Xu if (env.EnableDifftest || env.AlwaysBasicDiff) { 407e13d224aSYinan Xu val uop = io.out.bits.uop 408e13d224aSYinan Xu val difftest = Module(new DifftestLrScEvent) 409e13d224aSYinan Xu difftest.io.clock := clock 410e13d224aSYinan Xu difftest.io.coreid := io.hartId 411e13d224aSYinan Xu difftest.io.valid := io.out.fire && 412e13d224aSYinan Xu (uop.ctrl.fuOpType === LSUOpType.sc_d || uop.ctrl.fuOpType === LSUOpType.sc_w) 413e13d224aSYinan Xu difftest.io.success := is_lrsc_valid 414e13d224aSYinan Xu } 415024ee227SWilliam Wang} 416