1024ee227SWilliam Wangpackage xiangshan.mem 2024ee227SWilliam Wang 3*2225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 4024ee227SWilliam Wangimport chisel3._ 5024ee227SWilliam Wangimport chisel3.util._ 6024ee227SWilliam Wangimport utils._ 7024ee227SWilliam Wangimport xiangshan._ 8024ee227SWilliam Wangimport xiangshan.cache.{DCacheWordIO, TlbRequestIO, TlbCmd, MemoryOpConstants} 9*2225d46eSJiawei Linimport difftest._ 10024ee227SWilliam Wang 11*2225d46eSJiawei Linclass AtomicsUnit(implicit p: Parameters) extends XSModule with MemoryOpConstants{ 12024ee227SWilliam Wang val io = IO(new Bundle() { 13024ee227SWilliam Wang val in = Flipped(Decoupled(new ExuInput)) 14024ee227SWilliam Wang val out = Decoupled(new ExuOutput) 15024ee227SWilliam Wang val dcache = new DCacheWordIO 16024ee227SWilliam Wang val dtlb = new TlbRequestIO 1764e8d8bdSZhangZifei val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 18024ee227SWilliam Wang val flush_sbuffer = new SbufferFlushBundle 19024ee227SWilliam Wang val tlbFeedback = ValidIO(new TlbFeedback) 20024ee227SWilliam Wang val redirect = Flipped(ValidIO(new Redirect)) 212d7c7105SYinan Xu val flush = Input(Bool()) 2211131ea4SYinan Xu val exceptionAddr = ValidIO(UInt(VAddrBits.W)) 23024ee227SWilliam Wang }) 24024ee227SWilliam Wang 25024ee227SWilliam Wang //------------------------------------------------------- 26024ee227SWilliam Wang // Atomics Memory Accsess FSM 27024ee227SWilliam Wang //------------------------------------------------------- 28024ee227SWilliam Wang val s_invalid :: s_tlb :: s_flush_sbuffer_req :: s_flush_sbuffer_resp :: s_cache_req :: s_cache_resp :: s_finish :: Nil = Enum(7) 29024ee227SWilliam Wang val state = RegInit(s_invalid) 30024ee227SWilliam Wang val in = Reg(new ExuInput()) 310d045bd0SYinan Xu val exceptionVec = RegInit(0.U.asTypeOf(ExceptionVec())) 32024ee227SWilliam Wang val atom_override_xtval = RegInit(false.B) 33024ee227SWilliam Wang // paddr after translation 34024ee227SWilliam Wang val paddr = Reg(UInt()) 35cff68e26SWilliam Wang val is_mmio = Reg(Bool()) 36024ee227SWilliam Wang // dcache response data 37024ee227SWilliam Wang val resp_data = Reg(UInt()) 38f97664b3Swangkaifan val resp_data_wire = WireInit(0.U) 39024ee227SWilliam Wang val is_lrsc_valid = Reg(Bool()) 40024ee227SWilliam Wang 418a5bdd64Swangkaifan // Difftest signals 428a5bdd64Swangkaifan val paddr_reg = Reg(UInt(64.W)) 438a5bdd64Swangkaifan val data_reg = Reg(UInt(64.W)) 448a5bdd64Swangkaifan val mask_reg = Reg(UInt(8.W)) 45f97664b3Swangkaifan val fuop_reg = Reg(UInt(8.W)) 468a5bdd64Swangkaifan 4711131ea4SYinan Xu io.exceptionAddr.valid := atom_override_xtval 4811131ea4SYinan Xu io.exceptionAddr.bits := in.src1 49024ee227SWilliam Wang 50024ee227SWilliam Wang // assign default value to output signals 51024ee227SWilliam Wang io.in.ready := false.B 52024ee227SWilliam Wang io.out.valid := false.B 53024ee227SWilliam Wang io.out.bits := DontCare 54024ee227SWilliam Wang 55024ee227SWilliam Wang io.dcache.req.valid := false.B 56024ee227SWilliam Wang io.dcache.req.bits := DontCare 57024ee227SWilliam Wang io.dcache.resp.ready := false.B 58024ee227SWilliam Wang 59024ee227SWilliam Wang io.dtlb.req.valid := false.B 60024ee227SWilliam Wang io.dtlb.req.bits := DontCare 610cab60cbSZhangZifei io.dtlb.resp.ready := false.B 62024ee227SWilliam Wang 63024ee227SWilliam Wang io.flush_sbuffer.valid := false.B 64024ee227SWilliam Wang 65024ee227SWilliam Wang XSDebug("state: %d\n", state) 66024ee227SWilliam Wang 67024ee227SWilliam Wang when (state === s_invalid) { 68024ee227SWilliam Wang io.in.ready := true.B 69024ee227SWilliam Wang when (io.in.fire()) { 70024ee227SWilliam Wang in := io.in.bits 71024ee227SWilliam Wang state := s_tlb 72024ee227SWilliam Wang } 73024ee227SWilliam Wang } 74024ee227SWilliam Wang 75024ee227SWilliam Wang // Send TLB feedback to store issue queue 76024ee227SWilliam Wang // we send feedback right after we receives request 77024ee227SWilliam Wang // also, we always treat amo as tlb hit 78024ee227SWilliam Wang // since we will continue polling tlb all by ourself 79665ccb1fSYinan Xu io.tlbFeedback.valid := RegNext(RegNext(io.in.valid)) 80024ee227SWilliam Wang io.tlbFeedback.bits.hit := true.B 8164e8d8bdSZhangZifei io.tlbFeedback.bits.rsIdx := RegEnable(io.rsIdx, io.in.valid) 8262f57a35SLemover io.tlbFeedback.bits.flushState := DontCare 83024ee227SWilliam Wang 84024ee227SWilliam Wang // tlb translation, manipulating signals && deal with exception 85024ee227SWilliam Wang when (state === s_tlb) { 86024ee227SWilliam Wang // send req to dtlb 87024ee227SWilliam Wang // keep firing until tlb hit 88024ee227SWilliam Wang io.dtlb.req.valid := true.B 89024ee227SWilliam Wang io.dtlb.req.bits.vaddr := in.src1 90024ee227SWilliam Wang io.dtlb.req.bits.roqIdx := in.uop.roqIdx 91cd3bc62aSZhangZifei io.dtlb.resp.ready := true.B 92024ee227SWilliam Wang val is_lr = in.uop.ctrl.fuOpType === LSUOpType.lr_w || in.uop.ctrl.fuOpType === LSUOpType.lr_d 93cff68e26SWilliam Wang io.dtlb.req.bits.cmd := Mux(is_lr, TlbCmd.atom_read, TlbCmd.atom_write) 94024ee227SWilliam Wang io.dtlb.req.bits.debug.pc := in.uop.cf.pc 95ee46cd6eSLemover io.dtlb.req.bits.debug.isFirstIssue := false.B 96024ee227SWilliam Wang 970cab60cbSZhangZifei when(io.dtlb.resp.fire && !io.dtlb.resp.bits.miss){ 98024ee227SWilliam Wang // exception handling 99024ee227SWilliam Wang val addrAligned = LookupTree(in.uop.ctrl.fuOpType(1,0), List( 100024ee227SWilliam Wang "b00".U -> true.B, //b 101024ee227SWilliam Wang "b01".U -> (in.src1(0) === 0.U), //h 102024ee227SWilliam Wang "b10".U -> (in.src1(1,0) === 0.U), //w 103024ee227SWilliam Wang "b11".U -> (in.src1(2,0) === 0.U) //d 104024ee227SWilliam Wang )) 1050d045bd0SYinan Xu exceptionVec(storeAddrMisaligned) := !addrAligned 1060d045bd0SYinan Xu exceptionVec(storePageFault) := io.dtlb.resp.bits.excp.pf.st 1070d045bd0SYinan Xu exceptionVec(loadPageFault) := io.dtlb.resp.bits.excp.pf.ld 108a8e04b1dSYinan Xu exceptionVec(storeAccessFault) := io.dtlb.resp.bits.excp.af.st 109a8e04b1dSYinan Xu exceptionVec(loadAccessFault) := io.dtlb.resp.bits.excp.af.ld 110cff68e26SWilliam Wang val exception = !addrAligned || 111cff68e26SWilliam Wang io.dtlb.resp.bits.excp.pf.st || 112cff68e26SWilliam Wang io.dtlb.resp.bits.excp.pf.ld || 113cff68e26SWilliam Wang io.dtlb.resp.bits.excp.af.st || 114cff68e26SWilliam Wang io.dtlb.resp.bits.excp.af.ld 115cff68e26SWilliam Wang is_mmio := io.dtlb.resp.bits.mmio 116024ee227SWilliam Wang when (exception) { 117024ee227SWilliam Wang // check for exceptions 118024ee227SWilliam Wang // if there are exceptions, no need to execute it 119024ee227SWilliam Wang state := s_finish 120024ee227SWilliam Wang atom_override_xtval := true.B 121024ee227SWilliam Wang } .otherwise { 122024ee227SWilliam Wang paddr := io.dtlb.resp.bits.paddr 123024ee227SWilliam Wang state := s_flush_sbuffer_req 124024ee227SWilliam Wang } 125024ee227SWilliam Wang } 126024ee227SWilliam Wang } 127024ee227SWilliam Wang 128024ee227SWilliam Wang 129024ee227SWilliam Wang when (state === s_flush_sbuffer_req) { 130024ee227SWilliam Wang io.flush_sbuffer.valid := true.B 131024ee227SWilliam Wang state := s_flush_sbuffer_resp 132024ee227SWilliam Wang } 133024ee227SWilliam Wang 134024ee227SWilliam Wang when (state === s_flush_sbuffer_resp) { 135024ee227SWilliam Wang when (io.flush_sbuffer.empty) { 136024ee227SWilliam Wang state := s_cache_req 137024ee227SWilliam Wang } 138024ee227SWilliam Wang } 139024ee227SWilliam Wang 140024ee227SWilliam Wang when (state === s_cache_req) { 141024ee227SWilliam Wang io.dcache.req.valid := true.B 142024ee227SWilliam Wang io.dcache.req.bits.cmd := LookupTree(in.uop.ctrl.fuOpType, List( 143024ee227SWilliam Wang LSUOpType.lr_w -> M_XLR, 144024ee227SWilliam Wang LSUOpType.sc_w -> M_XSC, 145024ee227SWilliam Wang LSUOpType.amoswap_w -> M_XA_SWAP, 146024ee227SWilliam Wang LSUOpType.amoadd_w -> M_XA_ADD, 147024ee227SWilliam Wang LSUOpType.amoxor_w -> M_XA_XOR, 148024ee227SWilliam Wang LSUOpType.amoand_w -> M_XA_AND, 149024ee227SWilliam Wang LSUOpType.amoor_w -> M_XA_OR, 150024ee227SWilliam Wang LSUOpType.amomin_w -> M_XA_MIN, 151024ee227SWilliam Wang LSUOpType.amomax_w -> M_XA_MAX, 152024ee227SWilliam Wang LSUOpType.amominu_w -> M_XA_MINU, 153024ee227SWilliam Wang LSUOpType.amomaxu_w -> M_XA_MAXU, 154024ee227SWilliam Wang 155024ee227SWilliam Wang LSUOpType.lr_d -> M_XLR, 156024ee227SWilliam Wang LSUOpType.sc_d -> M_XSC, 157024ee227SWilliam Wang LSUOpType.amoswap_d -> M_XA_SWAP, 158024ee227SWilliam Wang LSUOpType.amoadd_d -> M_XA_ADD, 159024ee227SWilliam Wang LSUOpType.amoxor_d -> M_XA_XOR, 160024ee227SWilliam Wang LSUOpType.amoand_d -> M_XA_AND, 161024ee227SWilliam Wang LSUOpType.amoor_d -> M_XA_OR, 162024ee227SWilliam Wang LSUOpType.amomin_d -> M_XA_MIN, 163024ee227SWilliam Wang LSUOpType.amomax_d -> M_XA_MAX, 164024ee227SWilliam Wang LSUOpType.amominu_d -> M_XA_MINU, 165024ee227SWilliam Wang LSUOpType.amomaxu_d -> M_XA_MAXU 166024ee227SWilliam Wang )) 167024ee227SWilliam Wang 168024ee227SWilliam Wang io.dcache.req.bits.addr := paddr 169024ee227SWilliam Wang io.dcache.req.bits.data := genWdata(in.src2, in.uop.ctrl.fuOpType(1,0)) 170024ee227SWilliam Wang // TODO: atomics do need mask: fix mask 171024ee227SWilliam Wang io.dcache.req.bits.mask := genWmask(paddr, in.uop.ctrl.fuOpType(1,0)) 172743bc277SAllen io.dcache.req.bits.id := DontCare 173024ee227SWilliam Wang 174024ee227SWilliam Wang when(io.dcache.req.fire()){ 175024ee227SWilliam Wang state := s_cache_resp 1768a5bdd64Swangkaifan paddr_reg := io.dcache.req.bits.addr 1778a5bdd64Swangkaifan data_reg := io.dcache.req.bits.data 1788a5bdd64Swangkaifan mask_reg := io.dcache.req.bits.mask 179f97664b3Swangkaifan fuop_reg := in.uop.ctrl.fuOpType 180024ee227SWilliam Wang } 181024ee227SWilliam Wang } 182024ee227SWilliam Wang 183024ee227SWilliam Wang when (state === s_cache_resp) { 184024ee227SWilliam Wang io.dcache.resp.ready := true.B 185024ee227SWilliam Wang when(io.dcache.resp.fire()) { 186743bc277SAllen is_lrsc_valid := io.dcache.resp.bits.id 187024ee227SWilliam Wang val rdata = io.dcache.resp.bits.data 188024ee227SWilliam Wang val rdataSel = LookupTree(paddr(2, 0), List( 189024ee227SWilliam Wang "b000".U -> rdata(63, 0), 190024ee227SWilliam Wang "b001".U -> rdata(63, 8), 191024ee227SWilliam Wang "b010".U -> rdata(63, 16), 192024ee227SWilliam Wang "b011".U -> rdata(63, 24), 193024ee227SWilliam Wang "b100".U -> rdata(63, 32), 194024ee227SWilliam Wang "b101".U -> rdata(63, 40), 195024ee227SWilliam Wang "b110".U -> rdata(63, 48), 196024ee227SWilliam Wang "b111".U -> rdata(63, 56) 197024ee227SWilliam Wang )) 198024ee227SWilliam Wang 199f97664b3Swangkaifan resp_data_wire := LookupTree(in.uop.ctrl.fuOpType, List( 200024ee227SWilliam Wang LSUOpType.lr_w -> SignExt(rdataSel(31, 0), XLEN), 2017962cc88SWilliam Wang LSUOpType.sc_w -> rdata, 202024ee227SWilliam Wang LSUOpType.amoswap_w -> SignExt(rdataSel(31, 0), XLEN), 203024ee227SWilliam Wang LSUOpType.amoadd_w -> SignExt(rdataSel(31, 0), XLEN), 204024ee227SWilliam Wang LSUOpType.amoxor_w -> SignExt(rdataSel(31, 0), XLEN), 205024ee227SWilliam Wang LSUOpType.amoand_w -> SignExt(rdataSel(31, 0), XLEN), 206024ee227SWilliam Wang LSUOpType.amoor_w -> SignExt(rdataSel(31, 0), XLEN), 207024ee227SWilliam Wang LSUOpType.amomin_w -> SignExt(rdataSel(31, 0), XLEN), 208024ee227SWilliam Wang LSUOpType.amomax_w -> SignExt(rdataSel(31, 0), XLEN), 209024ee227SWilliam Wang LSUOpType.amominu_w -> SignExt(rdataSel(31, 0), XLEN), 210024ee227SWilliam Wang LSUOpType.amomaxu_w -> SignExt(rdataSel(31, 0), XLEN), 211024ee227SWilliam Wang 212024ee227SWilliam Wang LSUOpType.lr_d -> SignExt(rdataSel(63, 0), XLEN), 2137962cc88SWilliam Wang LSUOpType.sc_d -> rdata, 214024ee227SWilliam Wang LSUOpType.amoswap_d -> SignExt(rdataSel(63, 0), XLEN), 215024ee227SWilliam Wang LSUOpType.amoadd_d -> SignExt(rdataSel(63, 0), XLEN), 216024ee227SWilliam Wang LSUOpType.amoxor_d -> SignExt(rdataSel(63, 0), XLEN), 217024ee227SWilliam Wang LSUOpType.amoand_d -> SignExt(rdataSel(63, 0), XLEN), 218024ee227SWilliam Wang LSUOpType.amoor_d -> SignExt(rdataSel(63, 0), XLEN), 219024ee227SWilliam Wang LSUOpType.amomin_d -> SignExt(rdataSel(63, 0), XLEN), 220024ee227SWilliam Wang LSUOpType.amomax_d -> SignExt(rdataSel(63, 0), XLEN), 221024ee227SWilliam Wang LSUOpType.amominu_d -> SignExt(rdataSel(63, 0), XLEN), 222024ee227SWilliam Wang LSUOpType.amomaxu_d -> SignExt(rdataSel(63, 0), XLEN) 223024ee227SWilliam Wang )) 224024ee227SWilliam Wang 225f97664b3Swangkaifan resp_data := resp_data_wire 226024ee227SWilliam Wang state := s_finish 227024ee227SWilliam Wang } 228024ee227SWilliam Wang } 229024ee227SWilliam Wang 230024ee227SWilliam Wang when (state === s_finish) { 231024ee227SWilliam Wang io.out.valid := true.B 232024ee227SWilliam Wang io.out.bits.uop := in.uop 2330d045bd0SYinan Xu io.out.bits.uop.cf.exceptionVec := exceptionVec 234024ee227SWilliam Wang io.out.bits.uop.diffTestDebugLrScValid := is_lrsc_valid 235024ee227SWilliam Wang io.out.bits.data := resp_data 236024ee227SWilliam Wang io.out.bits.redirectValid := false.B 237024ee227SWilliam Wang io.out.bits.redirect := DontCare 238cff68e26SWilliam Wang io.out.bits.debug.isMMIO := is_mmio 23907635e87Swangkaifan io.out.bits.debug.paddr := paddr 240024ee227SWilliam Wang when (io.out.fire()) { 241024ee227SWilliam Wang XSDebug("atomics writeback: pc %x data %x\n", io.out.bits.uop.cf.pc, io.dcache.resp.bits.data) 242024ee227SWilliam Wang state := s_invalid 243024ee227SWilliam Wang } 244024ee227SWilliam Wang } 245024ee227SWilliam Wang 2462d7c7105SYinan Xu when(io.redirect.valid || io.flush){ 247024ee227SWilliam Wang atom_override_xtval := false.B 248024ee227SWilliam Wang } 2498a5bdd64Swangkaifan 2503d499721Swangkaifan if (!env.FPGAPlatform) { 251*2225d46eSJiawei Lin val difftest = Module(new DifftestAtomicEvent) 252*2225d46eSJiawei Lin difftest.io.clock := clock 253*2225d46eSJiawei Lin difftest.io.coreid := 0.U 254*2225d46eSJiawei Lin difftest.io.atomicResp := io.dcache.resp.fire() 255*2225d46eSJiawei Lin difftest.io.atomicAddr := paddr_reg 256*2225d46eSJiawei Lin difftest.io.atomicData := data_reg 257*2225d46eSJiawei Lin difftest.io.atomicMask := mask_reg 258*2225d46eSJiawei Lin difftest.io.atomicFuop := fuop_reg 259*2225d46eSJiawei Lin difftest.io.atomicOut := resp_data_wire 2608a5bdd64Swangkaifan } 261024ee227SWilliam Wang} 262