xref: /XiangShan/src/main/scala/xiangshan/mem/pipeline/AtomicsUnit.scala (revision 204141ef9a55337adebd8878704b6d3804fe53ef)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17024ee227SWilliam Wangpackage xiangshan.mem
18024ee227SWilliam Wang
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
20024ee227SWilliam Wangimport chisel3._
21024ee227SWilliam Wangimport chisel3.util._
22024ee227SWilliam Wangimport utils._
233c02ee8fSwakafaimport utility._
24024ee227SWilliam Wangimport xiangshan._
253b739f49SXuan Huimport xiangshan.cache.{AtomicWordIO, HasDCacheParameters, MemoryOpConstants}
26ca2f90a6SLemoverimport xiangshan.cache.mmu.{TlbCmd, TlbRequestIO}
272225d46eSJiawei Linimport difftest._
286ab6918fSYinan Xuimport xiangshan.ExceptionNO._
29ca2f90a6SLemoverimport xiangshan.backend.fu.PMPRespBundle
30730cfbc0SXuan Huimport xiangshan.backend.Bundles.{MemExuInput, MemExuOutput}
317e0f64b0SGuanghui Chengimport xiangshan.backend.fu.NewCSR.TriggerUtil
32f7af4c74Schengguanghuiimport xiangshan.backend.fu.util.SdtrigExt
33024ee227SWilliam Wang
34f7af4c74Schengguanghuiclass AtomicsUnit(implicit p: Parameters) extends XSModule
35f7af4c74Schengguanghui  with MemoryOpConstants
36f7af4c74Schengguanghui  with HasDCacheParameters
37f7af4c74Schengguanghui  with SdtrigExt{
38024ee227SWilliam Wang  val io = IO(new Bundle() {
39f57f7f2aSYangyu Chen    val hartId        = Input(UInt(hartIdLen.W))
403b739f49SXuan Hu    val in            = Flipped(Decoupled(new MemExuInput))
413b739f49SXuan Hu    val storeDataIn   = Flipped(Valid(new MemExuOutput)) // src2 from rs
423b739f49SXuan Hu    val out           = Decoupled(new MemExuOutput)
436786cfb7SWilliam Wang    val dcache        = new AtomicWordIO
4403efd994Shappy-lx    val dtlb          = new TlbRequestIO(2)
45ca2f90a6SLemover    val pmpResp       = Flipped(new PMPRespBundle())
46024ee227SWilliam Wang    val flush_sbuffer = new SbufferFlushBundle
47d87b76aaSWilliam Wang    val feedbackSlow  = ValidIO(new RSFeedback)
48024ee227SWilliam Wang    val redirect      = Flipped(ValidIO(new Redirect))
49ad415ae0SXiaokun-Pei    val exceptionInfo = ValidIO(new Bundle {
50db6cfb5aSHaoyuan Feng      val vaddr = UInt(XLEN.W)
51db6cfb5aSHaoyuan Feng      val gpaddr = UInt(XLEN.W)
52ad415ae0SXiaokun-Pei      val isForVSnonLeafPTE = Bool()
53d0de7e4aSpeixiaokun    })
54026615fcSWilliam Wang    val csrCtrl       = Flipped(new CustomCSRCtrlIO)
55024ee227SWilliam Wang  })
56024ee227SWilliam Wang
57024ee227SWilliam Wang  //-------------------------------------------------------
58024ee227SWilliam Wang  // Atomics Memory Accsess FSM
59024ee227SWilliam Wang  //-------------------------------------------------------
6052180d7eShappy-lx  val s_invalid :: s_tlb_and_flush_sbuffer_req :: s_pm :: s_wait_flush_sbuffer_resp :: s_cache_req :: s_cache_resp :: s_cache_resp_latch :: s_finish :: Nil = Enum(8)
61024ee227SWilliam Wang  val state = RegInit(s_invalid)
624f39c746SYinan Xu  val out_valid = RegInit(false.B)
631b7adedcSWilliam Wang  val data_valid = RegInit(false.B)
643b739f49SXuan Hu  val in = Reg(new MemExuInput())
650d045bd0SYinan Xu  val exceptionVec = RegInit(0.U.asTypeOf(ExceptionVec()))
66*204141efSGuanghui Cheng  val trigger = RegInit(TriggerAction.None)
67024ee227SWilliam Wang  val atom_override_xtval = RegInit(false.B)
686fce12d9SWilliam Wang  val have_sent_first_tlb_req = RegInit(false.B)
693b739f49SXuan Hu  val isLr = in.uop.fuOpType === LSUOpType.lr_w || in.uop.fuOpType === LSUOpType.lr_d
70024ee227SWilliam Wang  // paddr after translation
71024ee227SWilliam Wang  val paddr = Reg(UInt())
72d0de7e4aSpeixiaokun  val gpaddr = Reg(UInt())
73bbd4b852SWilliam Wang  val vaddr = in.src(0)
74cff68e26SWilliam Wang  val is_mmio = Reg(Bool())
75ad415ae0SXiaokun-Pei  val isForVSnonLeafPTE = Reg(Bool())
76f9ac118cSHaoyuan Feng
77024ee227SWilliam Wang  // dcache response data
78024ee227SWilliam Wang  val resp_data = Reg(UInt())
79f97664b3Swangkaifan  val resp_data_wire = WireInit(0.U)
80024ee227SWilliam Wang  val is_lrsc_valid = Reg(Bool())
8152180d7eShappy-lx  // sbuffer is empty or not
8252180d7eShappy-lx  val sbuffer_empty = io.flush_sbuffer.empty
83024ee227SWilliam Wang
84bbd4b852SWilliam Wang
858a5bdd64Swangkaifan  // Difftest signals
868a5bdd64Swangkaifan  val paddr_reg = Reg(UInt(64.W))
878a5bdd64Swangkaifan  val data_reg = Reg(UInt(64.W))
888a5bdd64Swangkaifan  val mask_reg = Reg(UInt(8.W))
89f97664b3Swangkaifan  val fuop_reg = Reg(UInt(8.W))
908a5bdd64Swangkaifan
91ad415ae0SXiaokun-Pei  io.exceptionInfo.valid := atom_override_xtval
92ad415ae0SXiaokun-Pei  io.exceptionInfo.bits.vaddr := in.src(0)
93ad415ae0SXiaokun-Pei  io.exceptionInfo.bits.gpaddr := gpaddr
94ad415ae0SXiaokun-Pei  io.exceptionInfo.bits.isForVSnonLeafPTE := isForVSnonLeafPTE
95024ee227SWilliam Wang
96024ee227SWilliam Wang  // assign default value to output signals
97024ee227SWilliam Wang  io.in.ready          := false.B
98024ee227SWilliam Wang
99024ee227SWilliam Wang  io.dcache.req.valid  := false.B
100024ee227SWilliam Wang  io.dcache.req.bits   := DontCare
101024ee227SWilliam Wang
102024ee227SWilliam Wang  io.dtlb.req.valid    := false.B
103024ee227SWilliam Wang  io.dtlb.req.bits     := DontCare
104c3b763d0SYinan Xu  io.dtlb.req_kill     := false.B
1059930e66fSLemover  io.dtlb.resp.ready   := true.B
106024ee227SWilliam Wang
107024ee227SWilliam Wang  io.flush_sbuffer.valid := false.B
108024ee227SWilliam Wang
109024ee227SWilliam Wang  XSDebug("state: %d\n", state)
110024ee227SWilliam Wang
111024ee227SWilliam Wang  when (state === s_invalid) {
112024ee227SWilliam Wang    io.in.ready := true.B
1134f39c746SYinan Xu    when (io.in.fire) {
114024ee227SWilliam Wang      in := io.in.bits
1152bd5334dSYinan Xu      in.src(1) := in.src(1) // leave src2 unchanged
11652180d7eShappy-lx      state := s_tlb_and_flush_sbuffer_req
1176fce12d9SWilliam Wang      have_sent_first_tlb_req := false.B
1181b7adedcSWilliam Wang    }
11982d348fbSLemover  }
12082d348fbSLemover
1214f39c746SYinan Xu  when (io.storeDataIn.fire) {
1222bd5334dSYinan Xu    in.src(1) := io.storeDataIn.bits.data
1231b7adedcSWilliam Wang    data_valid := true.B
1241b7adedcSWilliam Wang  }
125024ee227SWilliam Wang
1264f39c746SYinan Xu  assert(!(io.storeDataIn.fire && data_valid), "atomic unit re-receive data")
1271b7adedcSWilliam Wang
128024ee227SWilliam Wang  // Send TLB feedback to store issue queue
129024ee227SWilliam Wang  // we send feedback right after we receives request
130024ee227SWilliam Wang  // also, we always treat amo as tlb hit
131024ee227SWilliam Wang  // since we will continue polling tlb all by ourself
1325adc4829SYanqin Li  io.feedbackSlow.valid       := GatedValidRegNext(GatedValidRegNext(io.in.valid))
133d87b76aaSWilliam Wang  io.feedbackSlow.bits.hit    := true.B
1345db4956bSzhanglyGit  io.feedbackSlow.bits.robIdx  := RegEnable(io.in.bits.uop.robIdx, io.in.valid)
13538f78b5dSxiaofeibao-xjtu  io.feedbackSlow.bits.sqIdx   := RegEnable(io.in.bits.uop.sqIdx, io.in.valid)
13628ac1c16Sxiaofeibao-xjtu  io.feedbackSlow.bits.lqIdx   := RegEnable(io.in.bits.uop.lqIdx, io.in.valid)
137d87b76aaSWilliam Wang  io.feedbackSlow.bits.flushState := DontCare
138d87b76aaSWilliam Wang  io.feedbackSlow.bits.sourceType := DontCare
139c7160cd3SWilliam Wang  io.feedbackSlow.bits.dataInvalidSqIdx := DontCare
140024ee227SWilliam Wang
141*204141efSGuanghui Cheng  // atomic trigger
142*204141efSGuanghui Cheng  val csrCtrl = io.csrCtrl
143*204141efSGuanghui Cheng  val tdata = Reg(Vec(TriggerNum, new MatchTriggerIO))
144*204141efSGuanghui Cheng  val tEnableVec = RegInit(VecInit(Seq.fill(TriggerNum)(false.B)))
145*204141efSGuanghui Cheng  tEnableVec := csrCtrl.mem_trigger.tEnableVec
146*204141efSGuanghui Cheng  when(csrCtrl.mem_trigger.tUpdate.valid) {
147*204141efSGuanghui Cheng    tdata(csrCtrl.mem_trigger.tUpdate.bits.addr) := csrCtrl.mem_trigger.tUpdate.bits.tdata
148*204141efSGuanghui Cheng  }
149*204141efSGuanghui Cheng
150*204141efSGuanghui Cheng  val debugMode = csrCtrl.mem_trigger.debugMode
151*204141efSGuanghui Cheng  val triggerCanRaiseBpExp = csrCtrl.mem_trigger.triggerCanRaiseBpExp
152*204141efSGuanghui Cheng  val backendTriggerTimingVec = VecInit(tdata.map(_.timing))
153*204141efSGuanghui Cheng  val backendTriggerChainVec = VecInit(tdata.map(_.chain))
154*204141efSGuanghui Cheng  val backendTriggerHitVec = WireInit(VecInit(Seq.fill(TriggerNum)(false.B)))
155*204141efSGuanghui Cheng  val backendTriggerCanFireVec = RegInit(VecInit(Seq.fill(TriggerNum)(false.B)))
156*204141efSGuanghui Cheng
157*204141efSGuanghui Cheng  val isNotLr = (in.uop.fuOpType =/= LSUOpType.lr_w) && (in.uop.fuOpType =/= LSUOpType.lr_d)
158*204141efSGuanghui Cheng  val isNotSc = (in.uop.fuOpType =/= LSUOpType.sc_w) && (in.uop.fuOpType =/= LSUOpType.sc_d)
159*204141efSGuanghui Cheng
160*204141efSGuanghui Cheng  // store trigger
161*204141efSGuanghui Cheng  val store_hit = Wire(Vec(TriggerNum, Bool()))
162*204141efSGuanghui Cheng  for (j <- 0 until TriggerNum) {
163*204141efSGuanghui Cheng    store_hit(j) := !tdata(j).select && !debugMode && isNotLr && TriggerCmp(
164*204141efSGuanghui Cheng      vaddr,
165*204141efSGuanghui Cheng      tdata(j).tdata2,
166*204141efSGuanghui Cheng      tdata(j).matchType,
167*204141efSGuanghui Cheng      tEnableVec(j) && tdata(j).store
168*204141efSGuanghui Cheng    )
169*204141efSGuanghui Cheng  }
170*204141efSGuanghui Cheng  // load trigger
171*204141efSGuanghui Cheng  val load_hit = Wire(Vec(TriggerNum, Bool()))
172*204141efSGuanghui Cheng  for (j <- 0 until TriggerNum) {
173*204141efSGuanghui Cheng    load_hit(j) := !tdata(j).select && !debugMode && isNotSc && TriggerCmp(
174*204141efSGuanghui Cheng      vaddr,
175*204141efSGuanghui Cheng      tdata(j).tdata2,
176*204141efSGuanghui Cheng      tdata(j).matchType,
177*204141efSGuanghui Cheng      tEnableVec(j) && tdata(j).load
178*204141efSGuanghui Cheng    )
179*204141efSGuanghui Cheng  }
180*204141efSGuanghui Cheng  backendTriggerHitVec := store_hit.zip(load_hit).map { case (sh, lh) => sh || lh }
181*204141efSGuanghui Cheng  // triggerCanFireVec will update at T+1
182*204141efSGuanghui Cheng  TriggerCheckCanFire(TriggerNum, backendTriggerCanFireVec, backendTriggerHitVec, backendTriggerTimingVec, backendTriggerChainVec)
183*204141efSGuanghui Cheng
184*204141efSGuanghui Cheng  val actionVec = VecInit(tdata.map(_.action))
185*204141efSGuanghui Cheng  val triggerAction = Wire(TriggerAction())
186*204141efSGuanghui Cheng  TriggerUtil.triggerActionGen(triggerAction, backendTriggerCanFireVec, actionVec, triggerCanRaiseBpExp)
187*204141efSGuanghui Cheng
188024ee227SWilliam Wang  // tlb translation, manipulating signals && deal with exception
18952180d7eShappy-lx  // at the same time, flush sbuffer
19052180d7eShappy-lx  when (state === s_tlb_and_flush_sbuffer_req) {
191024ee227SWilliam Wang    // send req to dtlb
192024ee227SWilliam Wang    // keep firing until tlb hit
193024ee227SWilliam Wang    io.dtlb.req.valid       := true.B
1942bd5334dSYinan Xu    io.dtlb.req.bits.vaddr  := in.src(0)
195db6cfb5aSHaoyuan Feng    io.dtlb.req.bits.fullva := in.src(0)
196db6cfb5aSHaoyuan Feng    io.dtlb.req.bits.checkfullva := true.B
1970fedb24cSWilliam Wang    io.dtlb.resp.ready      := true.B
1980fedb24cSWilliam Wang    io.dtlb.req.bits.cmd    := Mux(isLr, TlbCmd.atom_read, TlbCmd.atom_write)
1993b739f49SXuan Hu    io.dtlb.req.bits.debug.pc := in.uop.pc
200a4f9c77fSpeixiaokun    io.dtlb.req.bits.debug.robIdx := in.uop.robIdx
201ee46cd6eSLemover    io.dtlb.req.bits.debug.isFirstIssue := false.B
2028744445eSMaxpicca-Li    io.out.bits.uop.debugInfo.tlbFirstReqTime := GTimer() // FIXME lyq: it will be always assigned
203024ee227SWilliam Wang
20452180d7eShappy-lx    // send req to sbuffer to flush it if it is not empty
20552180d7eShappy-lx    io.flush_sbuffer.valid := Mux(sbuffer_empty, false.B, true.B)
20652180d7eShappy-lx
2076fce12d9SWilliam Wang    // do not accept tlb resp in the first cycle
2086fce12d9SWilliam Wang    // this limition is for hw prefetcher
2096fce12d9SWilliam Wang    // when !have_sent_first_tlb_req, tlb resp may come from hw prefetch
2106fce12d9SWilliam Wang    have_sent_first_tlb_req := true.B
2116fce12d9SWilliam Wang
2126fce12d9SWilliam Wang    when(io.dtlb.resp.fire && have_sent_first_tlb_req){
21303efd994Shappy-lx      paddr   := io.dtlb.resp.bits.paddr(0)
214d0de7e4aSpeixiaokun      gpaddr  := io.dtlb.resp.bits.gpaddr(0)
215ad415ae0SXiaokun-Pei      isForVSnonLeafPTE := io.dtlb.resp.bits.isForVSnonLeafPTE
216024ee227SWilliam Wang      // exception handling
2173b739f49SXuan Hu      val addrAligned = LookupTree(in.uop.fuOpType(1,0), List(
218024ee227SWilliam Wang        "b00".U   -> true.B,              //b
2192bd5334dSYinan Xu        "b01".U   -> (in.src(0)(0) === 0.U),   //h
2202bd5334dSYinan Xu        "b10".U   -> (in.src(0)(1,0) === 0.U), //w
2212bd5334dSYinan Xu        "b11".U   -> (in.src(0)(2,0) === 0.U)  //d
222024ee227SWilliam Wang      ))
2238c343485SWilliam Wang      exceptionVec(loadAddrMisaligned)  := !addrAligned && isLr
2248c343485SWilliam Wang      exceptionVec(storeAddrMisaligned) := !addrAligned && !isLr
22503efd994Shappy-lx      exceptionVec(storePageFault)      := io.dtlb.resp.bits.excp(0).pf.st
22603efd994Shappy-lx      exceptionVec(loadPageFault)       := io.dtlb.resp.bits.excp(0).pf.ld
22703efd994Shappy-lx      exceptionVec(storeAccessFault)    := io.dtlb.resp.bits.excp(0).af.st
22803efd994Shappy-lx      exceptionVec(loadAccessFault)     := io.dtlb.resp.bits.excp(0).af.ld
229d0de7e4aSpeixiaokun      exceptionVec(storeGuestPageFault) := io.dtlb.resp.bits.excp(0).gpf.st
230d0de7e4aSpeixiaokun      exceptionVec(loadGuestPageFault)  := io.dtlb.resp.bits.excp(0).gpf.ld
231e9092fe2SLemover
232*204141efSGuanghui Cheng      exceptionVec(breakPoint) := TriggerAction.isExp(triggerAction)
233*204141efSGuanghui Cheng      trigger                  := triggerAction
234*204141efSGuanghui Cheng
235e9092fe2SLemover      when (!io.dtlb.resp.bits.miss) {
2368744445eSMaxpicca-Li        io.out.bits.uop.debugInfo.tlbRespTime := GTimer()
237e9092fe2SLemover        when (!addrAligned) {
238e9092fe2SLemover          // NOTE: when addrAligned, do not need to wait tlb actually
239e9092fe2SLemover          // check for miss aligned exceptions, tlb exception are checked next cycle for timing
240024ee227SWilliam Wang          // if there are exceptions, no need to execute it
241024ee227SWilliam Wang          state := s_finish
2424f39c746SYinan Xu          out_valid := true.B
243024ee227SWilliam Wang          atom_override_xtval := true.B
244024ee227SWilliam Wang        } .otherwise {
245ca2f90a6SLemover          state := s_pm
246024ee227SWilliam Wang        }
247024ee227SWilliam Wang      }
248024ee227SWilliam Wang    }
249e9092fe2SLemover  }
250024ee227SWilliam Wang
251ca2f90a6SLemover  when (state === s_pm) {
252cba0a7e0SLemover    val pmp = WireInit(io.pmpResp)
253cba0a7e0SLemover    is_mmio := pmp.mmio
254f9ac118cSHaoyuan Feng
255e9092fe2SLemover    // NOTE: only handle load/store exception here, if other exception happens, don't send here
256e9092fe2SLemover    val exception_va = exceptionVec(storePageFault) || exceptionVec(loadPageFault) ||
257efe8c804Sxuzefan      exceptionVec(storeGuestPageFault) || exceptionVec(loadGuestPageFault) ||
258e9092fe2SLemover      exceptionVec(storeAccessFault) || exceptionVec(loadAccessFault)
25952922235SHaoyuan Feng    val exception_pa = pmp.st || pmp.ld || pmp.mmio
260e9092fe2SLemover    when (exception_va || exception_pa) {
261ca2f90a6SLemover      state := s_finish
2624f39c746SYinan Xu      out_valid := true.B
263ca2f90a6SLemover      atom_override_xtval := true.B
264ca2f90a6SLemover    }.otherwise {
26552180d7eShappy-lx      // if sbuffer has been flushed, go to query dcache, otherwise wait for sbuffer.
26652180d7eShappy-lx      state := Mux(sbuffer_empty, s_cache_req, s_wait_flush_sbuffer_resp);
267ca2f90a6SLemover    }
2680fedb24cSWilliam Wang    // update storeAccessFault bit
26952922235SHaoyuan Feng    exceptionVec(loadAccessFault) := exceptionVec(loadAccessFault) || (pmp.ld || pmp.mmio) && isLr
27052922235SHaoyuan Feng    exceptionVec(storeAccessFault) := exceptionVec(storeAccessFault) || pmp.st || (pmp.ld || pmp.mmio) && !isLr
271ca2f90a6SLemover  }
272024ee227SWilliam Wang
27352180d7eShappy-lx  when (state === s_wait_flush_sbuffer_resp) {
27452180d7eShappy-lx    when (sbuffer_empty) {
275024ee227SWilliam Wang      state := s_cache_req
276024ee227SWilliam Wang    }
277024ee227SWilliam Wang  }
278024ee227SWilliam Wang
279024ee227SWilliam Wang  when (state === s_cache_req) {
28062cb71fbShappy-lx    val pipe_req = io.dcache.req.bits
28162cb71fbShappy-lx    pipe_req := DontCare
28262cb71fbShappy-lx
2833b739f49SXuan Hu    pipe_req.cmd := LookupTree(in.uop.fuOpType, List(
284024ee227SWilliam Wang      LSUOpType.lr_w      -> M_XLR,
285024ee227SWilliam Wang      LSUOpType.sc_w      -> M_XSC,
286024ee227SWilliam Wang      LSUOpType.amoswap_w -> M_XA_SWAP,
287024ee227SWilliam Wang      LSUOpType.amoadd_w  -> M_XA_ADD,
288024ee227SWilliam Wang      LSUOpType.amoxor_w  -> M_XA_XOR,
289024ee227SWilliam Wang      LSUOpType.amoand_w  -> M_XA_AND,
290024ee227SWilliam Wang      LSUOpType.amoor_w   -> M_XA_OR,
291024ee227SWilliam Wang      LSUOpType.amomin_w  -> M_XA_MIN,
292024ee227SWilliam Wang      LSUOpType.amomax_w  -> M_XA_MAX,
293024ee227SWilliam Wang      LSUOpType.amominu_w -> M_XA_MINU,
294024ee227SWilliam Wang      LSUOpType.amomaxu_w -> M_XA_MAXU,
295024ee227SWilliam Wang
296024ee227SWilliam Wang      LSUOpType.lr_d      -> M_XLR,
297024ee227SWilliam Wang      LSUOpType.sc_d      -> M_XSC,
298024ee227SWilliam Wang      LSUOpType.amoswap_d -> M_XA_SWAP,
299024ee227SWilliam Wang      LSUOpType.amoadd_d  -> M_XA_ADD,
300024ee227SWilliam Wang      LSUOpType.amoxor_d  -> M_XA_XOR,
301024ee227SWilliam Wang      LSUOpType.amoand_d  -> M_XA_AND,
302024ee227SWilliam Wang      LSUOpType.amoor_d   -> M_XA_OR,
303024ee227SWilliam Wang      LSUOpType.amomin_d  -> M_XA_MIN,
304024ee227SWilliam Wang      LSUOpType.amomax_d  -> M_XA_MAX,
305024ee227SWilliam Wang      LSUOpType.amominu_d -> M_XA_MINU,
306024ee227SWilliam Wang      LSUOpType.amomaxu_d -> M_XA_MAXU
307024ee227SWilliam Wang    ))
30862cb71fbShappy-lx    pipe_req.miss := false.B
30962cb71fbShappy-lx    pipe_req.probe := false.B
31062cb71fbShappy-lx    pipe_req.probe_need_data := false.B
31162cb71fbShappy-lx    pipe_req.source := AMO_SOURCE.U
31262cb71fbShappy-lx    pipe_req.addr   := get_block_addr(paddr)
31362cb71fbShappy-lx    pipe_req.vaddr  := get_block_addr(in.src(0)) // vaddr
31462cb71fbShappy-lx    pipe_req.word_idx  := get_word(paddr)
3153b739f49SXuan Hu    pipe_req.amo_data  := genWdata(in.src(1), in.uop.fuOpType(1,0))
3163b739f49SXuan Hu    pipe_req.amo_mask  := genWmask(paddr, in.uop.fuOpType(1,0))
317024ee227SWilliam Wang
31862cb71fbShappy-lx    io.dcache.req.valid := Mux(
31962cb71fbShappy-lx      io.dcache.req.bits.cmd === M_XLR,
32062cb71fbShappy-lx      !io.dcache.block_lr, // block lr to survive in lr storm
32152180d7eShappy-lx      data_valid // wait until src(1) is ready
32262cb71fbShappy-lx    )
323024ee227SWilliam Wang
3244f39c746SYinan Xu    when(io.dcache.req.fire){
325024ee227SWilliam Wang      state := s_cache_resp
32662cb71fbShappy-lx      paddr_reg := paddr
32762cb71fbShappy-lx      data_reg := io.dcache.req.bits.amo_data
32862cb71fbShappy-lx      mask_reg := io.dcache.req.bits.amo_mask
3293b739f49SXuan Hu      fuop_reg := in.uop.fuOpType
330024ee227SWilliam Wang    }
331024ee227SWilliam Wang  }
332024ee227SWilliam Wang
33362cb71fbShappy-lx  val dcache_resp_data  = Reg(UInt())
33462cb71fbShappy-lx  val dcache_resp_id    = Reg(UInt())
33562cb71fbShappy-lx  val dcache_resp_error = Reg(Bool())
33662cb71fbShappy-lx
337024ee227SWilliam Wang  when (state === s_cache_resp) {
33862cb71fbShappy-lx    // when not miss
33962cb71fbShappy-lx    // everything is OK, simply send response back to sbuffer
34062cb71fbShappy-lx    // when miss and not replay
34162cb71fbShappy-lx    // wait for missQueue to handling miss and replaying our request
34262cb71fbShappy-lx    // when miss and replay
34362cb71fbShappy-lx    // req missed and fail to enter missQueue, manually replay it later
34462cb71fbShappy-lx    // TODO: add assertions:
34562cb71fbShappy-lx    // 1. add a replay delay counter?
34662cb71fbShappy-lx    // 2. when req gets into MissQueue, it should not miss any more
347935edac4STang Haojin    when(io.dcache.resp.fire) {
34862cb71fbShappy-lx      when(io.dcache.resp.bits.miss) {
34962cb71fbShappy-lx        when(io.dcache.resp.bits.replay) {
35062cb71fbShappy-lx          state := s_cache_req
35162cb71fbShappy-lx        }
35262cb71fbShappy-lx      } .otherwise {
35362cb71fbShappy-lx        dcache_resp_data := io.dcache.resp.bits.data
35462cb71fbShappy-lx        dcache_resp_id := io.dcache.resp.bits.id
35562cb71fbShappy-lx        dcache_resp_error := io.dcache.resp.bits.error
35662cb71fbShappy-lx        state := s_cache_resp_latch
35762cb71fbShappy-lx      }
35862cb71fbShappy-lx    }
35962cb71fbShappy-lx  }
36062cb71fbShappy-lx
36162cb71fbShappy-lx  when (state === s_cache_resp_latch) {
36262cb71fbShappy-lx    is_lrsc_valid :=  dcache_resp_id
363024ee227SWilliam Wang    val rdataSel = LookupTree(paddr(2, 0), List(
36462cb71fbShappy-lx      "b000".U -> dcache_resp_data(63, 0),
36562cb71fbShappy-lx      "b001".U -> dcache_resp_data(63, 8),
36662cb71fbShappy-lx      "b010".U -> dcache_resp_data(63, 16),
36762cb71fbShappy-lx      "b011".U -> dcache_resp_data(63, 24),
36862cb71fbShappy-lx      "b100".U -> dcache_resp_data(63, 32),
36962cb71fbShappy-lx      "b101".U -> dcache_resp_data(63, 40),
37062cb71fbShappy-lx      "b110".U -> dcache_resp_data(63, 48),
37162cb71fbShappy-lx      "b111".U -> dcache_resp_data(63, 56)
372024ee227SWilliam Wang    ))
373024ee227SWilliam Wang
3743b739f49SXuan Hu    resp_data_wire := LookupTree(in.uop.fuOpType, List(
375024ee227SWilliam Wang      LSUOpType.lr_w      -> SignExt(rdataSel(31, 0), XLEN),
37662cb71fbShappy-lx      LSUOpType.sc_w      -> dcache_resp_data,
377024ee227SWilliam Wang      LSUOpType.amoswap_w -> SignExt(rdataSel(31, 0), XLEN),
378024ee227SWilliam Wang      LSUOpType.amoadd_w  -> SignExt(rdataSel(31, 0), XLEN),
379024ee227SWilliam Wang      LSUOpType.amoxor_w  -> SignExt(rdataSel(31, 0), XLEN),
380024ee227SWilliam Wang      LSUOpType.amoand_w  -> SignExt(rdataSel(31, 0), XLEN),
381024ee227SWilliam Wang      LSUOpType.amoor_w   -> SignExt(rdataSel(31, 0), XLEN),
382024ee227SWilliam Wang      LSUOpType.amomin_w  -> SignExt(rdataSel(31, 0), XLEN),
383024ee227SWilliam Wang      LSUOpType.amomax_w  -> SignExt(rdataSel(31, 0), XLEN),
384024ee227SWilliam Wang      LSUOpType.amominu_w -> SignExt(rdataSel(31, 0), XLEN),
385024ee227SWilliam Wang      LSUOpType.amomaxu_w -> SignExt(rdataSel(31, 0), XLEN),
386024ee227SWilliam Wang
387024ee227SWilliam Wang      LSUOpType.lr_d      -> SignExt(rdataSel(63, 0), XLEN),
38862cb71fbShappy-lx      LSUOpType.sc_d      -> dcache_resp_data,
389024ee227SWilliam Wang      LSUOpType.amoswap_d -> SignExt(rdataSel(63, 0), XLEN),
390024ee227SWilliam Wang      LSUOpType.amoadd_d  -> SignExt(rdataSel(63, 0), XLEN),
391024ee227SWilliam Wang      LSUOpType.amoxor_d  -> SignExt(rdataSel(63, 0), XLEN),
392024ee227SWilliam Wang      LSUOpType.amoand_d  -> SignExt(rdataSel(63, 0), XLEN),
393024ee227SWilliam Wang      LSUOpType.amoor_d   -> SignExt(rdataSel(63, 0), XLEN),
394024ee227SWilliam Wang      LSUOpType.amomin_d  -> SignExt(rdataSel(63, 0), XLEN),
395024ee227SWilliam Wang      LSUOpType.amomax_d  -> SignExt(rdataSel(63, 0), XLEN),
396024ee227SWilliam Wang      LSUOpType.amominu_d -> SignExt(rdataSel(63, 0), XLEN),
397024ee227SWilliam Wang      LSUOpType.amomaxu_d -> SignExt(rdataSel(63, 0), XLEN)
398024ee227SWilliam Wang    ))
399024ee227SWilliam Wang
40062cb71fbShappy-lx    when (dcache_resp_error && io.csrCtrl.cache_error_enable) {
401026615fcSWilliam Wang      exceptionVec(loadAccessFault)  := isLr
402026615fcSWilliam Wang      exceptionVec(storeAccessFault) := !isLr
403026615fcSWilliam Wang      assert(!exceptionVec(loadAccessFault))
404026615fcSWilliam Wang      assert(!exceptionVec(storeAccessFault))
405026615fcSWilliam Wang    }
406026615fcSWilliam Wang
407f97664b3Swangkaifan    resp_data := resp_data_wire
408024ee227SWilliam Wang    state := s_finish
4094f39c746SYinan Xu    out_valid := true.B
410024ee227SWilliam Wang  }
411024ee227SWilliam Wang
4124f39c746SYinan Xu  io.out.valid := out_valid
4134f39c746SYinan Xu  XSError((state === s_finish) =/= out_valid, "out_valid reg error\n")
4144f39c746SYinan Xu  io.out.bits := DontCare
415024ee227SWilliam Wang  io.out.bits.uop := in.uop
4163b739f49SXuan Hu  io.out.bits.uop.exceptionVec := exceptionVec
417*204141efSGuanghui Cheng  io.out.bits.uop.trigger := trigger
418024ee227SWilliam Wang  io.out.bits.data := resp_data
419cff68e26SWilliam Wang  io.out.bits.debug.isMMIO := is_mmio
42007635e87Swangkaifan  io.out.bits.debug.paddr := paddr
4214f39c746SYinan Xu  when (io.out.fire) {
4223b739f49SXuan Hu    XSDebug("atomics writeback: pc %x data %x\n", io.out.bits.uop.pc, io.dcache.resp.bits.data)
423024ee227SWilliam Wang    state := s_invalid
4244f39c746SYinan Xu    out_valid := false.B
425024ee227SWilliam Wang  }
4264f39c746SYinan Xu
4274f39c746SYinan Xu  when (state === s_finish) {
42882d348fbSLemover    data_valid := false.B
429024ee227SWilliam Wang  }
430024ee227SWilliam Wang
431f4b2089aSYinan Xu  when (io.redirect.valid) {
432024ee227SWilliam Wang    atom_override_xtval := false.B
433024ee227SWilliam Wang  }
4348a5bdd64Swangkaifan
4351545277aSYinan Xu  if (env.EnableDifftest) {
4367d45a146SYinan Xu    val difftest = DifftestModule(new DiffAtomicEvent)
4377d45a146SYinan Xu    difftest.coreid := io.hartId
4387d45a146SYinan Xu    difftest.valid  := state === s_cache_resp_latch
4397d45a146SYinan Xu    difftest.addr   := paddr_reg
4407d45a146SYinan Xu    difftest.data   := data_reg
4417d45a146SYinan Xu    difftest.mask   := mask_reg
4427d45a146SYinan Xu    difftest.fuop   := fuop_reg
4437d45a146SYinan Xu    difftest.out    := resp_data_wire
4448a5bdd64Swangkaifan  }
445e13d224aSYinan Xu
446e13d224aSYinan Xu  if (env.EnableDifftest || env.AlwaysBasicDiff) {
447e13d224aSYinan Xu    val uop = io.out.bits.uop
4487d45a146SYinan Xu    val difftest = DifftestModule(new DiffLrScEvent)
4497d45a146SYinan Xu    difftest.coreid := io.hartId
4507d45a146SYinan Xu    difftest.valid := io.out.fire &&
4513b739f49SXuan Hu      (uop.fuOpType === LSUOpType.sc_d || uop.fuOpType === LSUOpType.sc_w)
4527d45a146SYinan Xu    difftest.success := is_lrsc_valid
453e13d224aSYinan Xu  }
454024ee227SWilliam Wang}
455