1024ee227SWilliam Wangpackage xiangshan.mem 2024ee227SWilliam Wang 3024ee227SWilliam Wangimport chisel3._ 4024ee227SWilliam Wangimport chisel3.util._ 5024ee227SWilliam Wangimport utils._ 6024ee227SWilliam Wangimport xiangshan._ 7024ee227SWilliam Wangimport xiangshan.cache.{DCacheWordIO, TlbRequestIO, TlbCmd, MemoryOpConstants} 8024ee227SWilliam Wangimport xiangshan.backend.LSUOpType 9024ee227SWilliam Wang 10024ee227SWilliam Wangclass AtomicsUnit extends XSModule with MemoryOpConstants{ 11024ee227SWilliam Wang val io = IO(new Bundle() { 12024ee227SWilliam Wang val in = Flipped(Decoupled(new ExuInput)) 13024ee227SWilliam Wang val out = Decoupled(new ExuOutput) 14024ee227SWilliam Wang val dcache = new DCacheWordIO 15024ee227SWilliam Wang val dtlb = new TlbRequestIO 16024ee227SWilliam Wang val flush_sbuffer = new SbufferFlushBundle 17024ee227SWilliam Wang val tlbFeedback = ValidIO(new TlbFeedback) 18024ee227SWilliam Wang val redirect = Flipped(ValidIO(new Redirect)) 19*11131ea4SYinan Xu val exceptionAddr = ValidIO(UInt(VAddrBits.W)) 20024ee227SWilliam Wang }) 21024ee227SWilliam Wang 22024ee227SWilliam Wang //------------------------------------------------------- 23024ee227SWilliam Wang // Atomics Memory Accsess FSM 24024ee227SWilliam Wang //------------------------------------------------------- 25024ee227SWilliam Wang val s_invalid :: s_tlb :: s_flush_sbuffer_req :: s_flush_sbuffer_resp :: s_cache_req :: s_cache_resp :: s_finish :: Nil = Enum(7) 26024ee227SWilliam Wang val state = RegInit(s_invalid) 27024ee227SWilliam Wang val in = Reg(new ExuInput()) 28024ee227SWilliam Wang val atom_override_xtval = RegInit(false.B) 29024ee227SWilliam Wang // paddr after translation 30024ee227SWilliam Wang val paddr = Reg(UInt()) 31024ee227SWilliam Wang // dcache response data 32024ee227SWilliam Wang val resp_data = Reg(UInt()) 33024ee227SWilliam Wang val is_lrsc_valid = Reg(Bool()) 34024ee227SWilliam Wang 35*11131ea4SYinan Xu io.exceptionAddr.valid := atom_override_xtval 36*11131ea4SYinan Xu io.exceptionAddr.bits := in.src1 37024ee227SWilliam Wang 38024ee227SWilliam Wang // assign default value to output signals 39024ee227SWilliam Wang io.in.ready := false.B 40024ee227SWilliam Wang io.out.valid := false.B 41024ee227SWilliam Wang io.out.bits := DontCare 42024ee227SWilliam Wang 43024ee227SWilliam Wang io.dcache.req.valid := false.B 44024ee227SWilliam Wang io.dcache.req.bits := DontCare 45024ee227SWilliam Wang io.dcache.s1_kill := false.B 46024ee227SWilliam Wang io.dcache.resp.ready := false.B 47024ee227SWilliam Wang 48024ee227SWilliam Wang io.dtlb.req.valid := false.B 49024ee227SWilliam Wang io.dtlb.req.bits := DontCare 50024ee227SWilliam Wang 51024ee227SWilliam Wang io.flush_sbuffer.valid := false.B 52024ee227SWilliam Wang 53024ee227SWilliam Wang XSDebug("state: %d\n", state) 54024ee227SWilliam Wang 55024ee227SWilliam Wang when (state === s_invalid) { 56024ee227SWilliam Wang io.in.ready := true.B 57024ee227SWilliam Wang when (io.in.fire()) { 58024ee227SWilliam Wang in := io.in.bits 59024ee227SWilliam Wang state := s_tlb 60024ee227SWilliam Wang } 61024ee227SWilliam Wang } 62024ee227SWilliam Wang 63024ee227SWilliam Wang // Send TLB feedback to store issue queue 64024ee227SWilliam Wang // we send feedback right after we receives request 65024ee227SWilliam Wang // also, we always treat amo as tlb hit 66024ee227SWilliam Wang // since we will continue polling tlb all by ourself 67024ee227SWilliam Wang io.tlbFeedback.valid := RegNext(io.in.fire()) 68024ee227SWilliam Wang io.tlbFeedback.bits.hit := true.B 69024ee227SWilliam Wang io.tlbFeedback.bits.roqIdx := in.uop.roqIdx 70024ee227SWilliam Wang 71024ee227SWilliam Wang 72024ee227SWilliam Wang // tlb translation, manipulating signals && deal with exception 73024ee227SWilliam Wang when (state === s_tlb) { 74024ee227SWilliam Wang // send req to dtlb 75024ee227SWilliam Wang // keep firing until tlb hit 76024ee227SWilliam Wang io.dtlb.req.valid := true.B 77024ee227SWilliam Wang io.dtlb.req.bits.vaddr := in.src1 78024ee227SWilliam Wang io.dtlb.req.bits.roqIdx := in.uop.roqIdx 79024ee227SWilliam Wang val is_lr = in.uop.ctrl.fuOpType === LSUOpType.lr_w || in.uop.ctrl.fuOpType === LSUOpType.lr_d 80024ee227SWilliam Wang io.dtlb.req.bits.cmd := Mux(is_lr, TlbCmd.read, TlbCmd.write) 81024ee227SWilliam Wang io.dtlb.req.bits.debug.pc := in.uop.cf.pc 82185e8566SWilliam Wang io.dtlb.req.bits.debug.lsroqIdx := in.uop.lsroqIdx // FIXME: need update 83024ee227SWilliam Wang 84024ee227SWilliam Wang when(io.dtlb.resp.valid && !io.dtlb.resp.bits.miss){ 85024ee227SWilliam Wang // exception handling 86024ee227SWilliam Wang val addrAligned = LookupTree(in.uop.ctrl.fuOpType(1,0), List( 87024ee227SWilliam Wang "b00".U -> true.B, //b 88024ee227SWilliam Wang "b01".U -> (in.src1(0) === 0.U), //h 89024ee227SWilliam Wang "b10".U -> (in.src1(1,0) === 0.U), //w 90024ee227SWilliam Wang "b11".U -> (in.src1(2,0) === 0.U) //d 91024ee227SWilliam Wang )) 92024ee227SWilliam Wang in.uop.cf.exceptionVec(storeAddrMisaligned) := !addrAligned 93024ee227SWilliam Wang in.uop.cf.exceptionVec(storePageFault) := io.dtlb.resp.bits.excp.pf.st 94024ee227SWilliam Wang in.uop.cf.exceptionVec(loadPageFault) := io.dtlb.resp.bits.excp.pf.ld 95024ee227SWilliam Wang val exception = !addrAligned || io.dtlb.resp.bits.excp.pf.st || io.dtlb.resp.bits.excp.pf.ld 96024ee227SWilliam Wang when (exception) { 97024ee227SWilliam Wang // check for exceptions 98024ee227SWilliam Wang // if there are exceptions, no need to execute it 99024ee227SWilliam Wang state := s_finish 100024ee227SWilliam Wang atom_override_xtval := true.B 101024ee227SWilliam Wang } .otherwise { 102024ee227SWilliam Wang paddr := io.dtlb.resp.bits.paddr 103024ee227SWilliam Wang state := s_flush_sbuffer_req 104024ee227SWilliam Wang } 105024ee227SWilliam Wang } 106024ee227SWilliam Wang } 107024ee227SWilliam Wang 108024ee227SWilliam Wang 109024ee227SWilliam Wang when (state === s_flush_sbuffer_req) { 110024ee227SWilliam Wang io.flush_sbuffer.valid := true.B 111024ee227SWilliam Wang state := s_flush_sbuffer_resp 112024ee227SWilliam Wang } 113024ee227SWilliam Wang 114024ee227SWilliam Wang when (state === s_flush_sbuffer_resp) { 115024ee227SWilliam Wang when (io.flush_sbuffer.empty) { 116024ee227SWilliam Wang state := s_cache_req 117024ee227SWilliam Wang } 118024ee227SWilliam Wang } 119024ee227SWilliam Wang 120024ee227SWilliam Wang when (state === s_cache_req) { 121024ee227SWilliam Wang io.dcache.req.valid := true.B 122024ee227SWilliam Wang io.dcache.req.bits.cmd := LookupTree(in.uop.ctrl.fuOpType, List( 123024ee227SWilliam Wang LSUOpType.lr_w -> M_XLR, 124024ee227SWilliam Wang LSUOpType.sc_w -> M_XSC, 125024ee227SWilliam Wang LSUOpType.amoswap_w -> M_XA_SWAP, 126024ee227SWilliam Wang LSUOpType.amoadd_w -> M_XA_ADD, 127024ee227SWilliam Wang LSUOpType.amoxor_w -> M_XA_XOR, 128024ee227SWilliam Wang LSUOpType.amoand_w -> M_XA_AND, 129024ee227SWilliam Wang LSUOpType.amoor_w -> M_XA_OR, 130024ee227SWilliam Wang LSUOpType.amomin_w -> M_XA_MIN, 131024ee227SWilliam Wang LSUOpType.amomax_w -> M_XA_MAX, 132024ee227SWilliam Wang LSUOpType.amominu_w -> M_XA_MINU, 133024ee227SWilliam Wang LSUOpType.amomaxu_w -> M_XA_MAXU, 134024ee227SWilliam Wang 135024ee227SWilliam Wang LSUOpType.lr_d -> M_XLR, 136024ee227SWilliam Wang LSUOpType.sc_d -> M_XSC, 137024ee227SWilliam Wang LSUOpType.amoswap_d -> M_XA_SWAP, 138024ee227SWilliam Wang LSUOpType.amoadd_d -> M_XA_ADD, 139024ee227SWilliam Wang LSUOpType.amoxor_d -> M_XA_XOR, 140024ee227SWilliam Wang LSUOpType.amoand_d -> M_XA_AND, 141024ee227SWilliam Wang LSUOpType.amoor_d -> M_XA_OR, 142024ee227SWilliam Wang LSUOpType.amomin_d -> M_XA_MIN, 143024ee227SWilliam Wang LSUOpType.amomax_d -> M_XA_MAX, 144024ee227SWilliam Wang LSUOpType.amominu_d -> M_XA_MINU, 145024ee227SWilliam Wang LSUOpType.amomaxu_d -> M_XA_MAXU 146024ee227SWilliam Wang )) 147024ee227SWilliam Wang 148024ee227SWilliam Wang io.dcache.req.bits.addr := paddr 149024ee227SWilliam Wang io.dcache.req.bits.data := genWdata(in.src2, in.uop.ctrl.fuOpType(1,0)) 150024ee227SWilliam Wang // TODO: atomics do need mask: fix mask 151024ee227SWilliam Wang io.dcache.req.bits.mask := genWmask(paddr, in.uop.ctrl.fuOpType(1,0)) 152024ee227SWilliam Wang io.dcache.req.bits.meta.id := DontCare 153024ee227SWilliam Wang io.dcache.req.bits.meta.paddr := paddr 154024ee227SWilliam Wang io.dcache.req.bits.meta.tlb_miss := false.B 155024ee227SWilliam Wang io.dcache.req.bits.meta.replay := false.B 156024ee227SWilliam Wang 157024ee227SWilliam Wang when(io.dcache.req.fire()){ 158024ee227SWilliam Wang state := s_cache_resp 159024ee227SWilliam Wang } 160024ee227SWilliam Wang } 161024ee227SWilliam Wang 162024ee227SWilliam Wang when (state === s_cache_resp) { 163024ee227SWilliam Wang io.dcache.resp.ready := true.B 164024ee227SWilliam Wang when(io.dcache.resp.fire()) { 165024ee227SWilliam Wang is_lrsc_valid := io.dcache.resp.bits.meta.id 166024ee227SWilliam Wang val rdata = io.dcache.resp.bits.data 167024ee227SWilliam Wang val rdataSel = LookupTree(paddr(2, 0), List( 168024ee227SWilliam Wang "b000".U -> rdata(63, 0), 169024ee227SWilliam Wang "b001".U -> rdata(63, 8), 170024ee227SWilliam Wang "b010".U -> rdata(63, 16), 171024ee227SWilliam Wang "b011".U -> rdata(63, 24), 172024ee227SWilliam Wang "b100".U -> rdata(63, 32), 173024ee227SWilliam Wang "b101".U -> rdata(63, 40), 174024ee227SWilliam Wang "b110".U -> rdata(63, 48), 175024ee227SWilliam Wang "b111".U -> rdata(63, 56) 176024ee227SWilliam Wang )) 177024ee227SWilliam Wang 178024ee227SWilliam Wang resp_data := LookupTree(in.uop.ctrl.fuOpType, List( 179024ee227SWilliam Wang LSUOpType.lr_w -> SignExt(rdataSel(31, 0), XLEN), 1803dbae6f8SYinan Xu LSUOpType.sc_w -> rdata, 181024ee227SWilliam Wang LSUOpType.amoswap_w -> SignExt(rdataSel(31, 0), XLEN), 182024ee227SWilliam Wang LSUOpType.amoadd_w -> SignExt(rdataSel(31, 0), XLEN), 183024ee227SWilliam Wang LSUOpType.amoxor_w -> SignExt(rdataSel(31, 0), XLEN), 184024ee227SWilliam Wang LSUOpType.amoand_w -> SignExt(rdataSel(31, 0), XLEN), 185024ee227SWilliam Wang LSUOpType.amoor_w -> SignExt(rdataSel(31, 0), XLEN), 186024ee227SWilliam Wang LSUOpType.amomin_w -> SignExt(rdataSel(31, 0), XLEN), 187024ee227SWilliam Wang LSUOpType.amomax_w -> SignExt(rdataSel(31, 0), XLEN), 188024ee227SWilliam Wang LSUOpType.amominu_w -> SignExt(rdataSel(31, 0), XLEN), 189024ee227SWilliam Wang LSUOpType.amomaxu_w -> SignExt(rdataSel(31, 0), XLEN), 190024ee227SWilliam Wang 191024ee227SWilliam Wang LSUOpType.lr_d -> SignExt(rdataSel(63, 0), XLEN), 1923dbae6f8SYinan Xu LSUOpType.sc_d -> rdata, 193024ee227SWilliam Wang LSUOpType.amoswap_d -> SignExt(rdataSel(63, 0), XLEN), 194024ee227SWilliam Wang LSUOpType.amoadd_d -> SignExt(rdataSel(63, 0), XLEN), 195024ee227SWilliam Wang LSUOpType.amoxor_d -> SignExt(rdataSel(63, 0), XLEN), 196024ee227SWilliam Wang LSUOpType.amoand_d -> SignExt(rdataSel(63, 0), XLEN), 197024ee227SWilliam Wang LSUOpType.amoor_d -> SignExt(rdataSel(63, 0), XLEN), 198024ee227SWilliam Wang LSUOpType.amomin_d -> SignExt(rdataSel(63, 0), XLEN), 199024ee227SWilliam Wang LSUOpType.amomax_d -> SignExt(rdataSel(63, 0), XLEN), 200024ee227SWilliam Wang LSUOpType.amominu_d -> SignExt(rdataSel(63, 0), XLEN), 201024ee227SWilliam Wang LSUOpType.amomaxu_d -> SignExt(rdataSel(63, 0), XLEN) 202024ee227SWilliam Wang )) 203024ee227SWilliam Wang 204024ee227SWilliam Wang state := s_finish 205024ee227SWilliam Wang } 206024ee227SWilliam Wang } 207024ee227SWilliam Wang 208024ee227SWilliam Wang when (state === s_finish) { 209024ee227SWilliam Wang io.out.valid := true.B 210024ee227SWilliam Wang io.out.bits.uop := in.uop 211024ee227SWilliam Wang io.out.bits.uop.diffTestDebugLrScValid := is_lrsc_valid 212024ee227SWilliam Wang io.out.bits.data := resp_data 213024ee227SWilliam Wang io.out.bits.redirectValid := false.B 214024ee227SWilliam Wang io.out.bits.redirect := DontCare 215024ee227SWilliam Wang io.out.bits.brUpdate := DontCare 216024ee227SWilliam Wang io.out.bits.debug.isMMIO := AddressSpace.isMMIO(paddr) 217024ee227SWilliam Wang when (io.out.fire()) { 218024ee227SWilliam Wang XSDebug("atomics writeback: pc %x data %x\n", io.out.bits.uop.cf.pc, io.dcache.resp.bits.data) 219024ee227SWilliam Wang state := s_invalid 220024ee227SWilliam Wang } 221024ee227SWilliam Wang } 222024ee227SWilliam Wang 223024ee227SWilliam Wang when(io.redirect.valid){ 224024ee227SWilliam Wang atom_override_xtval := false.B 225024ee227SWilliam Wang } 226024ee227SWilliam Wang} 227