1024ee227SWilliam Wangpackage xiangshan.mem 2024ee227SWilliam Wang 3024ee227SWilliam Wangimport chisel3._ 4024ee227SWilliam Wangimport chisel3.util._ 5024ee227SWilliam Wangimport utils._ 6024ee227SWilliam Wangimport xiangshan._ 7024ee227SWilliam Wangimport xiangshan.cache.{DCacheWordIO, TlbRequestIO, TlbCmd, MemoryOpConstants} 8024ee227SWilliam Wangimport xiangshan.backend.LSUOpType 9024ee227SWilliam Wang 10024ee227SWilliam Wangclass AtomicsUnit extends XSModule with MemoryOpConstants{ 11024ee227SWilliam Wang val io = IO(new Bundle() { 12024ee227SWilliam Wang val in = Flipped(Decoupled(new ExuInput)) 13024ee227SWilliam Wang val out = Decoupled(new ExuOutput) 14024ee227SWilliam Wang val dcache = new DCacheWordIO 15024ee227SWilliam Wang val dtlb = new TlbRequestIO 16024ee227SWilliam Wang val flush_sbuffer = new SbufferFlushBundle 17024ee227SWilliam Wang val tlbFeedback = ValidIO(new TlbFeedback) 18024ee227SWilliam Wang val redirect = Flipped(ValidIO(new Redirect)) 1911131ea4SYinan Xu val exceptionAddr = ValidIO(UInt(VAddrBits.W)) 20024ee227SWilliam Wang }) 21024ee227SWilliam Wang 22024ee227SWilliam Wang //------------------------------------------------------- 23024ee227SWilliam Wang // Atomics Memory Accsess FSM 24024ee227SWilliam Wang //------------------------------------------------------- 25024ee227SWilliam Wang val s_invalid :: s_tlb :: s_flush_sbuffer_req :: s_flush_sbuffer_resp :: s_cache_req :: s_cache_resp :: s_finish :: Nil = Enum(7) 26024ee227SWilliam Wang val state = RegInit(s_invalid) 27024ee227SWilliam Wang val in = Reg(new ExuInput()) 28*0d045bd0SYinan Xu val exceptionVec = RegInit(0.U.asTypeOf(ExceptionVec())) 29024ee227SWilliam Wang val atom_override_xtval = RegInit(false.B) 30024ee227SWilliam Wang // paddr after translation 31024ee227SWilliam Wang val paddr = Reg(UInt()) 32024ee227SWilliam Wang // dcache response data 33024ee227SWilliam Wang val resp_data = Reg(UInt()) 34024ee227SWilliam Wang val is_lrsc_valid = Reg(Bool()) 35024ee227SWilliam Wang 3611131ea4SYinan Xu io.exceptionAddr.valid := atom_override_xtval 3711131ea4SYinan Xu io.exceptionAddr.bits := in.src1 38024ee227SWilliam Wang 39024ee227SWilliam Wang // assign default value to output signals 40024ee227SWilliam Wang io.in.ready := false.B 41024ee227SWilliam Wang io.out.valid := false.B 42024ee227SWilliam Wang io.out.bits := DontCare 43024ee227SWilliam Wang 44024ee227SWilliam Wang io.dcache.req.valid := false.B 45024ee227SWilliam Wang io.dcache.req.bits := DontCare 46024ee227SWilliam Wang io.dcache.resp.ready := false.B 47024ee227SWilliam Wang 48024ee227SWilliam Wang io.dtlb.req.valid := false.B 49024ee227SWilliam Wang io.dtlb.req.bits := DontCare 500cab60cbSZhangZifei io.dtlb.resp.ready := false.B 51024ee227SWilliam Wang 52024ee227SWilliam Wang io.flush_sbuffer.valid := false.B 53024ee227SWilliam Wang 54024ee227SWilliam Wang XSDebug("state: %d\n", state) 55024ee227SWilliam Wang 56024ee227SWilliam Wang when (state === s_invalid) { 57024ee227SWilliam Wang io.in.ready := true.B 58024ee227SWilliam Wang when (io.in.fire()) { 59024ee227SWilliam Wang in := io.in.bits 60024ee227SWilliam Wang state := s_tlb 61024ee227SWilliam Wang } 62024ee227SWilliam Wang } 63024ee227SWilliam Wang 64024ee227SWilliam Wang // Send TLB feedback to store issue queue 65024ee227SWilliam Wang // we send feedback right after we receives request 66024ee227SWilliam Wang // also, we always treat amo as tlb hit 67024ee227SWilliam Wang // since we will continue polling tlb all by ourself 68665ccb1fSYinan Xu io.tlbFeedback.valid := RegNext(RegNext(io.in.valid)) 69024ee227SWilliam Wang io.tlbFeedback.bits.hit := true.B 70024ee227SWilliam Wang io.tlbFeedback.bits.roqIdx := in.uop.roqIdx 71024ee227SWilliam Wang 72024ee227SWilliam Wang 73024ee227SWilliam Wang // tlb translation, manipulating signals && deal with exception 74024ee227SWilliam Wang when (state === s_tlb) { 75024ee227SWilliam Wang // send req to dtlb 76024ee227SWilliam Wang // keep firing until tlb hit 77024ee227SWilliam Wang io.dtlb.req.valid := true.B 78024ee227SWilliam Wang io.dtlb.req.bits.vaddr := in.src1 79024ee227SWilliam Wang io.dtlb.req.bits.roqIdx := in.uop.roqIdx 80cd3bc62aSZhangZifei io.dtlb.resp.ready := true.B 81024ee227SWilliam Wang val is_lr = in.uop.ctrl.fuOpType === LSUOpType.lr_w || in.uop.ctrl.fuOpType === LSUOpType.lr_d 82024ee227SWilliam Wang io.dtlb.req.bits.cmd := Mux(is_lr, TlbCmd.read, TlbCmd.write) 83024ee227SWilliam Wang io.dtlb.req.bits.debug.pc := in.uop.cf.pc 84024ee227SWilliam Wang 850cab60cbSZhangZifei when(io.dtlb.resp.fire && !io.dtlb.resp.bits.miss){ 86024ee227SWilliam Wang // exception handling 87024ee227SWilliam Wang val addrAligned = LookupTree(in.uop.ctrl.fuOpType(1,0), List( 88024ee227SWilliam Wang "b00".U -> true.B, //b 89024ee227SWilliam Wang "b01".U -> (in.src1(0) === 0.U), //h 90024ee227SWilliam Wang "b10".U -> (in.src1(1,0) === 0.U), //w 91024ee227SWilliam Wang "b11".U -> (in.src1(2,0) === 0.U) //d 92024ee227SWilliam Wang )) 93*0d045bd0SYinan Xu exceptionVec(storeAddrMisaligned) := !addrAligned 94*0d045bd0SYinan Xu exceptionVec(storePageFault) := io.dtlb.resp.bits.excp.pf.st 95*0d045bd0SYinan Xu exceptionVec(loadPageFault) := io.dtlb.resp.bits.excp.pf.ld 96024ee227SWilliam Wang val exception = !addrAligned || io.dtlb.resp.bits.excp.pf.st || io.dtlb.resp.bits.excp.pf.ld 97024ee227SWilliam Wang when (exception) { 98024ee227SWilliam Wang // check for exceptions 99024ee227SWilliam Wang // if there are exceptions, no need to execute it 100024ee227SWilliam Wang state := s_finish 101024ee227SWilliam Wang atom_override_xtval := true.B 102024ee227SWilliam Wang } .otherwise { 103024ee227SWilliam Wang paddr := io.dtlb.resp.bits.paddr 104024ee227SWilliam Wang state := s_flush_sbuffer_req 105024ee227SWilliam Wang } 106024ee227SWilliam Wang } 107024ee227SWilliam Wang } 108024ee227SWilliam Wang 109024ee227SWilliam Wang 110024ee227SWilliam Wang when (state === s_flush_sbuffer_req) { 111024ee227SWilliam Wang io.flush_sbuffer.valid := true.B 112024ee227SWilliam Wang state := s_flush_sbuffer_resp 113024ee227SWilliam Wang } 114024ee227SWilliam Wang 115024ee227SWilliam Wang when (state === s_flush_sbuffer_resp) { 116024ee227SWilliam Wang when (io.flush_sbuffer.empty) { 117024ee227SWilliam Wang state := s_cache_req 118024ee227SWilliam Wang } 119024ee227SWilliam Wang } 120024ee227SWilliam Wang 121024ee227SWilliam Wang when (state === s_cache_req) { 122024ee227SWilliam Wang io.dcache.req.valid := true.B 123024ee227SWilliam Wang io.dcache.req.bits.cmd := LookupTree(in.uop.ctrl.fuOpType, List( 124024ee227SWilliam Wang LSUOpType.lr_w -> M_XLR, 125024ee227SWilliam Wang LSUOpType.sc_w -> M_XSC, 126024ee227SWilliam Wang LSUOpType.amoswap_w -> M_XA_SWAP, 127024ee227SWilliam Wang LSUOpType.amoadd_w -> M_XA_ADD, 128024ee227SWilliam Wang LSUOpType.amoxor_w -> M_XA_XOR, 129024ee227SWilliam Wang LSUOpType.amoand_w -> M_XA_AND, 130024ee227SWilliam Wang LSUOpType.amoor_w -> M_XA_OR, 131024ee227SWilliam Wang LSUOpType.amomin_w -> M_XA_MIN, 132024ee227SWilliam Wang LSUOpType.amomax_w -> M_XA_MAX, 133024ee227SWilliam Wang LSUOpType.amominu_w -> M_XA_MINU, 134024ee227SWilliam Wang LSUOpType.amomaxu_w -> M_XA_MAXU, 135024ee227SWilliam Wang 136024ee227SWilliam Wang LSUOpType.lr_d -> M_XLR, 137024ee227SWilliam Wang LSUOpType.sc_d -> M_XSC, 138024ee227SWilliam Wang LSUOpType.amoswap_d -> M_XA_SWAP, 139024ee227SWilliam Wang LSUOpType.amoadd_d -> M_XA_ADD, 140024ee227SWilliam Wang LSUOpType.amoxor_d -> M_XA_XOR, 141024ee227SWilliam Wang LSUOpType.amoand_d -> M_XA_AND, 142024ee227SWilliam Wang LSUOpType.amoor_d -> M_XA_OR, 143024ee227SWilliam Wang LSUOpType.amomin_d -> M_XA_MIN, 144024ee227SWilliam Wang LSUOpType.amomax_d -> M_XA_MAX, 145024ee227SWilliam Wang LSUOpType.amominu_d -> M_XA_MINU, 146024ee227SWilliam Wang LSUOpType.amomaxu_d -> M_XA_MAXU 147024ee227SWilliam Wang )) 148024ee227SWilliam Wang 149024ee227SWilliam Wang io.dcache.req.bits.addr := paddr 150024ee227SWilliam Wang io.dcache.req.bits.data := genWdata(in.src2, in.uop.ctrl.fuOpType(1,0)) 151024ee227SWilliam Wang // TODO: atomics do need mask: fix mask 152024ee227SWilliam Wang io.dcache.req.bits.mask := genWmask(paddr, in.uop.ctrl.fuOpType(1,0)) 153024ee227SWilliam Wang io.dcache.req.bits.meta.id := DontCare 154024ee227SWilliam Wang io.dcache.req.bits.meta.paddr := paddr 155024ee227SWilliam Wang io.dcache.req.bits.meta.tlb_miss := false.B 156024ee227SWilliam Wang io.dcache.req.bits.meta.replay := false.B 157024ee227SWilliam Wang 158024ee227SWilliam Wang when(io.dcache.req.fire()){ 159024ee227SWilliam Wang state := s_cache_resp 160024ee227SWilliam Wang } 161024ee227SWilliam Wang } 162024ee227SWilliam Wang 163024ee227SWilliam Wang when (state === s_cache_resp) { 164024ee227SWilliam Wang io.dcache.resp.ready := true.B 165024ee227SWilliam Wang when(io.dcache.resp.fire()) { 166024ee227SWilliam Wang is_lrsc_valid := io.dcache.resp.bits.meta.id 167024ee227SWilliam Wang val rdata = io.dcache.resp.bits.data 168024ee227SWilliam Wang val rdataSel = LookupTree(paddr(2, 0), List( 169024ee227SWilliam Wang "b000".U -> rdata(63, 0), 170024ee227SWilliam Wang "b001".U -> rdata(63, 8), 171024ee227SWilliam Wang "b010".U -> rdata(63, 16), 172024ee227SWilliam Wang "b011".U -> rdata(63, 24), 173024ee227SWilliam Wang "b100".U -> rdata(63, 32), 174024ee227SWilliam Wang "b101".U -> rdata(63, 40), 175024ee227SWilliam Wang "b110".U -> rdata(63, 48), 176024ee227SWilliam Wang "b111".U -> rdata(63, 56) 177024ee227SWilliam Wang )) 178024ee227SWilliam Wang 179024ee227SWilliam Wang resp_data := LookupTree(in.uop.ctrl.fuOpType, List( 180024ee227SWilliam Wang LSUOpType.lr_w -> SignExt(rdataSel(31, 0), XLEN), 1817962cc88SWilliam Wang LSUOpType.sc_w -> rdata, 182024ee227SWilliam Wang LSUOpType.amoswap_w -> SignExt(rdataSel(31, 0), XLEN), 183024ee227SWilliam Wang LSUOpType.amoadd_w -> SignExt(rdataSel(31, 0), XLEN), 184024ee227SWilliam Wang LSUOpType.amoxor_w -> SignExt(rdataSel(31, 0), XLEN), 185024ee227SWilliam Wang LSUOpType.amoand_w -> SignExt(rdataSel(31, 0), XLEN), 186024ee227SWilliam Wang LSUOpType.amoor_w -> SignExt(rdataSel(31, 0), XLEN), 187024ee227SWilliam Wang LSUOpType.amomin_w -> SignExt(rdataSel(31, 0), XLEN), 188024ee227SWilliam Wang LSUOpType.amomax_w -> SignExt(rdataSel(31, 0), XLEN), 189024ee227SWilliam Wang LSUOpType.amominu_w -> SignExt(rdataSel(31, 0), XLEN), 190024ee227SWilliam Wang LSUOpType.amomaxu_w -> SignExt(rdataSel(31, 0), XLEN), 191024ee227SWilliam Wang 192024ee227SWilliam Wang LSUOpType.lr_d -> SignExt(rdataSel(63, 0), XLEN), 1937962cc88SWilliam Wang LSUOpType.sc_d -> rdata, 194024ee227SWilliam Wang LSUOpType.amoswap_d -> SignExt(rdataSel(63, 0), XLEN), 195024ee227SWilliam Wang LSUOpType.amoadd_d -> SignExt(rdataSel(63, 0), XLEN), 196024ee227SWilliam Wang LSUOpType.amoxor_d -> SignExt(rdataSel(63, 0), XLEN), 197024ee227SWilliam Wang LSUOpType.amoand_d -> SignExt(rdataSel(63, 0), XLEN), 198024ee227SWilliam Wang LSUOpType.amoor_d -> SignExt(rdataSel(63, 0), XLEN), 199024ee227SWilliam Wang LSUOpType.amomin_d -> SignExt(rdataSel(63, 0), XLEN), 200024ee227SWilliam Wang LSUOpType.amomax_d -> SignExt(rdataSel(63, 0), XLEN), 201024ee227SWilliam Wang LSUOpType.amominu_d -> SignExt(rdataSel(63, 0), XLEN), 202024ee227SWilliam Wang LSUOpType.amomaxu_d -> SignExt(rdataSel(63, 0), XLEN) 203024ee227SWilliam Wang )) 204024ee227SWilliam Wang 205024ee227SWilliam Wang state := s_finish 206024ee227SWilliam Wang } 207024ee227SWilliam Wang } 208024ee227SWilliam Wang 209024ee227SWilliam Wang when (state === s_finish) { 210024ee227SWilliam Wang io.out.valid := true.B 211024ee227SWilliam Wang io.out.bits.uop := in.uop 212*0d045bd0SYinan Xu io.out.bits.uop.cf.exceptionVec := exceptionVec 213024ee227SWilliam Wang io.out.bits.uop.diffTestDebugLrScValid := is_lrsc_valid 214024ee227SWilliam Wang io.out.bits.data := resp_data 215024ee227SWilliam Wang io.out.bits.redirectValid := false.B 216024ee227SWilliam Wang io.out.bits.redirect := DontCare 217024ee227SWilliam Wang io.out.bits.brUpdate := DontCare 218024ee227SWilliam Wang io.out.bits.debug.isMMIO := AddressSpace.isMMIO(paddr) 219024ee227SWilliam Wang when (io.out.fire()) { 220024ee227SWilliam Wang XSDebug("atomics writeback: pc %x data %x\n", io.out.bits.uop.cf.pc, io.dcache.resp.bits.data) 221024ee227SWilliam Wang state := s_invalid 222024ee227SWilliam Wang } 223024ee227SWilliam Wang } 224024ee227SWilliam Wang 225024ee227SWilliam Wang when(io.redirect.valid){ 226024ee227SWilliam Wang atom_override_xtval := false.B 227024ee227SWilliam Wang } 228024ee227SWilliam Wang}