xref: /XiangShan/src/main/scala/xiangshan/mem/pipeline/AtomicsUnit.scala (revision 07635e8781cb56baffb1234511d992f73ceb04fa)
1024ee227SWilliam Wangpackage xiangshan.mem
2024ee227SWilliam Wang
3024ee227SWilliam Wangimport chisel3._
4024ee227SWilliam Wangimport chisel3.util._
5024ee227SWilliam Wangimport utils._
6024ee227SWilliam Wangimport xiangshan._
7024ee227SWilliam Wangimport xiangshan.cache.{DCacheWordIO, TlbRequestIO, TlbCmd, MemoryOpConstants}
8024ee227SWilliam Wangimport xiangshan.backend.LSUOpType
9024ee227SWilliam Wang
10024ee227SWilliam Wangclass AtomicsUnit extends XSModule with MemoryOpConstants{
11024ee227SWilliam Wang  val io = IO(new Bundle() {
12024ee227SWilliam Wang    val in            = Flipped(Decoupled(new ExuInput))
13024ee227SWilliam Wang    val out           = Decoupled(new ExuOutput)
14024ee227SWilliam Wang    val dcache        = new DCacheWordIO
15024ee227SWilliam Wang    val dtlb          = new TlbRequestIO
16024ee227SWilliam Wang    val flush_sbuffer = new SbufferFlushBundle
17024ee227SWilliam Wang    val tlbFeedback   = ValidIO(new TlbFeedback)
18024ee227SWilliam Wang    val redirect      = Flipped(ValidIO(new Redirect))
1911131ea4SYinan Xu    val exceptionAddr = ValidIO(UInt(VAddrBits.W))
20024ee227SWilliam Wang  })
21024ee227SWilliam Wang
22024ee227SWilliam Wang  //-------------------------------------------------------
23024ee227SWilliam Wang  // Atomics Memory Accsess FSM
24024ee227SWilliam Wang  //-------------------------------------------------------
25024ee227SWilliam Wang  val s_invalid :: s_tlb  :: s_flush_sbuffer_req :: s_flush_sbuffer_resp :: s_cache_req :: s_cache_resp :: s_finish :: Nil = Enum(7)
26024ee227SWilliam Wang  val state = RegInit(s_invalid)
27024ee227SWilliam Wang  val in = Reg(new ExuInput())
280d045bd0SYinan Xu  val exceptionVec = RegInit(0.U.asTypeOf(ExceptionVec()))
29024ee227SWilliam Wang  val atom_override_xtval = RegInit(false.B)
30024ee227SWilliam Wang  // paddr after translation
31024ee227SWilliam Wang  val paddr = Reg(UInt())
32cff68e26SWilliam Wang  val is_mmio = Reg(Bool())
33024ee227SWilliam Wang  // dcache response data
34024ee227SWilliam Wang  val resp_data = Reg(UInt())
35024ee227SWilliam Wang  val is_lrsc_valid = Reg(Bool())
36024ee227SWilliam Wang
3711131ea4SYinan Xu  io.exceptionAddr.valid := atom_override_xtval
3811131ea4SYinan Xu  io.exceptionAddr.bits  := in.src1
39024ee227SWilliam Wang
40024ee227SWilliam Wang  // assign default value to output signals
41024ee227SWilliam Wang  io.in.ready          := false.B
42024ee227SWilliam Wang  io.out.valid         := false.B
43024ee227SWilliam Wang  io.out.bits          := DontCare
44024ee227SWilliam Wang
45024ee227SWilliam Wang  io.dcache.req.valid  := false.B
46024ee227SWilliam Wang  io.dcache.req.bits   := DontCare
47024ee227SWilliam Wang  io.dcache.resp.ready := false.B
48024ee227SWilliam Wang
49024ee227SWilliam Wang  io.dtlb.req.valid    := false.B
50024ee227SWilliam Wang  io.dtlb.req.bits     := DontCare
510cab60cbSZhangZifei  io.dtlb.resp.ready   := false.B
52024ee227SWilliam Wang
53024ee227SWilliam Wang  io.flush_sbuffer.valid := false.B
54024ee227SWilliam Wang
55024ee227SWilliam Wang  XSDebug("state: %d\n", state)
56024ee227SWilliam Wang
57024ee227SWilliam Wang  when (state === s_invalid) {
58024ee227SWilliam Wang    io.in.ready := true.B
59024ee227SWilliam Wang    when (io.in.fire()) {
60024ee227SWilliam Wang      in := io.in.bits
61024ee227SWilliam Wang      state := s_tlb
62024ee227SWilliam Wang    }
63024ee227SWilliam Wang  }
64024ee227SWilliam Wang
65024ee227SWilliam Wang  // Send TLB feedback to store issue queue
66024ee227SWilliam Wang  // we send feedback right after we receives request
67024ee227SWilliam Wang  // also, we always treat amo as tlb hit
68024ee227SWilliam Wang  // since we will continue polling tlb all by ourself
69665ccb1fSYinan Xu  io.tlbFeedback.valid       := RegNext(RegNext(io.in.valid))
70024ee227SWilliam Wang  io.tlbFeedback.bits.hit    := true.B
71024ee227SWilliam Wang  io.tlbFeedback.bits.roqIdx := in.uop.roqIdx
72024ee227SWilliam Wang
73024ee227SWilliam Wang  // tlb translation, manipulating signals && deal with exception
74024ee227SWilliam Wang  when (state === s_tlb) {
75024ee227SWilliam Wang    // send req to dtlb
76024ee227SWilliam Wang    // keep firing until tlb hit
77024ee227SWilliam Wang    io.dtlb.req.valid       := true.B
78024ee227SWilliam Wang    io.dtlb.req.bits.vaddr  := in.src1
79024ee227SWilliam Wang    io.dtlb.req.bits.roqIdx := in.uop.roqIdx
80cd3bc62aSZhangZifei    io.dtlb.resp.ready      := true.B
81024ee227SWilliam Wang    val is_lr = in.uop.ctrl.fuOpType === LSUOpType.lr_w || in.uop.ctrl.fuOpType === LSUOpType.lr_d
82cff68e26SWilliam Wang    io.dtlb.req.bits.cmd    := Mux(is_lr, TlbCmd.atom_read, TlbCmd.atom_write)
83024ee227SWilliam Wang    io.dtlb.req.bits.debug.pc := in.uop.cf.pc
84024ee227SWilliam Wang
850cab60cbSZhangZifei    when(io.dtlb.resp.fire && !io.dtlb.resp.bits.miss){
86024ee227SWilliam Wang      // exception handling
87024ee227SWilliam Wang      val addrAligned = LookupTree(in.uop.ctrl.fuOpType(1,0), List(
88024ee227SWilliam Wang        "b00".U   -> true.B,              //b
89024ee227SWilliam Wang        "b01".U   -> (in.src1(0) === 0.U),   //h
90024ee227SWilliam Wang        "b10".U   -> (in.src1(1,0) === 0.U), //w
91024ee227SWilliam Wang        "b11".U   -> (in.src1(2,0) === 0.U)  //d
92024ee227SWilliam Wang      ))
930d045bd0SYinan Xu      exceptionVec(storeAddrMisaligned) := !addrAligned
940d045bd0SYinan Xu      exceptionVec(storePageFault)      := io.dtlb.resp.bits.excp.pf.st
950d045bd0SYinan Xu      exceptionVec(loadPageFault)       := io.dtlb.resp.bits.excp.pf.ld
96a8e04b1dSYinan Xu      exceptionVec(storeAccessFault)    := io.dtlb.resp.bits.excp.af.st
97a8e04b1dSYinan Xu      exceptionVec(loadAccessFault)     := io.dtlb.resp.bits.excp.af.ld
98cff68e26SWilliam Wang      val exception = !addrAligned ||
99cff68e26SWilliam Wang        io.dtlb.resp.bits.excp.pf.st ||
100cff68e26SWilliam Wang        io.dtlb.resp.bits.excp.pf.ld ||
101cff68e26SWilliam Wang        io.dtlb.resp.bits.excp.af.st ||
102cff68e26SWilliam Wang        io.dtlb.resp.bits.excp.af.ld
103cff68e26SWilliam Wang      is_mmio := io.dtlb.resp.bits.mmio
104024ee227SWilliam Wang      when (exception) {
105024ee227SWilliam Wang        // check for exceptions
106024ee227SWilliam Wang        // if there are exceptions, no need to execute it
107024ee227SWilliam Wang        state := s_finish
108024ee227SWilliam Wang        atom_override_xtval := true.B
109024ee227SWilliam Wang      } .otherwise {
110024ee227SWilliam Wang        paddr := io.dtlb.resp.bits.paddr
111024ee227SWilliam Wang        state := s_flush_sbuffer_req
112024ee227SWilliam Wang      }
113024ee227SWilliam Wang    }
114024ee227SWilliam Wang  }
115024ee227SWilliam Wang
116024ee227SWilliam Wang
117024ee227SWilliam Wang  when (state === s_flush_sbuffer_req) {
118024ee227SWilliam Wang    io.flush_sbuffer.valid := true.B
119024ee227SWilliam Wang    state := s_flush_sbuffer_resp
120024ee227SWilliam Wang  }
121024ee227SWilliam Wang
122024ee227SWilliam Wang  when (state === s_flush_sbuffer_resp) {
123024ee227SWilliam Wang    when (io.flush_sbuffer.empty) {
124024ee227SWilliam Wang      state := s_cache_req
125024ee227SWilliam Wang    }
126024ee227SWilliam Wang  }
127024ee227SWilliam Wang
128024ee227SWilliam Wang  when (state === s_cache_req) {
129024ee227SWilliam Wang    io.dcache.req.valid := true.B
130024ee227SWilliam Wang    io.dcache.req.bits.cmd := LookupTree(in.uop.ctrl.fuOpType, List(
131024ee227SWilliam Wang      LSUOpType.lr_w      -> M_XLR,
132024ee227SWilliam Wang      LSUOpType.sc_w      -> M_XSC,
133024ee227SWilliam Wang      LSUOpType.amoswap_w -> M_XA_SWAP,
134024ee227SWilliam Wang      LSUOpType.amoadd_w  -> M_XA_ADD,
135024ee227SWilliam Wang      LSUOpType.amoxor_w  -> M_XA_XOR,
136024ee227SWilliam Wang      LSUOpType.amoand_w  -> M_XA_AND,
137024ee227SWilliam Wang      LSUOpType.amoor_w   -> M_XA_OR,
138024ee227SWilliam Wang      LSUOpType.amomin_w  -> M_XA_MIN,
139024ee227SWilliam Wang      LSUOpType.amomax_w  -> M_XA_MAX,
140024ee227SWilliam Wang      LSUOpType.amominu_w -> M_XA_MINU,
141024ee227SWilliam Wang      LSUOpType.amomaxu_w -> M_XA_MAXU,
142024ee227SWilliam Wang
143024ee227SWilliam Wang      LSUOpType.lr_d      -> M_XLR,
144024ee227SWilliam Wang      LSUOpType.sc_d      -> M_XSC,
145024ee227SWilliam Wang      LSUOpType.amoswap_d -> M_XA_SWAP,
146024ee227SWilliam Wang      LSUOpType.amoadd_d  -> M_XA_ADD,
147024ee227SWilliam Wang      LSUOpType.amoxor_d  -> M_XA_XOR,
148024ee227SWilliam Wang      LSUOpType.amoand_d  -> M_XA_AND,
149024ee227SWilliam Wang      LSUOpType.amoor_d   -> M_XA_OR,
150024ee227SWilliam Wang      LSUOpType.amomin_d  -> M_XA_MIN,
151024ee227SWilliam Wang      LSUOpType.amomax_d  -> M_XA_MAX,
152024ee227SWilliam Wang      LSUOpType.amominu_d -> M_XA_MINU,
153024ee227SWilliam Wang      LSUOpType.amomaxu_d -> M_XA_MAXU
154024ee227SWilliam Wang    ))
155024ee227SWilliam Wang
156024ee227SWilliam Wang    io.dcache.req.bits.addr := paddr
157024ee227SWilliam Wang    io.dcache.req.bits.data := genWdata(in.src2, in.uop.ctrl.fuOpType(1,0))
158024ee227SWilliam Wang    // TODO: atomics do need mask: fix mask
159024ee227SWilliam Wang    io.dcache.req.bits.mask := genWmask(paddr, in.uop.ctrl.fuOpType(1,0))
160024ee227SWilliam Wang    io.dcache.req.bits.meta.id       := DontCare
161024ee227SWilliam Wang    io.dcache.req.bits.meta.paddr    := paddr
162024ee227SWilliam Wang    io.dcache.req.bits.meta.tlb_miss := false.B
163024ee227SWilliam Wang    io.dcache.req.bits.meta.replay   := false.B
164024ee227SWilliam Wang
165024ee227SWilliam Wang    when(io.dcache.req.fire()){
166024ee227SWilliam Wang      state := s_cache_resp
167024ee227SWilliam Wang    }
168024ee227SWilliam Wang  }
169024ee227SWilliam Wang
170024ee227SWilliam Wang  when (state === s_cache_resp) {
171024ee227SWilliam Wang    io.dcache.resp.ready := true.B
172024ee227SWilliam Wang    when(io.dcache.resp.fire()) {
173024ee227SWilliam Wang      is_lrsc_valid := io.dcache.resp.bits.meta.id
174024ee227SWilliam Wang      val rdata = io.dcache.resp.bits.data
175024ee227SWilliam Wang      val rdataSel = LookupTree(paddr(2, 0), List(
176024ee227SWilliam Wang        "b000".U -> rdata(63, 0),
177024ee227SWilliam Wang        "b001".U -> rdata(63, 8),
178024ee227SWilliam Wang        "b010".U -> rdata(63, 16),
179024ee227SWilliam Wang        "b011".U -> rdata(63, 24),
180024ee227SWilliam Wang        "b100".U -> rdata(63, 32),
181024ee227SWilliam Wang        "b101".U -> rdata(63, 40),
182024ee227SWilliam Wang        "b110".U -> rdata(63, 48),
183024ee227SWilliam Wang        "b111".U -> rdata(63, 56)
184024ee227SWilliam Wang      ))
185024ee227SWilliam Wang
186024ee227SWilliam Wang      resp_data := LookupTree(in.uop.ctrl.fuOpType, List(
187024ee227SWilliam Wang        LSUOpType.lr_w      -> SignExt(rdataSel(31, 0), XLEN),
1887962cc88SWilliam Wang        LSUOpType.sc_w      -> rdata,
189024ee227SWilliam Wang        LSUOpType.amoswap_w -> SignExt(rdataSel(31, 0), XLEN),
190024ee227SWilliam Wang        LSUOpType.amoadd_w  -> SignExt(rdataSel(31, 0), XLEN),
191024ee227SWilliam Wang        LSUOpType.amoxor_w  -> SignExt(rdataSel(31, 0), XLEN),
192024ee227SWilliam Wang        LSUOpType.amoand_w  -> SignExt(rdataSel(31, 0), XLEN),
193024ee227SWilliam Wang        LSUOpType.amoor_w   -> SignExt(rdataSel(31, 0), XLEN),
194024ee227SWilliam Wang        LSUOpType.amomin_w  -> SignExt(rdataSel(31, 0), XLEN),
195024ee227SWilliam Wang        LSUOpType.amomax_w  -> SignExt(rdataSel(31, 0), XLEN),
196024ee227SWilliam Wang        LSUOpType.amominu_w -> SignExt(rdataSel(31, 0), XLEN),
197024ee227SWilliam Wang        LSUOpType.amomaxu_w -> SignExt(rdataSel(31, 0), XLEN),
198024ee227SWilliam Wang
199024ee227SWilliam Wang        LSUOpType.lr_d      -> SignExt(rdataSel(63, 0), XLEN),
2007962cc88SWilliam Wang        LSUOpType.sc_d      -> rdata,
201024ee227SWilliam Wang        LSUOpType.amoswap_d -> SignExt(rdataSel(63, 0), XLEN),
202024ee227SWilliam Wang        LSUOpType.amoadd_d  -> SignExt(rdataSel(63, 0), XLEN),
203024ee227SWilliam Wang        LSUOpType.amoxor_d  -> SignExt(rdataSel(63, 0), XLEN),
204024ee227SWilliam Wang        LSUOpType.amoand_d  -> SignExt(rdataSel(63, 0), XLEN),
205024ee227SWilliam Wang        LSUOpType.amoor_d   -> SignExt(rdataSel(63, 0), XLEN),
206024ee227SWilliam Wang        LSUOpType.amomin_d  -> SignExt(rdataSel(63, 0), XLEN),
207024ee227SWilliam Wang        LSUOpType.amomax_d  -> SignExt(rdataSel(63, 0), XLEN),
208024ee227SWilliam Wang        LSUOpType.amominu_d -> SignExt(rdataSel(63, 0), XLEN),
209024ee227SWilliam Wang        LSUOpType.amomaxu_d -> SignExt(rdataSel(63, 0), XLEN)
210024ee227SWilliam Wang      ))
211024ee227SWilliam Wang
212024ee227SWilliam Wang      state := s_finish
213024ee227SWilliam Wang    }
214024ee227SWilliam Wang  }
215024ee227SWilliam Wang
216024ee227SWilliam Wang  when (state === s_finish) {
217024ee227SWilliam Wang    io.out.valid := true.B
218024ee227SWilliam Wang    io.out.bits.uop := in.uop
2190d045bd0SYinan Xu    io.out.bits.uop.cf.exceptionVec := exceptionVec
220024ee227SWilliam Wang    io.out.bits.uop.diffTestDebugLrScValid := is_lrsc_valid
221024ee227SWilliam Wang    io.out.bits.data := resp_data
222024ee227SWilliam Wang    io.out.bits.redirectValid := false.B
223024ee227SWilliam Wang    io.out.bits.redirect := DontCare
224024ee227SWilliam Wang    io.out.bits.brUpdate := DontCare
225cff68e26SWilliam Wang    io.out.bits.debug.isMMIO := is_mmio
226*07635e87Swangkaifan    io.out.bits.debug.paddr := paddr
227024ee227SWilliam Wang    when (io.out.fire()) {
228024ee227SWilliam Wang      XSDebug("atomics writeback: pc %x data %x\n", io.out.bits.uop.cf.pc, io.dcache.resp.bits.data)
229024ee227SWilliam Wang      state := s_invalid
230024ee227SWilliam Wang    }
231024ee227SWilliam Wang  }
232024ee227SWilliam Wang
233024ee227SWilliam Wang  when(io.redirect.valid){
234024ee227SWilliam Wang    atom_override_xtval := false.B
235024ee227SWilliam Wang  }
236024ee227SWilliam Wang}