1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17024ee227SWilliam Wangpackage xiangshan.mem 18024ee227SWilliam Wang 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 20024ee227SWilliam Wangimport chisel3._ 21024ee227SWilliam Wangimport chisel3.util._ 22024ee227SWilliam Wangimport utils._ 23024ee227SWilliam Wangimport xiangshan._ 2462cb71fbShappy-lximport xiangshan.cache.{AtomicWordIO, MemoryOpConstants, HasDCacheParameters} 25ca2f90a6SLemoverimport xiangshan.cache.mmu.{TlbCmd, TlbRequestIO} 262225d46eSJiawei Linimport difftest._ 276ab6918fSYinan Xuimport xiangshan.ExceptionNO._ 28ca2f90a6SLemoverimport xiangshan.backend.fu.PMPRespBundle 29024ee227SWilliam Wang 3062cb71fbShappy-lxclass AtomicsUnit(implicit p: Parameters) extends XSModule with MemoryOpConstants with HasDCacheParameters{ 31024ee227SWilliam Wang val io = IO(new Bundle() { 325668a921SJiawei Lin val hartId = Input(UInt(8.W)) 33024ee227SWilliam Wang val in = Flipped(Decoupled(new ExuInput)) 346ab6918fSYinan Xu val storeDataIn = Flipped(Valid(new ExuOutput)) // src2 from rs 35024ee227SWilliam Wang val out = Decoupled(new ExuOutput) 366786cfb7SWilliam Wang val dcache = new AtomicWordIO 37*03efd994Shappy-lx val dtlb = new TlbRequestIO(2) 38ca2f90a6SLemover val pmpResp = Flipped(new PMPRespBundle()) 3964e8d8bdSZhangZifei val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 40024ee227SWilliam Wang val flush_sbuffer = new SbufferFlushBundle 41d87b76aaSWilliam Wang val feedbackSlow = ValidIO(new RSFeedback) 42024ee227SWilliam Wang val redirect = Flipped(ValidIO(new Redirect)) 4311131ea4SYinan Xu val exceptionAddr = ValidIO(UInt(VAddrBits.W)) 44026615fcSWilliam Wang val csrCtrl = Flipped(new CustomCSRCtrlIO) 45024ee227SWilliam Wang }) 46024ee227SWilliam Wang 47024ee227SWilliam Wang //------------------------------------------------------- 48024ee227SWilliam Wang // Atomics Memory Accsess FSM 49024ee227SWilliam Wang //------------------------------------------------------- 5052180d7eShappy-lx val s_invalid :: s_tlb_and_flush_sbuffer_req :: s_pm :: s_wait_flush_sbuffer_resp :: s_cache_req :: s_cache_resp :: s_cache_resp_latch :: s_finish :: Nil = Enum(8) 51024ee227SWilliam Wang val state = RegInit(s_invalid) 524f39c746SYinan Xu val out_valid = RegInit(false.B) 531b7adedcSWilliam Wang val data_valid = RegInit(false.B) 54024ee227SWilliam Wang val in = Reg(new ExuInput()) 550d045bd0SYinan Xu val exceptionVec = RegInit(0.U.asTypeOf(ExceptionVec())) 56024ee227SWilliam Wang val atom_override_xtval = RegInit(false.B) 57bbd4b852SWilliam Wang val isLr = in.uop.ctrl.fuOpType === LSUOpType.lr_w || in.uop.ctrl.fuOpType === LSUOpType.lr_d 58024ee227SWilliam Wang // paddr after translation 59024ee227SWilliam Wang val paddr = Reg(UInt()) 60bbd4b852SWilliam Wang val vaddr = in.src(0) 61cff68e26SWilliam Wang val is_mmio = Reg(Bool()) 62cba0a7e0SLemover // pmp check 63cba0a7e0SLemover val static_pm = Reg(Valid(Bool())) // valid for static, bits for mmio 64024ee227SWilliam Wang // dcache response data 65024ee227SWilliam Wang val resp_data = Reg(UInt()) 66f97664b3Swangkaifan val resp_data_wire = WireInit(0.U) 67024ee227SWilliam Wang val is_lrsc_valid = Reg(Bool()) 6852180d7eShappy-lx // sbuffer is empty or not 6952180d7eShappy-lx val sbuffer_empty = io.flush_sbuffer.empty 70024ee227SWilliam Wang 71bbd4b852SWilliam Wang 728a5bdd64Swangkaifan // Difftest signals 738a5bdd64Swangkaifan val paddr_reg = Reg(UInt(64.W)) 748a5bdd64Swangkaifan val data_reg = Reg(UInt(64.W)) 758a5bdd64Swangkaifan val mask_reg = Reg(UInt(8.W)) 76f97664b3Swangkaifan val fuop_reg = Reg(UInt(8.W)) 778a5bdd64Swangkaifan 7811131ea4SYinan Xu io.exceptionAddr.valid := atom_override_xtval 792bd5334dSYinan Xu io.exceptionAddr.bits := in.src(0) 80024ee227SWilliam Wang 81024ee227SWilliam Wang // assign default value to output signals 82024ee227SWilliam Wang io.in.ready := false.B 83024ee227SWilliam Wang 84024ee227SWilliam Wang io.dcache.req.valid := false.B 85024ee227SWilliam Wang io.dcache.req.bits := DontCare 86024ee227SWilliam Wang 87024ee227SWilliam Wang io.dtlb.req.valid := false.B 88024ee227SWilliam Wang io.dtlb.req.bits := DontCare 89c3b763d0SYinan Xu io.dtlb.req_kill := false.B 909930e66fSLemover io.dtlb.resp.ready := true.B 91024ee227SWilliam Wang 92024ee227SWilliam Wang io.flush_sbuffer.valid := false.B 93024ee227SWilliam Wang 94024ee227SWilliam Wang XSDebug("state: %d\n", state) 95024ee227SWilliam Wang 96024ee227SWilliam Wang when (state === s_invalid) { 97024ee227SWilliam Wang io.in.ready := true.B 984f39c746SYinan Xu when (io.in.fire) { 99024ee227SWilliam Wang in := io.in.bits 1002bd5334dSYinan Xu in.src(1) := in.src(1) // leave src2 unchanged 10152180d7eShappy-lx state := s_tlb_and_flush_sbuffer_req 1021b7adedcSWilliam Wang } 10382d348fbSLemover } 10482d348fbSLemover 1054f39c746SYinan Xu when (io.storeDataIn.fire) { 1062bd5334dSYinan Xu in.src(1) := io.storeDataIn.bits.data 1071b7adedcSWilliam Wang data_valid := true.B 1081b7adedcSWilliam Wang } 109024ee227SWilliam Wang 1104f39c746SYinan Xu assert(!(io.storeDataIn.fire && data_valid), "atomic unit re-receive data") 1111b7adedcSWilliam Wang 112024ee227SWilliam Wang // Send TLB feedback to store issue queue 113024ee227SWilliam Wang // we send feedback right after we receives request 114024ee227SWilliam Wang // also, we always treat amo as tlb hit 115024ee227SWilliam Wang // since we will continue polling tlb all by ourself 116d87b76aaSWilliam Wang io.feedbackSlow.valid := RegNext(RegNext(io.in.valid)) 117d87b76aaSWilliam Wang io.feedbackSlow.bits.hit := true.B 118d87b76aaSWilliam Wang io.feedbackSlow.bits.rsIdx := RegEnable(io.rsIdx, io.in.valid) 119d87b76aaSWilliam Wang io.feedbackSlow.bits.flushState := DontCare 120d87b76aaSWilliam Wang io.feedbackSlow.bits.sourceType := DontCare 121c7160cd3SWilliam Wang io.feedbackSlow.bits.dataInvalidSqIdx := DontCare 122024ee227SWilliam Wang 123024ee227SWilliam Wang // tlb translation, manipulating signals && deal with exception 12452180d7eShappy-lx // at the same time, flush sbuffer 12552180d7eShappy-lx when (state === s_tlb_and_flush_sbuffer_req) { 126024ee227SWilliam Wang // send req to dtlb 127024ee227SWilliam Wang // keep firing until tlb hit 128024ee227SWilliam Wang io.dtlb.req.valid := true.B 1292bd5334dSYinan Xu io.dtlb.req.bits.vaddr := in.src(0) 130024ee227SWilliam Wang val is_lr = in.uop.ctrl.fuOpType === LSUOpType.lr_w || in.uop.ctrl.fuOpType === LSUOpType.lr_d 131cff68e26SWilliam Wang io.dtlb.req.bits.cmd := Mux(is_lr, TlbCmd.atom_read, TlbCmd.atom_write) 132f1fe8698SLemover io.dtlb.req.bits.debug.robIdx := in.uop.robIdx 133024ee227SWilliam Wang io.dtlb.req.bits.debug.pc := in.uop.cf.pc 134ee46cd6eSLemover io.dtlb.req.bits.debug.isFirstIssue := false.B 135024ee227SWilliam Wang 13652180d7eShappy-lx // send req to sbuffer to flush it if it is not empty 13752180d7eShappy-lx io.flush_sbuffer.valid := Mux(sbuffer_empty, false.B, true.B) 13852180d7eShappy-lx 139e9092fe2SLemover when(io.dtlb.resp.fire){ 140*03efd994Shappy-lx paddr := io.dtlb.resp.bits.paddr(0) 141024ee227SWilliam Wang // exception handling 142024ee227SWilliam Wang val addrAligned = LookupTree(in.uop.ctrl.fuOpType(1,0), List( 143024ee227SWilliam Wang "b00".U -> true.B, //b 1442bd5334dSYinan Xu "b01".U -> (in.src(0)(0) === 0.U), //h 1452bd5334dSYinan Xu "b10".U -> (in.src(0)(1,0) === 0.U), //w 1462bd5334dSYinan Xu "b11".U -> (in.src(0)(2,0) === 0.U) //d 147024ee227SWilliam Wang )) 1480d045bd0SYinan Xu exceptionVec(storeAddrMisaligned) := !addrAligned 149*03efd994Shappy-lx exceptionVec(storePageFault) := io.dtlb.resp.bits.excp(0).pf.st 150*03efd994Shappy-lx exceptionVec(loadPageFault) := io.dtlb.resp.bits.excp(0).pf.ld 151*03efd994Shappy-lx exceptionVec(storeAccessFault) := io.dtlb.resp.bits.excp(0).af.st 152*03efd994Shappy-lx exceptionVec(loadAccessFault) := io.dtlb.resp.bits.excp(0).af.ld 153cba0a7e0SLemover static_pm := io.dtlb.resp.bits.static_pm 154e9092fe2SLemover 155e9092fe2SLemover when (!io.dtlb.resp.bits.miss) { 156e9092fe2SLemover when (!addrAligned) { 157e9092fe2SLemover // NOTE: when addrAligned, do not need to wait tlb actually 158e9092fe2SLemover // check for miss aligned exceptions, tlb exception are checked next cycle for timing 159024ee227SWilliam Wang // if there are exceptions, no need to execute it 160024ee227SWilliam Wang state := s_finish 1614f39c746SYinan Xu out_valid := true.B 162024ee227SWilliam Wang atom_override_xtval := true.B 163024ee227SWilliam Wang } .otherwise { 164ca2f90a6SLemover state := s_pm 165024ee227SWilliam Wang } 166024ee227SWilliam Wang } 167024ee227SWilliam Wang } 168e9092fe2SLemover } 169024ee227SWilliam Wang 170ca2f90a6SLemover when (state === s_pm) { 171cba0a7e0SLemover val pmp = WireInit(io.pmpResp) 172cba0a7e0SLemover when (static_pm.valid) { 173cba0a7e0SLemover pmp.ld := false.B 174cba0a7e0SLemover pmp.st := false.B 175cba0a7e0SLemover pmp.instr := false.B 176cba0a7e0SLemover pmp.mmio := static_pm.bits 177cba0a7e0SLemover } 178cba0a7e0SLemover is_mmio := pmp.mmio 179e9092fe2SLemover // NOTE: only handle load/store exception here, if other exception happens, don't send here 180e9092fe2SLemover val exception_va = exceptionVec(storePageFault) || exceptionVec(loadPageFault) || 181e9092fe2SLemover exceptionVec(storeAccessFault) || exceptionVec(loadAccessFault) 182cba0a7e0SLemover val exception_pa = pmp.st 183e9092fe2SLemover when (exception_va || exception_pa) { 184ca2f90a6SLemover state := s_finish 1854f39c746SYinan Xu out_valid := true.B 186ca2f90a6SLemover atom_override_xtval := true.B 187ca2f90a6SLemover }.otherwise { 18852180d7eShappy-lx // if sbuffer has been flushed, go to query dcache, otherwise wait for sbuffer. 18952180d7eShappy-lx state := Mux(sbuffer_empty, s_cache_req, s_wait_flush_sbuffer_resp); 190ca2f90a6SLemover } 191ca2f90a6SLemover } 192024ee227SWilliam Wang 19352180d7eShappy-lx when (state === s_wait_flush_sbuffer_resp) { 19452180d7eShappy-lx when (sbuffer_empty) { 195024ee227SWilliam Wang state := s_cache_req 196024ee227SWilliam Wang } 197024ee227SWilliam Wang } 198024ee227SWilliam Wang 199024ee227SWilliam Wang when (state === s_cache_req) { 20062cb71fbShappy-lx val pipe_req = io.dcache.req.bits 20162cb71fbShappy-lx pipe_req := DontCare 20262cb71fbShappy-lx 20362cb71fbShappy-lx pipe_req.cmd := LookupTree(in.uop.ctrl.fuOpType, List( 204024ee227SWilliam Wang LSUOpType.lr_w -> M_XLR, 205024ee227SWilliam Wang LSUOpType.sc_w -> M_XSC, 206024ee227SWilliam Wang LSUOpType.amoswap_w -> M_XA_SWAP, 207024ee227SWilliam Wang LSUOpType.amoadd_w -> M_XA_ADD, 208024ee227SWilliam Wang LSUOpType.amoxor_w -> M_XA_XOR, 209024ee227SWilliam Wang LSUOpType.amoand_w -> M_XA_AND, 210024ee227SWilliam Wang LSUOpType.amoor_w -> M_XA_OR, 211024ee227SWilliam Wang LSUOpType.amomin_w -> M_XA_MIN, 212024ee227SWilliam Wang LSUOpType.amomax_w -> M_XA_MAX, 213024ee227SWilliam Wang LSUOpType.amominu_w -> M_XA_MINU, 214024ee227SWilliam Wang LSUOpType.amomaxu_w -> M_XA_MAXU, 215024ee227SWilliam Wang 216024ee227SWilliam Wang LSUOpType.lr_d -> M_XLR, 217024ee227SWilliam Wang LSUOpType.sc_d -> M_XSC, 218024ee227SWilliam Wang LSUOpType.amoswap_d -> M_XA_SWAP, 219024ee227SWilliam Wang LSUOpType.amoadd_d -> M_XA_ADD, 220024ee227SWilliam Wang LSUOpType.amoxor_d -> M_XA_XOR, 221024ee227SWilliam Wang LSUOpType.amoand_d -> M_XA_AND, 222024ee227SWilliam Wang LSUOpType.amoor_d -> M_XA_OR, 223024ee227SWilliam Wang LSUOpType.amomin_d -> M_XA_MIN, 224024ee227SWilliam Wang LSUOpType.amomax_d -> M_XA_MAX, 225024ee227SWilliam Wang LSUOpType.amominu_d -> M_XA_MINU, 226024ee227SWilliam Wang LSUOpType.amomaxu_d -> M_XA_MAXU 227024ee227SWilliam Wang )) 22862cb71fbShappy-lx pipe_req.miss := false.B 22962cb71fbShappy-lx pipe_req.probe := false.B 23062cb71fbShappy-lx pipe_req.probe_need_data := false.B 23162cb71fbShappy-lx pipe_req.source := AMO_SOURCE.U 23262cb71fbShappy-lx pipe_req.addr := get_block_addr(paddr) 23362cb71fbShappy-lx pipe_req.vaddr := get_block_addr(in.src(0)) // vaddr 23462cb71fbShappy-lx pipe_req.word_idx := get_word(paddr) 23562cb71fbShappy-lx pipe_req.amo_data := genWdata(in.src(1), in.uop.ctrl.fuOpType(1,0)) 23662cb71fbShappy-lx pipe_req.amo_mask := genWmask(paddr, in.uop.ctrl.fuOpType(1,0)) 237024ee227SWilliam Wang 23862cb71fbShappy-lx io.dcache.req.valid := Mux( 23962cb71fbShappy-lx io.dcache.req.bits.cmd === M_XLR, 24062cb71fbShappy-lx !io.dcache.block_lr, // block lr to survive in lr storm 24152180d7eShappy-lx data_valid // wait until src(1) is ready 24262cb71fbShappy-lx ) 243024ee227SWilliam Wang 2444f39c746SYinan Xu when(io.dcache.req.fire){ 245024ee227SWilliam Wang state := s_cache_resp 24662cb71fbShappy-lx paddr_reg := paddr 24762cb71fbShappy-lx data_reg := io.dcache.req.bits.amo_data 24862cb71fbShappy-lx mask_reg := io.dcache.req.bits.amo_mask 249f97664b3Swangkaifan fuop_reg := in.uop.ctrl.fuOpType 250024ee227SWilliam Wang } 251024ee227SWilliam Wang } 252024ee227SWilliam Wang 25362cb71fbShappy-lx val dcache_resp_data = Reg(UInt()) 25462cb71fbShappy-lx val dcache_resp_id = Reg(UInt()) 25562cb71fbShappy-lx val dcache_resp_error = Reg(Bool()) 25662cb71fbShappy-lx 257024ee227SWilliam Wang when (state === s_cache_resp) { 25862cb71fbShappy-lx // when not miss 25962cb71fbShappy-lx // everything is OK, simply send response back to sbuffer 26062cb71fbShappy-lx // when miss and not replay 26162cb71fbShappy-lx // wait for missQueue to handling miss and replaying our request 26262cb71fbShappy-lx // when miss and replay 26362cb71fbShappy-lx // req missed and fail to enter missQueue, manually replay it later 26462cb71fbShappy-lx // TODO: add assertions: 26562cb71fbShappy-lx // 1. add a replay delay counter? 26662cb71fbShappy-lx // 2. when req gets into MissQueue, it should not miss any more 26762cb71fbShappy-lx when(io.dcache.resp.fire()) { 26862cb71fbShappy-lx when(io.dcache.resp.bits.miss) { 26962cb71fbShappy-lx when(io.dcache.resp.bits.replay) { 27062cb71fbShappy-lx state := s_cache_req 27162cb71fbShappy-lx } 27262cb71fbShappy-lx } .otherwise { 27362cb71fbShappy-lx dcache_resp_data := io.dcache.resp.bits.data 27462cb71fbShappy-lx dcache_resp_id := io.dcache.resp.bits.id 27562cb71fbShappy-lx dcache_resp_error := io.dcache.resp.bits.error 27662cb71fbShappy-lx state := s_cache_resp_latch 27762cb71fbShappy-lx } 27862cb71fbShappy-lx } 27962cb71fbShappy-lx } 28062cb71fbShappy-lx 28162cb71fbShappy-lx when (state === s_cache_resp_latch) { 28262cb71fbShappy-lx is_lrsc_valid := dcache_resp_id 283024ee227SWilliam Wang val rdataSel = LookupTree(paddr(2, 0), List( 28462cb71fbShappy-lx "b000".U -> dcache_resp_data(63, 0), 28562cb71fbShappy-lx "b001".U -> dcache_resp_data(63, 8), 28662cb71fbShappy-lx "b010".U -> dcache_resp_data(63, 16), 28762cb71fbShappy-lx "b011".U -> dcache_resp_data(63, 24), 28862cb71fbShappy-lx "b100".U -> dcache_resp_data(63, 32), 28962cb71fbShappy-lx "b101".U -> dcache_resp_data(63, 40), 29062cb71fbShappy-lx "b110".U -> dcache_resp_data(63, 48), 29162cb71fbShappy-lx "b111".U -> dcache_resp_data(63, 56) 292024ee227SWilliam Wang )) 293024ee227SWilliam Wang 294f97664b3Swangkaifan resp_data_wire := LookupTree(in.uop.ctrl.fuOpType, List( 295024ee227SWilliam Wang LSUOpType.lr_w -> SignExt(rdataSel(31, 0), XLEN), 29662cb71fbShappy-lx LSUOpType.sc_w -> dcache_resp_data, 297024ee227SWilliam Wang LSUOpType.amoswap_w -> SignExt(rdataSel(31, 0), XLEN), 298024ee227SWilliam Wang LSUOpType.amoadd_w -> SignExt(rdataSel(31, 0), XLEN), 299024ee227SWilliam Wang LSUOpType.amoxor_w -> SignExt(rdataSel(31, 0), XLEN), 300024ee227SWilliam Wang LSUOpType.amoand_w -> SignExt(rdataSel(31, 0), XLEN), 301024ee227SWilliam Wang LSUOpType.amoor_w -> SignExt(rdataSel(31, 0), XLEN), 302024ee227SWilliam Wang LSUOpType.amomin_w -> SignExt(rdataSel(31, 0), XLEN), 303024ee227SWilliam Wang LSUOpType.amomax_w -> SignExt(rdataSel(31, 0), XLEN), 304024ee227SWilliam Wang LSUOpType.amominu_w -> SignExt(rdataSel(31, 0), XLEN), 305024ee227SWilliam Wang LSUOpType.amomaxu_w -> SignExt(rdataSel(31, 0), XLEN), 306024ee227SWilliam Wang 307024ee227SWilliam Wang LSUOpType.lr_d -> SignExt(rdataSel(63, 0), XLEN), 30862cb71fbShappy-lx LSUOpType.sc_d -> dcache_resp_data, 309024ee227SWilliam Wang LSUOpType.amoswap_d -> SignExt(rdataSel(63, 0), XLEN), 310024ee227SWilliam Wang LSUOpType.amoadd_d -> SignExt(rdataSel(63, 0), XLEN), 311024ee227SWilliam Wang LSUOpType.amoxor_d -> SignExt(rdataSel(63, 0), XLEN), 312024ee227SWilliam Wang LSUOpType.amoand_d -> SignExt(rdataSel(63, 0), XLEN), 313024ee227SWilliam Wang LSUOpType.amoor_d -> SignExt(rdataSel(63, 0), XLEN), 314024ee227SWilliam Wang LSUOpType.amomin_d -> SignExt(rdataSel(63, 0), XLEN), 315024ee227SWilliam Wang LSUOpType.amomax_d -> SignExt(rdataSel(63, 0), XLEN), 316024ee227SWilliam Wang LSUOpType.amominu_d -> SignExt(rdataSel(63, 0), XLEN), 317024ee227SWilliam Wang LSUOpType.amomaxu_d -> SignExt(rdataSel(63, 0), XLEN) 318024ee227SWilliam Wang )) 319024ee227SWilliam Wang 32062cb71fbShappy-lx when (dcache_resp_error && io.csrCtrl.cache_error_enable) { 321026615fcSWilliam Wang exceptionVec(loadAccessFault) := isLr 322026615fcSWilliam Wang exceptionVec(storeAccessFault) := !isLr 323026615fcSWilliam Wang assert(!exceptionVec(loadAccessFault)) 324026615fcSWilliam Wang assert(!exceptionVec(storeAccessFault)) 325026615fcSWilliam Wang } 326026615fcSWilliam Wang 327f97664b3Swangkaifan resp_data := resp_data_wire 328024ee227SWilliam Wang state := s_finish 3294f39c746SYinan Xu out_valid := true.B 330024ee227SWilliam Wang } 331024ee227SWilliam Wang 3324f39c746SYinan Xu io.out.valid := out_valid 3334f39c746SYinan Xu XSError((state === s_finish) =/= out_valid, "out_valid reg error\n") 3344f39c746SYinan Xu io.out.bits := DontCare 335024ee227SWilliam Wang io.out.bits.uop := in.uop 3360d045bd0SYinan Xu io.out.bits.uop.cf.exceptionVec := exceptionVec 337024ee227SWilliam Wang io.out.bits.data := resp_data 338024ee227SWilliam Wang io.out.bits.redirectValid := false.B 339cff68e26SWilliam Wang io.out.bits.debug.isMMIO := is_mmio 34007635e87Swangkaifan io.out.bits.debug.paddr := paddr 3414f39c746SYinan Xu when (io.out.fire) { 342024ee227SWilliam Wang XSDebug("atomics writeback: pc %x data %x\n", io.out.bits.uop.cf.pc, io.dcache.resp.bits.data) 343024ee227SWilliam Wang state := s_invalid 3444f39c746SYinan Xu out_valid := false.B 345024ee227SWilliam Wang } 3464f39c746SYinan Xu 3474f39c746SYinan Xu when (state === s_finish) { 34882d348fbSLemover data_valid := false.B 349024ee227SWilliam Wang } 350024ee227SWilliam Wang 351f4b2089aSYinan Xu when (io.redirect.valid) { 352024ee227SWilliam Wang atom_override_xtval := false.B 353024ee227SWilliam Wang } 3548a5bdd64Swangkaifan 355bbd4b852SWilliam Wang // atomic trigger 356bbd4b852SWilliam Wang val csrCtrl = io.csrCtrl 357bbd4b852SWilliam Wang val tdata = Reg(Vec(6, new MatchTriggerIO)) 358bbd4b852SWilliam Wang val tEnable = RegInit(VecInit(Seq.fill(6)(false.B))) 359bbd4b852SWilliam Wang val en = csrCtrl.trigger_enable 360bbd4b852SWilliam Wang tEnable := VecInit(en(2), en (3), en(7), en(4), en(5), en(9)) 361bbd4b852SWilliam Wang when(csrCtrl.mem_trigger.t.valid) { 362bbd4b852SWilliam Wang tdata(csrCtrl.mem_trigger.t.bits.addr) := csrCtrl.mem_trigger.t.bits.tdata 363bbd4b852SWilliam Wang } 364bbd4b852SWilliam Wang val lTriggerMapping = Map(0 -> 2, 1 -> 3, 2 -> 5) 365bbd4b852SWilliam Wang val sTriggerMapping = Map(0 -> 0, 1 -> 1, 2 -> 4) 366bbd4b852SWilliam Wang 367bbd4b852SWilliam Wang val backendTriggerHitReg = Reg(Vec(6, Bool())) 368bbd4b852SWilliam Wang backendTriggerHitReg := VecInit(Seq.fill(6)(false.B)) 369bbd4b852SWilliam Wang 370bbd4b852SWilliam Wang when(state === s_cache_req){ 371bbd4b852SWilliam Wang // store trigger 372bbd4b852SWilliam Wang val store_hit = Wire(Vec(3, Bool())) 373bbd4b852SWilliam Wang for (j <- 0 until 3) { 374bbd4b852SWilliam Wang store_hit(j) := !tdata(sTriggerMapping(j)).select && TriggerCmp( 375bbd4b852SWilliam Wang vaddr, 376bbd4b852SWilliam Wang tdata(sTriggerMapping(j)).tdata2, 377bbd4b852SWilliam Wang tdata(sTriggerMapping(j)).matchType, 378bbd4b852SWilliam Wang tEnable(sTriggerMapping(j)) 379bbd4b852SWilliam Wang ) 380bbd4b852SWilliam Wang backendTriggerHitReg(sTriggerMapping(j)) := store_hit(j) 381bbd4b852SWilliam Wang } 382bbd4b852SWilliam Wang 383bbd4b852SWilliam Wang when(tdata(0).chain) { 384bbd4b852SWilliam Wang backendTriggerHitReg(0) := store_hit(0) && store_hit(1) 385bbd4b852SWilliam Wang backendTriggerHitReg(1) := store_hit(0) && store_hit(1) 386bbd4b852SWilliam Wang } 387bbd4b852SWilliam Wang 388bbd4b852SWilliam Wang when(!in.uop.cf.trigger.backendEn(0)) { 389bbd4b852SWilliam Wang backendTriggerHitReg(4) := false.B 390bbd4b852SWilliam Wang } 391bbd4b852SWilliam Wang 392bbd4b852SWilliam Wang // load trigger 393bbd4b852SWilliam Wang val load_hit = Wire(Vec(3, Bool())) 394bbd4b852SWilliam Wang for (j <- 0 until 3) { 395bbd4b852SWilliam Wang 396bbd4b852SWilliam Wang val addrHit = TriggerCmp( 397bbd4b852SWilliam Wang vaddr, 398bbd4b852SWilliam Wang tdata(lTriggerMapping(j)).tdata2, 399bbd4b852SWilliam Wang tdata(lTriggerMapping(j)).matchType, 400bbd4b852SWilliam Wang tEnable(lTriggerMapping(j)) 401bbd4b852SWilliam Wang ) 402bbd4b852SWilliam Wang load_hit(j) := addrHit && !tdata(lTriggerMapping(j)).select 403bbd4b852SWilliam Wang backendTriggerHitReg(lTriggerMapping(j)) := load_hit(j) 404bbd4b852SWilliam Wang } 405bbd4b852SWilliam Wang when(tdata(2).chain) { 406bbd4b852SWilliam Wang backendTriggerHitReg(2) := load_hit(0) && load_hit(1) 407bbd4b852SWilliam Wang backendTriggerHitReg(3) := load_hit(0) && load_hit(1) 408bbd4b852SWilliam Wang } 409bbd4b852SWilliam Wang when(!in.uop.cf.trigger.backendEn(1)) { 410bbd4b852SWilliam Wang backendTriggerHitReg(5) := false.B 411bbd4b852SWilliam Wang } 412bbd4b852SWilliam Wang } 413bbd4b852SWilliam Wang 414bbd4b852SWilliam Wang // addr trigger do cmp at s_cache_req 415bbd4b852SWilliam Wang // trigger result is used at s_finish 416bbd4b852SWilliam Wang // thus we can delay it safely 417bbd4b852SWilliam Wang io.out.bits.uop.cf.trigger.backendHit := VecInit(Seq.fill(6)(false.B)) 418bbd4b852SWilliam Wang when(isLr){ 419bbd4b852SWilliam Wang // enable load trigger 420bbd4b852SWilliam Wang io.out.bits.uop.cf.trigger.backendHit(2) := backendTriggerHitReg(2) 421bbd4b852SWilliam Wang io.out.bits.uop.cf.trigger.backendHit(3) := backendTriggerHitReg(3) 422bbd4b852SWilliam Wang io.out.bits.uop.cf.trigger.backendHit(5) := backendTriggerHitReg(5) 423bbd4b852SWilliam Wang }.otherwise{ 424bbd4b852SWilliam Wang // enable store trigger 425bbd4b852SWilliam Wang io.out.bits.uop.cf.trigger.backendHit(0) := backendTriggerHitReg(0) 426bbd4b852SWilliam Wang io.out.bits.uop.cf.trigger.backendHit(1) := backendTriggerHitReg(1) 427bbd4b852SWilliam Wang io.out.bits.uop.cf.trigger.backendHit(4) := backendTriggerHitReg(4) 428bbd4b852SWilliam Wang } 429bbd4b852SWilliam Wang 4301545277aSYinan Xu if (env.EnableDifftest) { 4312225d46eSJiawei Lin val difftest = Module(new DifftestAtomicEvent) 4322225d46eSJiawei Lin difftest.io.clock := clock 4335668a921SJiawei Lin difftest.io.coreid := io.hartId 43452180d7eShappy-lx difftest.io.atomicResp := state === s_cache_resp_latch 4352225d46eSJiawei Lin difftest.io.atomicAddr := paddr_reg 4362225d46eSJiawei Lin difftest.io.atomicData := data_reg 4372225d46eSJiawei Lin difftest.io.atomicMask := mask_reg 4382225d46eSJiawei Lin difftest.io.atomicFuop := fuop_reg 4392225d46eSJiawei Lin difftest.io.atomicOut := resp_data_wire 4408a5bdd64Swangkaifan } 441e13d224aSYinan Xu 442e13d224aSYinan Xu if (env.EnableDifftest || env.AlwaysBasicDiff) { 443e13d224aSYinan Xu val uop = io.out.bits.uop 444e13d224aSYinan Xu val difftest = Module(new DifftestLrScEvent) 445e13d224aSYinan Xu difftest.io.clock := clock 446e13d224aSYinan Xu difftest.io.coreid := io.hartId 447e13d224aSYinan Xu difftest.io.valid := io.out.fire && 448e13d224aSYinan Xu (uop.ctrl.fuOpType === LSUOpType.sc_d || uop.ctrl.fuOpType === LSUOpType.sc_w) 449e13d224aSYinan Xu difftest.io.success := is_lrsc_valid 450e13d224aSYinan Xu } 451024ee227SWilliam Wang} 452