1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17024ee227SWilliam Wangpackage xiangshan.mem 18024ee227SWilliam Wang 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 20024ee227SWilliam Wangimport chisel3._ 21024ee227SWilliam Wangimport chisel3.util._ 22024ee227SWilliam Wangimport utils._ 23024ee227SWilliam Wangimport xiangshan._ 241f0e2dc7SJiawei Linimport xiangshan.cache.{DCacheWordIOWithVaddr, MemoryOpConstants} 25ca2f90a6SLemoverimport xiangshan.cache.mmu.{TlbCmd, TlbRequestIO} 262225d46eSJiawei Linimport difftest._ 276ab6918fSYinan Xuimport xiangshan.ExceptionNO._ 28ca2f90a6SLemoverimport xiangshan.backend.fu.PMPRespBundle 29024ee227SWilliam Wang 302225d46eSJiawei Linclass AtomicsUnit(implicit p: Parameters) extends XSModule with MemoryOpConstants{ 31024ee227SWilliam Wang val io = IO(new Bundle() { 325668a921SJiawei Lin val hartId = Input(UInt(8.W)) 33024ee227SWilliam Wang val in = Flipped(Decoupled(new ExuInput)) 346ab6918fSYinan Xu val storeDataIn = Flipped(Valid(new ExuOutput)) // src2 from rs 35024ee227SWilliam Wang val out = Decoupled(new ExuOutput) 361f0e2dc7SJiawei Lin val dcache = new DCacheWordIOWithVaddr 37024ee227SWilliam Wang val dtlb = new TlbRequestIO 38ca2f90a6SLemover val pmpResp = Flipped(new PMPRespBundle()) 3964e8d8bdSZhangZifei val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 40024ee227SWilliam Wang val flush_sbuffer = new SbufferFlushBundle 41d87b76aaSWilliam Wang val feedbackSlow = ValidIO(new RSFeedback) 42024ee227SWilliam Wang val redirect = Flipped(ValidIO(new Redirect)) 4311131ea4SYinan Xu val exceptionAddr = ValidIO(UInt(VAddrBits.W)) 44*026615fcSWilliam Wang val csrCtrl = Flipped(new CustomCSRCtrlIO) 45024ee227SWilliam Wang }) 46024ee227SWilliam Wang 47024ee227SWilliam Wang //------------------------------------------------------- 48024ee227SWilliam Wang // Atomics Memory Accsess FSM 49024ee227SWilliam Wang //------------------------------------------------------- 50ca2f90a6SLemover val s_invalid :: s_tlb :: s_pm :: s_flush_sbuffer_req :: s_flush_sbuffer_resp :: s_cache_req :: s_cache_resp :: s_finish :: Nil = Enum(8) 51024ee227SWilliam Wang val state = RegInit(s_invalid) 521b7adedcSWilliam Wang val data_valid = RegInit(false.B) 53024ee227SWilliam Wang val in = Reg(new ExuInput()) 540d045bd0SYinan Xu val exceptionVec = RegInit(0.U.asTypeOf(ExceptionVec())) 55024ee227SWilliam Wang val atom_override_xtval = RegInit(false.B) 56024ee227SWilliam Wang // paddr after translation 57024ee227SWilliam Wang val paddr = Reg(UInt()) 58cff68e26SWilliam Wang val is_mmio = Reg(Bool()) 59024ee227SWilliam Wang // dcache response data 60024ee227SWilliam Wang val resp_data = Reg(UInt()) 61f97664b3Swangkaifan val resp_data_wire = WireInit(0.U) 62024ee227SWilliam Wang val is_lrsc_valid = Reg(Bool()) 63024ee227SWilliam Wang 648a5bdd64Swangkaifan // Difftest signals 658a5bdd64Swangkaifan val paddr_reg = Reg(UInt(64.W)) 668a5bdd64Swangkaifan val data_reg = Reg(UInt(64.W)) 678a5bdd64Swangkaifan val mask_reg = Reg(UInt(8.W)) 68f97664b3Swangkaifan val fuop_reg = Reg(UInt(8.W)) 698a5bdd64Swangkaifan 7011131ea4SYinan Xu io.exceptionAddr.valid := atom_override_xtval 712bd5334dSYinan Xu io.exceptionAddr.bits := in.src(0) 72024ee227SWilliam Wang 73024ee227SWilliam Wang // assign default value to output signals 74024ee227SWilliam Wang io.in.ready := false.B 75024ee227SWilliam Wang io.out.valid := false.B 76024ee227SWilliam Wang io.out.bits := DontCare 77024ee227SWilliam Wang 78024ee227SWilliam Wang io.dcache.req.valid := false.B 79024ee227SWilliam Wang io.dcache.req.bits := DontCare 80024ee227SWilliam Wang io.dcache.resp.ready := false.B 81024ee227SWilliam Wang 82024ee227SWilliam Wang io.dtlb.req.valid := false.B 83024ee227SWilliam Wang io.dtlb.req.bits := DontCare 840cab60cbSZhangZifei io.dtlb.resp.ready := false.B 85024ee227SWilliam Wang 86024ee227SWilliam Wang io.flush_sbuffer.valid := false.B 87024ee227SWilliam Wang 88024ee227SWilliam Wang XSDebug("state: %d\n", state) 89024ee227SWilliam Wang 90024ee227SWilliam Wang when (state === s_invalid) { 91024ee227SWilliam Wang io.in.ready := true.B 92024ee227SWilliam Wang when (io.in.fire()) { 93024ee227SWilliam Wang in := io.in.bits 942bd5334dSYinan Xu in.src(1) := in.src(1) // leave src2 unchanged 9582d348fbSLemover state := s_tlb 961b7adedcSWilliam Wang } 9782d348fbSLemover } 9882d348fbSLemover 991b7adedcSWilliam Wang when (io.storeDataIn.fire()) { 1002bd5334dSYinan Xu in.src(1) := io.storeDataIn.bits.data 1011b7adedcSWilliam Wang data_valid := true.B 1021b7adedcSWilliam Wang } 103024ee227SWilliam Wang 10482d348fbSLemover assert(!(io.storeDataIn.fire() && data_valid), "atomic unit re-receive data") 1051b7adedcSWilliam Wang 106024ee227SWilliam Wang // Send TLB feedback to store issue queue 107024ee227SWilliam Wang // we send feedback right after we receives request 108024ee227SWilliam Wang // also, we always treat amo as tlb hit 109024ee227SWilliam Wang // since we will continue polling tlb all by ourself 110d87b76aaSWilliam Wang io.feedbackSlow.valid := RegNext(RegNext(io.in.valid)) 111d87b76aaSWilliam Wang io.feedbackSlow.bits.hit := true.B 112d87b76aaSWilliam Wang io.feedbackSlow.bits.rsIdx := RegEnable(io.rsIdx, io.in.valid) 113d87b76aaSWilliam Wang io.feedbackSlow.bits.flushState := DontCare 114d87b76aaSWilliam Wang io.feedbackSlow.bits.sourceType := DontCare 115c7160cd3SWilliam Wang io.feedbackSlow.bits.dataInvalidSqIdx := DontCare 116024ee227SWilliam Wang 117024ee227SWilliam Wang // tlb translation, manipulating signals && deal with exception 118024ee227SWilliam Wang when (state === s_tlb) { 119024ee227SWilliam Wang // send req to dtlb 120024ee227SWilliam Wang // keep firing until tlb hit 121024ee227SWilliam Wang io.dtlb.req.valid := true.B 1222bd5334dSYinan Xu io.dtlb.req.bits.vaddr := in.src(0) 1239aca92b9SYinan Xu io.dtlb.req.bits.robIdx := in.uop.robIdx 124cd3bc62aSZhangZifei io.dtlb.resp.ready := true.B 125024ee227SWilliam Wang val is_lr = in.uop.ctrl.fuOpType === LSUOpType.lr_w || in.uop.ctrl.fuOpType === LSUOpType.lr_d 126cff68e26SWilliam Wang io.dtlb.req.bits.cmd := Mux(is_lr, TlbCmd.atom_read, TlbCmd.atom_write) 127024ee227SWilliam Wang io.dtlb.req.bits.debug.pc := in.uop.cf.pc 128ee46cd6eSLemover io.dtlb.req.bits.debug.isFirstIssue := false.B 129024ee227SWilliam Wang 130e9092fe2SLemover when(io.dtlb.resp.fire){ 131e9092fe2SLemover paddr := io.dtlb.resp.bits.paddr 132024ee227SWilliam Wang // exception handling 133024ee227SWilliam Wang val addrAligned = LookupTree(in.uop.ctrl.fuOpType(1,0), List( 134024ee227SWilliam Wang "b00".U -> true.B, //b 1352bd5334dSYinan Xu "b01".U -> (in.src(0)(0) === 0.U), //h 1362bd5334dSYinan Xu "b10".U -> (in.src(0)(1,0) === 0.U), //w 1372bd5334dSYinan Xu "b11".U -> (in.src(0)(2,0) === 0.U) //d 138024ee227SWilliam Wang )) 1390d045bd0SYinan Xu exceptionVec(storeAddrMisaligned) := !addrAligned 1400d045bd0SYinan Xu exceptionVec(storePageFault) := io.dtlb.resp.bits.excp.pf.st 1410d045bd0SYinan Xu exceptionVec(loadPageFault) := io.dtlb.resp.bits.excp.pf.ld 142a8e04b1dSYinan Xu exceptionVec(storeAccessFault) := io.dtlb.resp.bits.excp.af.st 143a8e04b1dSYinan Xu exceptionVec(loadAccessFault) := io.dtlb.resp.bits.excp.af.ld 144e9092fe2SLemover 145e9092fe2SLemover when (!io.dtlb.resp.bits.miss) { 146e9092fe2SLemover when (!addrAligned) { 147e9092fe2SLemover // NOTE: when addrAligned, do not need to wait tlb actually 148e9092fe2SLemover // check for miss aligned exceptions, tlb exception are checked next cycle for timing 149024ee227SWilliam Wang // if there are exceptions, no need to execute it 150024ee227SWilliam Wang state := s_finish 151024ee227SWilliam Wang atom_override_xtval := true.B 152024ee227SWilliam Wang } .otherwise { 153ca2f90a6SLemover state := s_pm 154024ee227SWilliam Wang } 155024ee227SWilliam Wang } 156024ee227SWilliam Wang } 157e9092fe2SLemover } 158024ee227SWilliam Wang 159ca2f90a6SLemover when (state === s_pm) { 160ca2f90a6SLemover is_mmio := io.pmpResp.mmio 161e9092fe2SLemover // NOTE: only handle load/store exception here, if other exception happens, don't send here 162e9092fe2SLemover val exception_va = exceptionVec(storePageFault) || exceptionVec(loadPageFault) || 163e9092fe2SLemover exceptionVec(storeAccessFault) || exceptionVec(loadAccessFault) 164e9092fe2SLemover val exception_pa = io.pmpResp.st 165e9092fe2SLemover when (exception_va || exception_pa) { 166ca2f90a6SLemover state := s_finish 167ca2f90a6SLemover atom_override_xtval := true.B 168ca2f90a6SLemover }.otherwise { 169ca2f90a6SLemover state := s_flush_sbuffer_req 170ca2f90a6SLemover } 171ca2f90a6SLemover } 172024ee227SWilliam Wang 173024ee227SWilliam Wang when (state === s_flush_sbuffer_req) { 174024ee227SWilliam Wang io.flush_sbuffer.valid := true.B 175024ee227SWilliam Wang state := s_flush_sbuffer_resp 176024ee227SWilliam Wang } 177024ee227SWilliam Wang 178024ee227SWilliam Wang when (state === s_flush_sbuffer_resp) { 179024ee227SWilliam Wang when (io.flush_sbuffer.empty) { 180024ee227SWilliam Wang state := s_cache_req 181024ee227SWilliam Wang } 182024ee227SWilliam Wang } 183024ee227SWilliam Wang 184024ee227SWilliam Wang when (state === s_cache_req) { 185024ee227SWilliam Wang io.dcache.req.valid := true.B 186024ee227SWilliam Wang io.dcache.req.bits.cmd := LookupTree(in.uop.ctrl.fuOpType, List( 187024ee227SWilliam Wang LSUOpType.lr_w -> M_XLR, 188024ee227SWilliam Wang LSUOpType.sc_w -> M_XSC, 189024ee227SWilliam Wang LSUOpType.amoswap_w -> M_XA_SWAP, 190024ee227SWilliam Wang LSUOpType.amoadd_w -> M_XA_ADD, 191024ee227SWilliam Wang LSUOpType.amoxor_w -> M_XA_XOR, 192024ee227SWilliam Wang LSUOpType.amoand_w -> M_XA_AND, 193024ee227SWilliam Wang LSUOpType.amoor_w -> M_XA_OR, 194024ee227SWilliam Wang LSUOpType.amomin_w -> M_XA_MIN, 195024ee227SWilliam Wang LSUOpType.amomax_w -> M_XA_MAX, 196024ee227SWilliam Wang LSUOpType.amominu_w -> M_XA_MINU, 197024ee227SWilliam Wang LSUOpType.amomaxu_w -> M_XA_MAXU, 198024ee227SWilliam Wang 199024ee227SWilliam Wang LSUOpType.lr_d -> M_XLR, 200024ee227SWilliam Wang LSUOpType.sc_d -> M_XSC, 201024ee227SWilliam Wang LSUOpType.amoswap_d -> M_XA_SWAP, 202024ee227SWilliam Wang LSUOpType.amoadd_d -> M_XA_ADD, 203024ee227SWilliam Wang LSUOpType.amoxor_d -> M_XA_XOR, 204024ee227SWilliam Wang LSUOpType.amoand_d -> M_XA_AND, 205024ee227SWilliam Wang LSUOpType.amoor_d -> M_XA_OR, 206024ee227SWilliam Wang LSUOpType.amomin_d -> M_XA_MIN, 207024ee227SWilliam Wang LSUOpType.amomax_d -> M_XA_MAX, 208024ee227SWilliam Wang LSUOpType.amominu_d -> M_XA_MINU, 209024ee227SWilliam Wang LSUOpType.amomaxu_d -> M_XA_MAXU 210024ee227SWilliam Wang )) 211024ee227SWilliam Wang 212024ee227SWilliam Wang io.dcache.req.bits.addr := paddr 2131f0e2dc7SJiawei Lin io.dcache.req.bits.vaddr := in.src(0) // vaddr 2142bd5334dSYinan Xu io.dcache.req.bits.data := genWdata(in.src(1), in.uop.ctrl.fuOpType(1,0)) 215024ee227SWilliam Wang // TODO: atomics do need mask: fix mask 216024ee227SWilliam Wang io.dcache.req.bits.mask := genWmask(paddr, in.uop.ctrl.fuOpType(1,0)) 217743bc277SAllen io.dcache.req.bits.id := DontCare 218024ee227SWilliam Wang 219024ee227SWilliam Wang when(io.dcache.req.fire()){ 220024ee227SWilliam Wang state := s_cache_resp 2218a5bdd64Swangkaifan paddr_reg := io.dcache.req.bits.addr 2228a5bdd64Swangkaifan data_reg := io.dcache.req.bits.data 2238a5bdd64Swangkaifan mask_reg := io.dcache.req.bits.mask 224f97664b3Swangkaifan fuop_reg := in.uop.ctrl.fuOpType 225024ee227SWilliam Wang } 226024ee227SWilliam Wang } 227024ee227SWilliam Wang 228024ee227SWilliam Wang when (state === s_cache_resp) { 22982d348fbSLemover io.dcache.resp.ready := data_valid 230024ee227SWilliam Wang when(io.dcache.resp.fire()) { 231743bc277SAllen is_lrsc_valid := io.dcache.resp.bits.id 232024ee227SWilliam Wang val rdata = io.dcache.resp.bits.data 233024ee227SWilliam Wang val rdataSel = LookupTree(paddr(2, 0), List( 234024ee227SWilliam Wang "b000".U -> rdata(63, 0), 235024ee227SWilliam Wang "b001".U -> rdata(63, 8), 236024ee227SWilliam Wang "b010".U -> rdata(63, 16), 237024ee227SWilliam Wang "b011".U -> rdata(63, 24), 238024ee227SWilliam Wang "b100".U -> rdata(63, 32), 239024ee227SWilliam Wang "b101".U -> rdata(63, 40), 240024ee227SWilliam Wang "b110".U -> rdata(63, 48), 241024ee227SWilliam Wang "b111".U -> rdata(63, 56) 242024ee227SWilliam Wang )) 243024ee227SWilliam Wang 244f97664b3Swangkaifan resp_data_wire := LookupTree(in.uop.ctrl.fuOpType, List( 245024ee227SWilliam Wang LSUOpType.lr_w -> SignExt(rdataSel(31, 0), XLEN), 2467962cc88SWilliam Wang LSUOpType.sc_w -> rdata, 247024ee227SWilliam Wang LSUOpType.amoswap_w -> SignExt(rdataSel(31, 0), XLEN), 248024ee227SWilliam Wang LSUOpType.amoadd_w -> SignExt(rdataSel(31, 0), XLEN), 249024ee227SWilliam Wang LSUOpType.amoxor_w -> SignExt(rdataSel(31, 0), XLEN), 250024ee227SWilliam Wang LSUOpType.amoand_w -> SignExt(rdataSel(31, 0), XLEN), 251024ee227SWilliam Wang LSUOpType.amoor_w -> SignExt(rdataSel(31, 0), XLEN), 252024ee227SWilliam Wang LSUOpType.amomin_w -> SignExt(rdataSel(31, 0), XLEN), 253024ee227SWilliam Wang LSUOpType.amomax_w -> SignExt(rdataSel(31, 0), XLEN), 254024ee227SWilliam Wang LSUOpType.amominu_w -> SignExt(rdataSel(31, 0), XLEN), 255024ee227SWilliam Wang LSUOpType.amomaxu_w -> SignExt(rdataSel(31, 0), XLEN), 256024ee227SWilliam Wang 257024ee227SWilliam Wang LSUOpType.lr_d -> SignExt(rdataSel(63, 0), XLEN), 2587962cc88SWilliam Wang LSUOpType.sc_d -> rdata, 259024ee227SWilliam Wang LSUOpType.amoswap_d -> SignExt(rdataSel(63, 0), XLEN), 260024ee227SWilliam Wang LSUOpType.amoadd_d -> SignExt(rdataSel(63, 0), XLEN), 261024ee227SWilliam Wang LSUOpType.amoxor_d -> SignExt(rdataSel(63, 0), XLEN), 262024ee227SWilliam Wang LSUOpType.amoand_d -> SignExt(rdataSel(63, 0), XLEN), 263024ee227SWilliam Wang LSUOpType.amoor_d -> SignExt(rdataSel(63, 0), XLEN), 264024ee227SWilliam Wang LSUOpType.amomin_d -> SignExt(rdataSel(63, 0), XLEN), 265024ee227SWilliam Wang LSUOpType.amomax_d -> SignExt(rdataSel(63, 0), XLEN), 266024ee227SWilliam Wang LSUOpType.amominu_d -> SignExt(rdataSel(63, 0), XLEN), 267024ee227SWilliam Wang LSUOpType.amomaxu_d -> SignExt(rdataSel(63, 0), XLEN) 268024ee227SWilliam Wang )) 269024ee227SWilliam Wang 270*026615fcSWilliam Wang when (io.dcache.resp.bits.error && io.csrCtrl.cache_error_enable) { 271*026615fcSWilliam Wang val isLr = in.uop.ctrl.fuOpType === LSUOpType.lr_w || in.uop.ctrl.fuOpType === LSUOpType.lr_d 272*026615fcSWilliam Wang exceptionVec(loadAccessFault) := isLr 273*026615fcSWilliam Wang exceptionVec(storeAccessFault) := !isLr 274*026615fcSWilliam Wang assert(!exceptionVec(loadAccessFault)) 275*026615fcSWilliam Wang assert(!exceptionVec(storeAccessFault)) 276*026615fcSWilliam Wang } 277*026615fcSWilliam Wang 278f97664b3Swangkaifan resp_data := resp_data_wire 279024ee227SWilliam Wang state := s_finish 280024ee227SWilliam Wang } 281024ee227SWilliam Wang } 282024ee227SWilliam Wang 283024ee227SWilliam Wang when (state === s_finish) { 284024ee227SWilliam Wang io.out.valid := true.B 285024ee227SWilliam Wang io.out.bits.uop := in.uop 2860d045bd0SYinan Xu io.out.bits.uop.cf.exceptionVec := exceptionVec 287024ee227SWilliam Wang io.out.bits.data := resp_data 288024ee227SWilliam Wang io.out.bits.redirectValid := false.B 289024ee227SWilliam Wang io.out.bits.redirect := DontCare 290cff68e26SWilliam Wang io.out.bits.debug.isMMIO := is_mmio 29107635e87Swangkaifan io.out.bits.debug.paddr := paddr 292024ee227SWilliam Wang when (io.out.fire()) { 293024ee227SWilliam Wang XSDebug("atomics writeback: pc %x data %x\n", io.out.bits.uop.cf.pc, io.dcache.resp.bits.data) 294024ee227SWilliam Wang state := s_invalid 295024ee227SWilliam Wang } 29682d348fbSLemover data_valid := false.B 297024ee227SWilliam Wang } 298024ee227SWilliam Wang 299f4b2089aSYinan Xu when (io.redirect.valid) { 300024ee227SWilliam Wang atom_override_xtval := false.B 301024ee227SWilliam Wang } 3028a5bdd64Swangkaifan 3031545277aSYinan Xu if (env.EnableDifftest) { 3042225d46eSJiawei Lin val difftest = Module(new DifftestAtomicEvent) 3052225d46eSJiawei Lin difftest.io.clock := clock 3065668a921SJiawei Lin difftest.io.coreid := io.hartId 3072225d46eSJiawei Lin difftest.io.atomicResp := io.dcache.resp.fire() 3082225d46eSJiawei Lin difftest.io.atomicAddr := paddr_reg 3092225d46eSJiawei Lin difftest.io.atomicData := data_reg 3102225d46eSJiawei Lin difftest.io.atomicMask := mask_reg 3112225d46eSJiawei Lin difftest.io.atomicFuop := fuop_reg 3122225d46eSJiawei Lin difftest.io.atomicOut := resp_data_wire 3138a5bdd64Swangkaifan } 314e13d224aSYinan Xu 315e13d224aSYinan Xu if (env.EnableDifftest || env.AlwaysBasicDiff) { 316e13d224aSYinan Xu val uop = io.out.bits.uop 317e13d224aSYinan Xu val difftest = Module(new DifftestLrScEvent) 318e13d224aSYinan Xu difftest.io.clock := clock 319e13d224aSYinan Xu difftest.io.coreid := io.hartId 320e13d224aSYinan Xu difftest.io.valid := io.out.fire && 321e13d224aSYinan Xu (uop.ctrl.fuOpType === LSUOpType.sc_d || uop.ctrl.fuOpType === LSUOpType.sc_w) 322e13d224aSYinan Xu difftest.io.success := is_lrsc_valid 323e13d224aSYinan Xu } 324024ee227SWilliam Wang} 325