xref: /XiangShan/src/main/scala/xiangshan/mem/lsqueue/StoreQueue.scala (revision 082b30d1b017bd096bce2e5fc66bac2ab749293a)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.mem
18
19import chisel3._
20import chisel3.util._
21import difftest._
22import difftest.common.DifftestMem
23import org.chipsalliance.cde.config.Parameters
24import utility._
25import utils._
26import xiangshan._
27import xiangshan.cache._
28import xiangshan.cache.{DCacheLineIO, DCacheWordIO, MemoryOpConstants}
29import xiangshan.backend._
30import xiangshan.backend.rob.{RobLsqIO, RobPtr}
31import xiangshan.backend.Bundles.{DynInst, MemExuOutput}
32import xiangshan.backend.decode.isa.bitfield.{Riscv32BitInst, XSInstBitFields}
33import xiangshan.backend.fu.FuConfig._
34import xiangshan.backend.fu.FuType
35import xiangshan.ExceptionNO._
36
37class SqPtr(implicit p: Parameters) extends CircularQueuePtr[SqPtr](
38  p => p(XSCoreParamsKey).StoreQueueSize
39){
40}
41
42object SqPtr {
43  def apply(f: Bool, v: UInt)(implicit p: Parameters): SqPtr = {
44    val ptr = Wire(new SqPtr)
45    ptr.flag := f
46    ptr.value := v
47    ptr
48  }
49}
50
51class SqEnqIO(implicit p: Parameters) extends MemBlockBundle {
52  val canAccept = Output(Bool())
53  val lqCanAccept = Input(Bool())
54  val needAlloc = Vec(LSQEnqWidth, Input(Bool()))
55  val req = Vec(LSQEnqWidth, Flipped(ValidIO(new DynInst)))
56  val resp = Vec(LSQEnqWidth, Output(new SqPtr))
57}
58
59class DataBufferEntry (implicit p: Parameters)  extends DCacheBundle {
60  val addr   = UInt(PAddrBits.W)
61  val vaddr  = UInt(VAddrBits.W)
62  val data   = UInt(VLEN.W)
63  val mask   = UInt((VLEN/8).W)
64  val wline = Bool()
65  val sqPtr  = new SqPtr
66  val prefetch = Bool()
67  val vecValid = Bool()
68}
69
70class StoreExceptionBuffer(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper {
71  val io = IO(new Bundle() {
72    val redirect = Flipped(ValidIO(new Redirect))
73    val storeAddrIn = Vec(StorePipelineWidth * 2 + VecStorePipelineWidth, Flipped(ValidIO(new LsPipelineBundle())))
74    val exceptionAddr = new ExceptionAddrIO
75  })
76
77  val req_valid = RegInit(false.B)
78  val req = Reg(new LsPipelineBundle())
79
80  // enqueue
81  // S1:
82  val s1_req = VecInit(io.storeAddrIn.map(_.bits))
83  val s1_valid = VecInit(io.storeAddrIn.map(_.valid))
84
85  // S2: delay 1 cycle
86  val s2_req = RegNext(s1_req)
87  val s2_valid = (0 until StorePipelineWidth * 2 + VecStorePipelineWidth).map(i =>
88    RegNext(s1_valid(i)) &&
89      !s2_req(i).uop.robIdx.needFlush(RegNext(io.redirect)) &&
90      !s2_req(i).uop.robIdx.needFlush(io.redirect)
91  )
92  val s2_has_exception = s2_req.map(x => ExceptionNO.selectByFu(x.uop.exceptionVec, StaCfg).asUInt.orR)
93
94  val s2_enqueue = Wire(Vec(StorePipelineWidth * 2 + VecStorePipelineWidth, Bool()))
95  for (w <- 0 until StorePipelineWidth * 2 + VecStorePipelineWidth) {
96    s2_enqueue(w) := s2_valid(w) && s2_has_exception(w)
97  }
98
99  when (req_valid && req.uop.robIdx.needFlush(io.redirect)) {
100    req_valid := s2_enqueue.asUInt.orR
101  }.elsewhen (s2_enqueue.asUInt.orR) {
102    req_valid := req_valid || true.B
103  }
104
105  def selectOldest[T <: LsPipelineBundle](valid: Seq[Bool], bits: Seq[T]): (Seq[Bool], Seq[T]) = {
106    assert(valid.length == bits.length)
107    if (valid.length == 0 || valid.length == 1) {
108      (valid, bits)
109    } else if (valid.length == 2) {
110      val res = Seq.fill(2)(Wire(Valid(chiselTypeOf(bits(0)))))
111      for (i <- res.indices) {
112        res(i).valid := valid(i)
113        res(i).bits := bits(i)
114      }
115      val oldest = Mux(valid(0) && valid(1),
116        Mux(isAfter(bits(0).uop.robIdx, bits(1).uop.robIdx) ||
117          (isNotBefore(bits(0).uop.robIdx, bits(1).uop.robIdx) && bits(0).uop.uopIdx > bits(1).uop.uopIdx), res(1), res(0)),
118        Mux(valid(0) && !valid(1), res(0), res(1)))
119      (Seq(oldest.valid), Seq(oldest.bits))
120    } else {
121      val left = selectOldest(valid.take(valid.length / 2), bits.take(bits.length / 2))
122      val right = selectOldest(valid.takeRight(valid.length - (valid.length / 2)), bits.takeRight(bits.length - (bits.length / 2)))
123      selectOldest(left._1 ++ right._1, left._2 ++ right._2)
124    }
125  }
126
127  val reqSel = selectOldest(s2_enqueue, s2_req)
128
129  when (req_valid) {
130    req := Mux(
131      reqSel._1(0) && (isAfter(req.uop.robIdx, reqSel._2(0).uop.robIdx) || (isNotBefore(req.uop.robIdx, reqSel._2(0).uop.robIdx) && req.uop.uopIdx > reqSel._2(0).uop.uopIdx)),
132      reqSel._2(0),
133      req)
134  } .elsewhen (s2_enqueue.asUInt.orR) {
135    req := reqSel._2(0)
136  }
137
138  io.exceptionAddr.vaddr  := req.vaddr
139  io.exceptionAddr.gpaddr := req.gpaddr
140  io.exceptionAddr.vstart := req.uop.vpu.vstart
141  io.exceptionAddr.vl     := req.uop.vpu.vl
142}
143
144// Store Queue
145class StoreQueue(implicit p: Parameters) extends XSModule
146  with HasDCacheParameters
147  with HasCircularQueuePtrHelper
148  with HasPerfEvents
149  with HasVLSUParameters {
150  val io = IO(new Bundle() {
151    val hartId = Input(UInt(hartIdLen.W))
152    val enq = new SqEnqIO
153    val brqRedirect = Flipped(ValidIO(new Redirect))
154    val vecFeedback = Vec(VecLoadPipelineWidth, Flipped(ValidIO(new FeedbackToLsqIO)))
155    val storeAddrIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle))) // store addr, data is not included
156    val storeAddrInRe = Vec(StorePipelineWidth, Input(new LsPipelineBundle())) // store more mmio and exception
157    val storeDataIn = Vec(StorePipelineWidth, Flipped(Valid(new MemExuOutput(isVector = true)))) // store data, send to sq from rs
158    val storeMaskIn = Vec(StorePipelineWidth, Flipped(Valid(new StoreMaskBundle))) // store mask, send to sq from rs
159    val sbuffer = Vec(EnsbufferWidth, Decoupled(new DCacheWordReqWithVaddrAndPfFlag)) // write committed store to sbuffer
160    val sbufferVecDifftestInfo = Vec(EnsbufferWidth, Decoupled(new DynInst)) // The vector store difftest needs is, write committed store to sbuffer
161    val uncacheOutstanding = Input(Bool())
162    val mmioStout = DecoupledIO(new MemExuOutput) // writeback uncached store
163    val vecmmioStout = DecoupledIO(new MemExuOutput(isVector = true))
164    val forward = Vec(LoadPipelineWidth, Flipped(new PipeLoadForwardQueryIO))
165    // TODO: scommit is only for scalar store
166    val rob = Flipped(new RobLsqIO)
167    val uncache = new UncacheWordIO
168    // val refill = Flipped(Valid(new DCacheLineReq ))
169    val exceptionAddr = new ExceptionAddrIO
170    val sqEmpty = Output(Bool())
171    val stAddrReadySqPtr = Output(new SqPtr)
172    val stAddrReadyVec = Output(Vec(StoreQueueSize, Bool()))
173    val stDataReadySqPtr = Output(new SqPtr)
174    val stDataReadyVec = Output(Vec(StoreQueueSize, Bool()))
175    val stIssuePtr = Output(new SqPtr)
176    val sqDeqPtr = Output(new SqPtr)
177    val sqFull = Output(Bool())
178    val sqCancelCnt = Output(UInt(log2Up(StoreQueueSize + 1).W))
179    val sqDeq = Output(UInt(log2Ceil(EnsbufferWidth + 1).W))
180    val force_write = Output(Bool())
181  })
182
183  println("StoreQueue: size:" + StoreQueueSize)
184
185  // data modules
186  val uop = Reg(Vec(StoreQueueSize, new DynInst))
187  // val data = Reg(Vec(StoreQueueSize, new LsqEntry))
188  val dataModule = Module(new SQDataModule(
189    numEntries = StoreQueueSize,
190    numRead = EnsbufferWidth,
191    numWrite = StorePipelineWidth,
192    numForward = LoadPipelineWidth
193  ))
194  dataModule.io := DontCare
195  val paddrModule = Module(new SQAddrModule(
196    dataWidth = PAddrBits,
197    numEntries = StoreQueueSize,
198    numRead = EnsbufferWidth,
199    numWrite = StorePipelineWidth,
200    numForward = LoadPipelineWidth
201  ))
202  paddrModule.io := DontCare
203  val vaddrModule = Module(new SQAddrModule(
204    dataWidth = VAddrBits,
205    numEntries = StoreQueueSize,
206    numRead = EnsbufferWidth, // sbuffer; badvaddr will be sent from exceptionBuffer
207    numWrite = StorePipelineWidth,
208    numForward = LoadPipelineWidth
209  ))
210  vaddrModule.io := DontCare
211  val dataBuffer = Module(new DatamoduleResultBuffer(new DataBufferEntry))
212  val difftestBuffer = if (env.EnableDifftest) Some(Module(new DatamoduleResultBuffer(new DynInst))) else None
213  val exceptionBuffer = Module(new StoreExceptionBuffer)
214  exceptionBuffer.io.redirect := io.brqRedirect
215  exceptionBuffer.io.exceptionAddr.isStore := DontCare
216  // vlsu exception!
217  for (i <- 0 until VecStorePipelineWidth) {
218    exceptionBuffer.io.storeAddrIn(StorePipelineWidth * 2 + i).valid               := io.vecFeedback(i).valid && io.vecFeedback(i).bits.feedback(VecFeedbacks.FLUSH) // have exception
219    exceptionBuffer.io.storeAddrIn(StorePipelineWidth * 2 + i).bits                := DontCare
220    exceptionBuffer.io.storeAddrIn(StorePipelineWidth * 2 + i).bits.vaddr          := io.vecFeedback(i).bits.vaddr
221    exceptionBuffer.io.storeAddrIn(StorePipelineWidth * 2 + i).bits.uop.uopIdx     := io.vecFeedback(i).bits.uopidx
222    exceptionBuffer.io.storeAddrIn(StorePipelineWidth * 2 + i).bits.uop.robIdx     := io.vecFeedback(i).bits.robidx
223    exceptionBuffer.io.storeAddrIn(StorePipelineWidth * 2 + i).bits.uop.vpu.vstart := io.vecFeedback(i).bits.vstart
224    exceptionBuffer.io.storeAddrIn(StorePipelineWidth * 2 + i).bits.uop.vpu.vl     := io.vecFeedback(i).bits.vl
225    exceptionBuffer.io.storeAddrIn(StorePipelineWidth * 2 + i).bits.uop.exceptionVec     := io.vecFeedback(i).bits.exceptionVec
226  }
227
228
229  val debug_paddr = Reg(Vec(StoreQueueSize, UInt((PAddrBits).W)))
230  val debug_vaddr = Reg(Vec(StoreQueueSize, UInt((VAddrBits).W)))
231  val debug_data = Reg(Vec(StoreQueueSize, UInt((XLEN).W)))
232
233  // state & misc
234  val allocated = RegInit(VecInit(List.fill(StoreQueueSize)(false.B))) // sq entry has been allocated
235  val addrvalid = RegInit(VecInit(List.fill(StoreQueueSize)(false.B))) // non-mmio addr is valid
236  val datavalid = RegInit(VecInit(List.fill(StoreQueueSize)(false.B))) // non-mmio data is valid
237  val allvalid  = VecInit((0 until StoreQueueSize).map(i => addrvalid(i) && datavalid(i))) // non-mmio data & addr is valid
238  val committed = RegInit(VecInit(List.fill(StoreQueueSize)(false.B))) // inst has been committed by rob
239  val pending = RegInit(VecInit(List.fill(StoreQueueSize)(false.B))) // mmio pending: inst is an mmio inst, it will not be executed until it reachs the end of rob
240  val mmio = RegInit(VecInit(List.fill(StoreQueueSize)(false.B))) // mmio: inst is an mmio inst
241  val atomic = RegInit(VecInit(List.fill(StoreQueueSize)(false.B)))
242  val prefetch = RegInit(VecInit(List.fill(StoreQueueSize)(false.B))) // need prefetch when committing this store to sbuffer?
243  val isVec = RegInit(VecInit(List.fill(StoreQueueSize)(false.B))) // vector store instruction
244  //val vec_lastuop = Reg(Vec(StoreQueueSize, Bool())) // last uop of vector store instruction
245  val vecMbCommit = RegInit(VecInit(List.fill(StoreQueueSize)(false.B))) // vector store committed from merge buffer to rob
246  val vecDataValid = RegInit(VecInit(List.fill(StoreQueueSize)(false.B))) // vector store need write to sbuffer
247  // val vec_robCommit = Reg(Vec(StoreQueueSize, Bool())) // vector store committed by rob
248  // val vec_secondInv = RegInit(VecInit(List.fill(StoreQueueSize)(false.B))) // Vector unit-stride, second entry is invalid
249
250  // ptr
251  val enqPtrExt = RegInit(VecInit((0 until io.enq.req.length).map(_.U.asTypeOf(new SqPtr))))
252  val rdataPtrExt = RegInit(VecInit((0 until EnsbufferWidth).map(_.U.asTypeOf(new SqPtr))))
253  val deqPtrExt = RegInit(VecInit((0 until EnsbufferWidth).map(_.U.asTypeOf(new SqPtr))))
254  val cmtPtrExt = RegInit(VecInit((0 until CommitWidth).map(_.U.asTypeOf(new SqPtr))))
255  val addrReadyPtrExt = RegInit(0.U.asTypeOf(new SqPtr))
256  val dataReadyPtrExt = RegInit(0.U.asTypeOf(new SqPtr))
257
258  val enqPtr = enqPtrExt(0).value
259  val deqPtr = deqPtrExt(0).value
260  val cmtPtr = cmtPtrExt(0).value
261
262  val validCount = distanceBetween(enqPtrExt(0), deqPtrExt(0))
263  val allowEnqueue = validCount <= (StoreQueueSize - LSQStEnqWidth).U
264
265  val deqMask = UIntToMask(deqPtr, StoreQueueSize)
266  val enqMask = UIntToMask(enqPtr, StoreQueueSize)
267
268  // TODO: count commit numbers for scalar / vector store separately
269  val scalarCommitCount = RegInit(0.U(log2Ceil(StoreQueueSize + 1).W))
270  val scalarCommitted = WireInit(0.U(log2Ceil(CommitWidth + 1).W))
271  val vecCommitted = WireInit(0.U(log2Ceil(CommitWidth + 1).W))
272  val commitCount = WireInit(0.U(log2Ceil(CommitWidth + 1).W))
273  val scommit = GatedRegNext(io.rob.scommit)
274
275  scalarCommitCount := scalarCommitCount + scommit - scalarCommitted
276
277  // store can be committed by ROB
278  io.rob.mmio := DontCare
279  io.rob.uop := DontCare
280
281  // Read dataModule
282  assert(EnsbufferWidth <= 2)
283  // rdataPtrExtNext and rdataPtrExtNext+1 entry will be read from dataModule
284  val rdataPtrExtNext = WireInit(Mux(dataBuffer.io.enq(1).fire,
285    VecInit(rdataPtrExt.map(_ + 2.U)),
286    Mux(dataBuffer.io.enq(0).fire || io.mmioStout.fire || io.vecmmioStout.fire,
287      VecInit(rdataPtrExt.map(_ + 1.U)),
288      rdataPtrExt
289    )
290  ))
291
292  // deqPtrExtNext traces which inst is about to leave store queue
293  //
294  // io.sbuffer(i).fire is RegNexted, as sbuffer data write takes 2 cycles.
295  // Before data write finish, sbuffer is unable to provide store to load
296  // forward data. As an workaround, deqPtrExt and allocated flag update
297  // is delayed so that load can get the right data from store queue.
298  //
299  // Modify deqPtrExtNext and io.sqDeq with care!
300  val deqPtrExtNext = Mux(RegNext(io.sbuffer(1).fire),
301    VecInit(deqPtrExt.map(_ + 2.U)),
302    Mux((RegNext(io.sbuffer(0).fire)) || io.mmioStout.fire || io.vecmmioStout.fire,
303      VecInit(deqPtrExt.map(_ + 1.U)),
304      deqPtrExt
305    )
306  )
307  io.sqDeq := RegNext(Mux(RegNext(io.sbuffer(1).fire), 2.U,
308    Mux((RegNext(io.sbuffer(0).fire)) || io.mmioStout.fire || io.vecmmioStout.fire, 1.U, 0.U)
309  ))
310  assert(!RegNext(RegNext(io.sbuffer(0).fire) && (io.mmioStout.fire || io.vecmmioStout.fire)))
311
312  for (i <- 0 until EnsbufferWidth) {
313    dataModule.io.raddr(i) := rdataPtrExtNext(i).value
314    paddrModule.io.raddr(i) := rdataPtrExtNext(i).value
315    vaddrModule.io.raddr(i) := rdataPtrExtNext(i).value
316  }
317
318  /**
319    * Enqueue at dispatch
320    *
321    * Currently, StoreQueue only allows enqueue when #emptyEntries > EnqWidth
322    */
323  io.enq.canAccept := allowEnqueue
324  val canEnqueue = io.enq.req.map(_.valid)
325  val enqCancel = io.enq.req.map(_.bits.robIdx.needFlush(io.brqRedirect))
326  val vStoreFlow = io.enq.req.map(_.bits.numLsElem)
327  val validVStoreFlow = vStoreFlow.zipWithIndex.map{case (vLoadFlowNumItem, index) => Mux(!RegNext(io.brqRedirect.valid) && io.enq.canAccept && io.enq.lqCanAccept && canEnqueue(index), vLoadFlowNumItem, 0.U)}
328  val validVStoreOffset = vStoreFlow.zip(io.enq.needAlloc).map{case (flow, needAllocItem) => Mux(needAllocItem, flow, 0.U)}
329  val validVStoreOffsetRShift = 0.U +: validVStoreOffset.take(vStoreFlow.length - 1)
330
331  for (i <- 0 until io.enq.req.length) {
332    val sqIdx = enqPtrExt(0) + validVStoreOffsetRShift.take(i + 1).reduce(_ + _)
333    val index = io.enq.req(i).bits.sqIdx
334    val enqInstr = io.enq.req(i).bits.instr.asTypeOf(new XSInstBitFields)
335    when (canEnqueue(i) && !enqCancel(i)) {
336      for (j <- 0 until VecMemDispatchMaxNumber) {
337        when (j.U < validVStoreOffset(i)) {
338          uop((index + j.U).value) := io.enq.req(i).bits
339          // NOTE: the index will be used when replay
340          uop((index + j.U).value).sqIdx := sqIdx + j.U
341          allocated((index + j.U).value) := true.B
342          datavalid((index + j.U).value) := false.B
343          addrvalid((index + j.U).value) := false.B
344          committed((index + j.U).value) := false.B
345          pending((index + j.U).value) := false.B
346          prefetch((index + j.U).value) := false.B
347          mmio((index + j.U).value) := false.B
348          isVec((index + j.U).value) := enqInstr.isVecStore // check vector store by the encoding of inst
349          vecMbCommit((index + j.U).value) := false.B
350          vecDataValid((index + j.U).value) := false.B
351          XSError(!io.enq.canAccept || !io.enq.lqCanAccept, s"must accept $i\n")
352          XSError(index.value =/= sqIdx.value, s"must be the same entry $i\n")
353        }
354      }
355    }
356    io.enq.resp(i) := sqIdx
357  }
358  XSDebug(p"(ready, valid): ${io.enq.canAccept}, ${Binary(Cat(io.enq.req.map(_.valid)))}\n")
359
360  /**
361    * Update addr/dataReadyPtr when issue from rs
362    */
363  // update issuePtr
364  val IssuePtrMoveStride = 4
365  require(IssuePtrMoveStride >= 2)
366
367  val addrReadyLookupVec = (0 until IssuePtrMoveStride).map(addrReadyPtrExt + _.U)
368  val addrReadyLookup = addrReadyLookupVec.map(ptr => allocated(ptr.value) &&
369   (mmio(ptr.value) || addrvalid(ptr.value) || vecMbCommit(ptr.value))
370    && ptr =/= enqPtrExt(0))
371  val nextAddrReadyPtr = addrReadyPtrExt + PriorityEncoder(VecInit(addrReadyLookup.map(!_) :+ true.B))
372  addrReadyPtrExt := nextAddrReadyPtr
373
374  val stAddrReadyVecReg = Wire(Vec(StoreQueueSize, Bool()))
375  (0 until StoreQueueSize).map(i => {
376    stAddrReadyVecReg(i) := allocated(i) && (mmio(i) || addrvalid(i) || (isVec(i) && vecMbCommit(i)))
377  })
378  io.stAddrReadyVec := GatedValidRegNext(stAddrReadyVecReg)
379
380  when (io.brqRedirect.valid) {
381    addrReadyPtrExt := Mux(
382      isAfter(cmtPtrExt(0), deqPtrExt(0)),
383      cmtPtrExt(0),
384      deqPtrExtNext(0) // for mmio insts, deqPtr may be ahead of cmtPtr
385    )
386  }
387
388  io.stAddrReadySqPtr := addrReadyPtrExt
389
390  // update
391  val dataReadyLookupVec = (0 until IssuePtrMoveStride).map(dataReadyPtrExt + _.U)
392  val dataReadyLookup = dataReadyLookupVec.map(ptr => allocated(ptr.value) &&
393   (mmio(ptr.value) || datavalid(ptr.value) || vecMbCommit(ptr.value))
394    && ptr =/= enqPtrExt(0))
395  val nextDataReadyPtr = dataReadyPtrExt + PriorityEncoder(VecInit(dataReadyLookup.map(!_) :+ true.B))
396  dataReadyPtrExt := nextDataReadyPtr
397
398  val stDataReadyVecReg = Wire(Vec(StoreQueueSize, Bool()))
399  (0 until StoreQueueSize).map(i => {
400    stDataReadyVecReg(i) := allocated(i) && (mmio(i) || datavalid(i) || (isVec(i) && vecMbCommit(i)))
401  })
402  io.stDataReadyVec := GatedValidRegNext(stDataReadyVecReg)
403
404  when (io.brqRedirect.valid) {
405    dataReadyPtrExt := Mux(
406      isAfter(cmtPtrExt(0), deqPtrExt(0)),
407      cmtPtrExt(0),
408      deqPtrExtNext(0) // for mmio insts, deqPtr may be ahead of cmtPtr
409    )
410  }
411
412  io.stDataReadySqPtr := dataReadyPtrExt
413  io.stIssuePtr := enqPtrExt(0)
414  io.sqDeqPtr := deqPtrExt(0)
415
416  /**
417    * Writeback store from store units
418    *
419    * Most store instructions writeback to regfile in the previous cycle.
420    * However,
421    *   (1) For an mmio instruction with exceptions, we need to mark it as addrvalid
422    * (in this way it will trigger an exception when it reaches ROB's head)
423    * instead of pending to avoid sending them to lower level.
424    *   (2) For an mmio instruction without exceptions, we mark it as pending.
425    * When the instruction reaches ROB's head, StoreQueue sends it to uncache channel.
426    * Upon receiving the response, StoreQueue writes back the instruction
427    * through arbiter with store units. It will later commit as normal.
428    */
429
430  // Write addr to sq
431  for (i <- 0 until StorePipelineWidth) {
432    paddrModule.io.wen(i) := false.B
433    vaddrModule.io.wen(i) := false.B
434    dataModule.io.mask.wen(i) := false.B
435    val stWbIndex = io.storeAddrIn(i).bits.uop.sqIdx.value
436    exceptionBuffer.io.storeAddrIn(i).valid := io.storeAddrIn(i).fire && !io.storeAddrIn(i).bits.miss && !io.storeAddrIn(i).bits.isvec
437    exceptionBuffer.io.storeAddrIn(i).bits := io.storeAddrIn(i).bits
438    // will re-enter exceptionbuffer at store_s2
439    exceptionBuffer.io.storeAddrIn(StorePipelineWidth + i).valid := false.B
440    exceptionBuffer.io.storeAddrIn(StorePipelineWidth + i).bits := 0.U.asTypeOf(new LsPipelineBundle)
441
442    when (io.storeAddrIn(i).fire) {
443      val addr_valid = !io.storeAddrIn(i).bits.miss
444      addrvalid(stWbIndex) := addr_valid //!io.storeAddrIn(i).bits.mmio
445      // pending(stWbIndex) := io.storeAddrIn(i).bits.mmio
446
447      paddrModule.io.waddr(i) := stWbIndex
448      paddrModule.io.wdata(i) := io.storeAddrIn(i).bits.paddr
449      paddrModule.io.wmask(i) := io.storeAddrIn(i).bits.mask
450      paddrModule.io.wlineflag(i) := io.storeAddrIn(i).bits.wlineflag
451      paddrModule.io.wen(i) := true.B
452
453      vaddrModule.io.waddr(i) := stWbIndex
454      vaddrModule.io.wdata(i) := io.storeAddrIn(i).bits.vaddr
455      vaddrModule.io.wmask(i) := io.storeAddrIn(i).bits.mask
456      vaddrModule.io.wlineflag(i) := io.storeAddrIn(i).bits.wlineflag
457      vaddrModule.io.wen(i) := true.B
458
459      debug_paddr(paddrModule.io.waddr(i)) := paddrModule.io.wdata(i)
460
461      // mmio(stWbIndex) := io.storeAddrIn(i).bits.mmio
462
463      uop(stWbIndex) := io.storeAddrIn(i).bits.uop
464      uop(stWbIndex).debugInfo := io.storeAddrIn(i).bits.uop.debugInfo
465
466      vecDataValid(stWbIndex) := io.storeAddrIn(i).bits.isvec
467
468      XSInfo("store addr write to sq idx %d pc 0x%x miss:%d vaddr %x paddr %x mmio %x isvec %x\n",
469        io.storeAddrIn(i).bits.uop.sqIdx.value,
470        io.storeAddrIn(i).bits.uop.pc,
471        io.storeAddrIn(i).bits.miss,
472        io.storeAddrIn(i).bits.vaddr,
473        io.storeAddrIn(i).bits.paddr,
474        io.storeAddrIn(i).bits.mmio,
475        io.storeAddrIn(i).bits.isvec
476      )
477    }
478
479    // re-replinish mmio, for pma/pmp will get mmio one cycle later
480    val storeAddrInFireReg = RegNext(io.storeAddrIn(i).fire && !io.storeAddrIn(i).bits.miss)
481    //val stWbIndexReg = RegNext(stWbIndex)
482    val stWbIndexReg = RegEnable(stWbIndex, io.storeAddrIn(i).fire)
483    when (storeAddrInFireReg) {
484      pending(stWbIndexReg) := io.storeAddrInRe(i).mmio
485      mmio(stWbIndexReg) := io.storeAddrInRe(i).mmio
486      atomic(stWbIndexReg) := io.storeAddrInRe(i).atomic
487    }
488    // dcache miss info (one cycle later than storeIn)
489    // if dcache report a miss in sta pipeline, this store will trigger a prefetch when committing to sbuffer (if EnableAtCommitMissTrigger)
490    when (storeAddrInFireReg) {
491      prefetch(stWbIndexReg) := io.storeAddrInRe(i).miss
492    }
493    // enter exceptionbuffer again
494    when (storeAddrInFireReg) {
495      exceptionBuffer.io.storeAddrIn(StorePipelineWidth + i).valid := io.storeAddrInRe(i).af
496      exceptionBuffer.io.storeAddrIn(StorePipelineWidth + i).bits := RegEnable(io.storeAddrIn(i).bits, io.storeAddrIn(i).fire && !io.storeAddrIn(i).bits.miss)
497      exceptionBuffer.io.storeAddrIn(StorePipelineWidth + i).bits.uop.exceptionVec(storeAccessFault) := io.storeAddrInRe(i).af
498    }
499
500    when(vaddrModule.io.wen(i)){
501      debug_vaddr(vaddrModule.io.waddr(i)) := vaddrModule.io.wdata(i)
502    }
503  }
504
505  // Write data to sq
506  // Now store data pipeline is actually 2 stages
507  for (i <- 0 until StorePipelineWidth) {
508    dataModule.io.data.wen(i) := false.B
509    val stWbIndex = io.storeDataIn(i).bits.uop.sqIdx.value
510    val isVec     = FuType.isVStore(io.storeDataIn(i).bits.uop.fuType)
511    // sq data write takes 2 cycles:
512    // sq data write s0
513    when (io.storeDataIn(i).fire) {
514      // send data write req to data module
515      dataModule.io.data.waddr(i) := stWbIndex
516      dataModule.io.data.wdata(i) := Mux(io.storeDataIn(i).bits.uop.fuOpType === LSUOpType.cbo_zero,
517        0.U,
518        Mux(isVec,
519          io.storeDataIn(i).bits.data,
520          genVWdata(io.storeDataIn(i).bits.data, io.storeDataIn(i).bits.uop.fuOpType(2,0)))
521      )
522      dataModule.io.data.wen(i) := true.B
523
524      debug_data(dataModule.io.data.waddr(i)) := dataModule.io.data.wdata(i)
525
526      XSInfo("store data write to sq idx %d pc 0x%x data %x -> %x\n",
527        io.storeDataIn(i).bits.uop.sqIdx.value,
528        io.storeDataIn(i).bits.uop.pc,
529        io.storeDataIn(i).bits.data,
530        dataModule.io.data.wdata(i)
531      )
532    }
533    // sq data write s1
534    when (
535      RegNext(io.storeDataIn(i).fire)
536      // && !RegNext(io.storeDataIn(i).bits.uop).robIdx.needFlush(io.brqRedirect)
537    ) {
538      datavalid(RegEnable(stWbIndex, io.storeDataIn(i).fire)) := true.B
539    }
540  }
541
542  // Write mask to sq
543  for (i <- 0 until StorePipelineWidth) {
544    // sq mask write s0
545    when (io.storeMaskIn(i).fire) {
546      // send data write req to data module
547      dataModule.io.mask.waddr(i) := io.storeMaskIn(i).bits.sqIdx.value
548      dataModule.io.mask.wdata(i) := io.storeMaskIn(i).bits.mask
549      dataModule.io.mask.wen(i) := true.B
550    }
551  }
552
553  /**
554    * load forward query
555    *
556    * Check store queue for instructions that is older than the load.
557    * The response will be valid at the next cycle after req.
558    */
559  // check over all lq entries and forward data from the first matched store
560  for (i <- 0 until LoadPipelineWidth) {
561    // Compare deqPtr (deqPtr) and forward.sqIdx, we have two cases:
562    // (1) if they have the same flag, we need to check range(tail, sqIdx)
563    // (2) if they have different flags, we need to check range(tail, VirtualLoadQueueSize) and range(0, sqIdx)
564    // Forward1: Mux(same_flag, range(tail, sqIdx), range(tail, VirtualLoadQueueSize))
565    // Forward2: Mux(same_flag, 0.U,                   range(0, sqIdx)    )
566    // i.e. forward1 is the target entries with the same flag bits and forward2 otherwise
567    val differentFlag = deqPtrExt(0).flag =/= io.forward(i).sqIdx.flag
568    val forwardMask = io.forward(i).sqIdxMask
569    // all addrvalid terms need to be checked
570    // Real Vaild: all scalar stores, and vector store with (!inactive && !secondInvalid)
571    val addrRealValidVec = WireInit(VecInit((0 until StoreQueueSize).map(j => addrvalid(j) && allocated(j))))
572    // vector store will consider all inactive || secondInvalid flows as valid
573    val addrValidVec = WireInit(VecInit((0 until StoreQueueSize).map(j => addrvalid(j) && allocated(j))))
574    val dataValidVec = WireInit(VecInit((0 until StoreQueueSize).map(j => datavalid(j))))
575    val allValidVec  = WireInit(VecInit((0 until StoreQueueSize).map(j => addrvalid(j) && datavalid(j) && allocated(j))))
576
577    val lfstEnable = Constantin.createRecord("LFSTEnable", LFSTEnable)
578    val storeSetHitVec = Mux(lfstEnable,
579      WireInit(VecInit((0 until StoreQueueSize).map(j => io.forward(i).uop.loadWaitBit && uop(j).robIdx === io.forward(i).uop.waitForRobIdx))),
580      WireInit(VecInit((0 until StoreQueueSize).map(j => uop(j).storeSetHit && uop(j).ssid === io.forward(i).uop.ssid)))
581    )
582
583    val forwardMask1 = Mux(differentFlag, ~deqMask, deqMask ^ forwardMask)
584    val forwardMask2 = Mux(differentFlag, forwardMask, 0.U(StoreQueueSize.W))
585    val canForward1 = forwardMask1 & allValidVec.asUInt
586    val canForward2 = forwardMask2 & allValidVec.asUInt
587    val needForward = Mux(differentFlag, ~deqMask | forwardMask, deqMask ^ forwardMask)
588
589    XSDebug(p"$i f1 ${Binary(canForward1)} f2 ${Binary(canForward2)} " +
590      p"sqIdx ${io.forward(i).sqIdx} pa ${Hexadecimal(io.forward(i).paddr)}\n"
591    )
592
593    // do real fwd query (cam lookup in load_s1)
594    dataModule.io.needForward(i)(0) := canForward1 & vaddrModule.io.forwardMmask(i).asUInt
595    dataModule.io.needForward(i)(1) := canForward2 & vaddrModule.io.forwardMmask(i).asUInt
596
597    vaddrModule.io.forwardMdata(i) := io.forward(i).vaddr
598    vaddrModule.io.forwardDataMask(i) := io.forward(i).mask
599    paddrModule.io.forwardMdata(i) := io.forward(i).paddr
600    paddrModule.io.forwardDataMask(i) := io.forward(i).mask
601
602    // vaddr cam result does not equal to paddr cam result
603    // replay needed
604    // val vpmaskNotEqual = ((paddrModule.io.forwardMmask(i).asUInt ^ vaddrModule.io.forwardMmask(i).asUInt) & needForward) =/= 0.U
605    // val vaddrMatchFailed = vpmaskNotEqual && io.forward(i).valid
606    val vpmaskNotEqual = (
607      (RegEnable(paddrModule.io.forwardMmask(i).asUInt, io.forward(i).valid) ^ RegEnable(vaddrModule.io.forwardMmask(i).asUInt, io.forward(i).valid)) &
608      RegNext(needForward) &
609      GatedRegNext(addrRealValidVec.asUInt)
610    ) =/= 0.U
611    val vaddrMatchFailed = vpmaskNotEqual && RegNext(io.forward(i).valid)
612    when (vaddrMatchFailed) {
613      XSInfo("vaddrMatchFailed: pc %x pmask %x vmask %x\n",
614        RegEnable(io.forward(i).uop.pc, io.forward(i).valid),
615        RegEnable(needForward & paddrModule.io.forwardMmask(i).asUInt, io.forward(i).valid),
616        RegEnable(needForward & vaddrModule.io.forwardMmask(i).asUInt, io.forward(i).valid)
617      );
618    }
619    XSPerfAccumulate("vaddr_match_failed", vpmaskNotEqual)
620    XSPerfAccumulate("vaddr_match_really_failed", vaddrMatchFailed)
621
622    // Fast forward mask will be generated immediately (load_s1)
623    io.forward(i).forwardMaskFast := dataModule.io.forwardMaskFast(i)
624
625    // Forward result will be generated 1 cycle later (load_s2)
626    io.forward(i).forwardMask := dataModule.io.forwardMask(i)
627    io.forward(i).forwardData := dataModule.io.forwardData(i)
628    // If addr match, data not ready, mark it as dataInvalid
629    // load_s1: generate dataInvalid in load_s1 to set fastUop
630    val dataInvalidMask1 = (addrValidVec.asUInt & ~dataValidVec.asUInt & vaddrModule.io.forwardMmask(i).asUInt & forwardMask1.asUInt)
631    val dataInvalidMask2 = (addrValidVec.asUInt & ~dataValidVec.asUInt & vaddrModule.io.forwardMmask(i).asUInt & forwardMask2.asUInt)
632    val dataInvalidMask = dataInvalidMask1 | dataInvalidMask2
633    io.forward(i).dataInvalidFast := dataInvalidMask.orR
634
635    // make chisel happy
636    val dataInvalidMask1Reg = Wire(UInt(StoreQueueSize.W))
637    dataInvalidMask1Reg := GatedRegNext(dataInvalidMask1)
638    // make chisel happy
639    val dataInvalidMask2Reg = Wire(UInt(StoreQueueSize.W))
640    dataInvalidMask2Reg := GatedRegNext(dataInvalidMask2)
641    val dataInvalidMaskReg = dataInvalidMask1Reg | dataInvalidMask2Reg
642
643    // If SSID match, address not ready, mark it as addrInvalid
644    // load_s2: generate addrInvalid
645    val addrInvalidMask1 = (~addrValidVec.asUInt & storeSetHitVec.asUInt & forwardMask1.asUInt)
646    val addrInvalidMask2 = (~addrValidVec.asUInt & storeSetHitVec.asUInt & forwardMask2.asUInt)
647    // make chisel happy
648    val addrInvalidMask1Reg = Wire(UInt(StoreQueueSize.W))
649    addrInvalidMask1Reg := GatedRegNext(addrInvalidMask1)
650    // make chisel happy
651    val addrInvalidMask2Reg = Wire(UInt(StoreQueueSize.W))
652    addrInvalidMask2Reg := GatedRegNext(addrInvalidMask2)
653    val addrInvalidMaskReg = addrInvalidMask1Reg | addrInvalidMask2Reg
654
655    // load_s2
656    io.forward(i).dataInvalid := RegNext(io.forward(i).dataInvalidFast)
657    // check if vaddr forward mismatched
658    io.forward(i).matchInvalid := vaddrMatchFailed
659
660    // data invalid sq index
661    // check whether false fail
662    // check flag
663    val s2_differentFlag = RegNext(differentFlag)
664    val s2_enqPtrExt = RegNext(enqPtrExt(0))
665    val s2_deqPtrExt = RegNext(deqPtrExt(0))
666
667    // addr invalid sq index
668    // make chisel happy
669    val addrInvalidMaskRegWire = Wire(UInt(StoreQueueSize.W))
670    addrInvalidMaskRegWire := addrInvalidMaskReg
671    val addrInvalidFlag = addrInvalidMaskRegWire.orR
672    val hasInvalidAddr = (~addrValidVec.asUInt & needForward).orR
673
674    val addrInvalidSqIdx1 = OHToUInt(Reverse(PriorityEncoderOH(Reverse(addrInvalidMask1Reg))))
675    val addrInvalidSqIdx2 = OHToUInt(Reverse(PriorityEncoderOH(Reverse(addrInvalidMask2Reg))))
676    val addrInvalidSqIdx = Mux(addrInvalidMask2Reg.orR, addrInvalidSqIdx2, addrInvalidSqIdx1)
677
678    // store-set content management
679    //                +-----------------------+
680    //                | Search a SSID for the |
681    //                |    load operation     |
682    //                +-----------------------+
683    //                           |
684    //                           V
685    //                 +-------------------+
686    //                 | load wait strict? |
687    //                 +-------------------+
688    //                           |
689    //                           V
690    //               +----------------------+
691    //            Set|                      |Clean
692    //               V                      V
693    //  +------------------------+   +------------------------------+
694    //  | Waiting for all older  |   | Wait until the corresponding |
695    //  |   stores operations    |   | older store operations       |
696    //  +------------------------+   +------------------------------+
697
698
699
700    when (RegEnable(io.forward(i).uop.loadWaitStrict, io.forward(i).valid)) {
701      io.forward(i).addrInvalidSqIdx := RegEnable((io.forward(i).uop.sqIdx - 1.U), io.forward(i).valid)
702    } .elsewhen (addrInvalidFlag) {
703      io.forward(i).addrInvalidSqIdx.flag := Mux(!s2_differentFlag || addrInvalidSqIdx >= s2_deqPtrExt.value, s2_deqPtrExt.flag, s2_enqPtrExt.flag)
704      io.forward(i).addrInvalidSqIdx.value := addrInvalidSqIdx
705    } .otherwise {
706      // may be store inst has been written to sbuffer already.
707      io.forward(i).addrInvalidSqIdx := RegEnable(io.forward(i).uop.sqIdx, io.forward(i).valid)
708    }
709    io.forward(i).addrInvalid := Mux(RegEnable(io.forward(i).uop.loadWaitStrict, io.forward(i).valid), RegNext(hasInvalidAddr), addrInvalidFlag)
710
711    // data invalid sq index
712    // make chisel happy
713    val dataInvalidMaskRegWire = Wire(UInt(StoreQueueSize.W))
714    dataInvalidMaskRegWire := dataInvalidMaskReg
715    val dataInvalidFlag = dataInvalidMaskRegWire.orR
716
717    val dataInvalidSqIdx1 = OHToUInt(Reverse(PriorityEncoderOH(Reverse(dataInvalidMask1Reg))))
718    val dataInvalidSqIdx2 = OHToUInt(Reverse(PriorityEncoderOH(Reverse(dataInvalidMask2Reg))))
719    val dataInvalidSqIdx = Mux(dataInvalidMask2Reg.orR, dataInvalidSqIdx2, dataInvalidSqIdx1)
720
721    when (dataInvalidFlag) {
722      io.forward(i).dataInvalidSqIdx.flag := Mux(!s2_differentFlag || dataInvalidSqIdx >= s2_deqPtrExt.value, s2_deqPtrExt.flag, s2_enqPtrExt.flag)
723      io.forward(i).dataInvalidSqIdx.value := dataInvalidSqIdx
724    } .otherwise {
725      // may be store inst has been written to sbuffer already.
726      io.forward(i).dataInvalidSqIdx := RegEnable(io.forward(i).uop.sqIdx, io.forward(i).valid)
727    }
728  }
729
730  /**
731    * Memory mapped IO / other uncached operations
732    *
733    * States:
734    * (1) writeback from store units: mark as pending
735    * (2) when they reach ROB's head, they can be sent to uncache channel
736    * (3) response from uncache channel: mark as datavalidmask.wen
737    * (4) writeback to ROB (and other units): mark as writebacked
738    * (5) ROB commits the instruction: same as normal instructions
739    */
740  //(2) when they reach ROB's head, they can be sent to uncache channel
741  // TODO: CAN NOT deal with vector mmio now!
742  val s_idle :: s_req :: s_resp :: s_wb :: s_wait :: Nil = Enum(5)
743  val uncacheState = RegInit(s_idle)
744  switch(uncacheState) {
745    is(s_idle) {
746      when(RegNext(io.rob.pendingst && pending(deqPtr) && allocated(deqPtr) && datavalid(deqPtr) && addrvalid(deqPtr))) {
747        uncacheState := s_req
748      }
749    }
750    is(s_req) {
751      when (io.uncache.req.fire) {
752        when (io.uncacheOutstanding) {
753          uncacheState := s_wb
754        } .otherwise {
755          uncacheState := s_resp
756        }
757      }
758    }
759    is(s_resp) {
760      when(io.uncache.resp.fire) {
761        uncacheState := s_wb
762      }
763    }
764    is(s_wb) {
765      when (io.mmioStout.fire || io.vecmmioStout.fire) {
766        uncacheState := s_wait
767      }
768    }
769    is(s_wait) {
770      // A MMIO store can always move cmtPtrExt as it must be ROB head
771      when(scommit > 0.U) {
772        uncacheState := s_idle // ready for next mmio
773      }
774    }
775  }
776  io.uncache.req.valid := uncacheState === s_req
777
778  io.uncache.req.bits := DontCare
779  io.uncache.req.bits.cmd  := MemoryOpConstants.M_XWR
780  io.uncache.req.bits.addr := paddrModule.io.rdata(0) // data(deqPtr) -> rdata(0)
781  io.uncache.req.bits.data := shiftDataToLow(paddrModule.io.rdata(0), dataModule.io.rdata(0).data)
782  io.uncache.req.bits.mask := shiftMaskToLow(paddrModule.io.rdata(0), dataModule.io.rdata(0).mask)
783
784  // CBO op type check can be delayed for 1 cycle,
785  // as uncache op will not start in s_idle
786  val cbo_mmio_addr = paddrModule.io.rdata(0) >> 2 << 2 // clear lowest 2 bits for op
787  val cbo_mmio_op = 0.U //TODO
788  val cbo_mmio_data = cbo_mmio_addr | cbo_mmio_op
789  when(RegNext(LSUOpType.isCbo(uop(deqPtr).fuOpType))){
790    io.uncache.req.bits.addr := DontCare // TODO
791    io.uncache.req.bits.data := paddrModule.io.rdata(0)
792    io.uncache.req.bits.mask := DontCare // TODO
793  }
794
795  io.uncache.req.bits.atomic := atomic(GatedRegNext(rdataPtrExtNext(0)).value)
796
797  when(io.uncache.req.fire){
798    // mmio store should not be committed until uncache req is sent
799    pending(deqPtr) := false.B
800
801    XSDebug(
802      p"uncache req: pc ${Hexadecimal(uop(deqPtr).pc)} " +
803      p"addr ${Hexadecimal(io.uncache.req.bits.addr)} " +
804      p"data ${Hexadecimal(io.uncache.req.bits.data)} " +
805      p"op ${Hexadecimal(io.uncache.req.bits.cmd)} " +
806      p"mask ${Hexadecimal(io.uncache.req.bits.mask)}\n"
807    )
808  }
809
810  // (3) response from uncache channel: mark as datavalid
811  io.uncache.resp.ready := true.B
812
813  // (4) scalar store: writeback to ROB (and other units): mark as writebacked
814  io.mmioStout.valid := uncacheState === s_wb && !isVec(deqPtr)
815  io.mmioStout.bits.uop := uop(deqPtr)
816  io.mmioStout.bits.uop.sqIdx := deqPtrExt(0)
817  io.mmioStout.bits.data := shiftDataToLow(paddrModule.io.rdata(0), dataModule.io.rdata(0).data) // dataModule.io.rdata.read(deqPtr)
818  io.mmioStout.bits.debug.isMMIO := true.B
819  io.mmioStout.bits.debug.paddr := DontCare
820  io.mmioStout.bits.debug.isPerfCnt := false.B
821  io.mmioStout.bits.debug.vaddr := DontCare
822  // Remove MMIO inst from store queue after MMIO request is being sent
823  // That inst will be traced by uncache state machine
824  when (io.mmioStout.fire) {
825    allocated(deqPtr) := false.B
826  }
827
828  // (4) or vector store:
829  // TODO: implement it!
830  io.vecmmioStout := DontCare
831  io.vecmmioStout.valid := uncacheState === s_wb && isVec(deqPtr)
832  io.vecmmioStout.bits.uop := uop(deqPtr)
833  io.vecmmioStout.bits.uop.sqIdx := deqPtrExt(0)
834  io.vecmmioStout.bits.data := shiftDataToLow(paddrModule.io.rdata(0), dataModule.io.rdata(0).data) // dataModule.io.rdata.read(deqPtr)
835  io.vecmmioStout.bits.debug.isMMIO := true.B
836  io.vecmmioStout.bits.debug.paddr := DontCare
837  io.vecmmioStout.bits.debug.isPerfCnt := false.B
838  io.vecmmioStout.bits.debug.vaddr := DontCare
839  // Remove MMIO inst from store queue after MMIO request is being sent
840  // That inst will be traced by uncache state machine
841  when (io.vecmmioStout.fire) {
842    allocated(deqPtr) := false.B
843  }
844
845  /**
846    * ROB commits store instructions (mark them as committed)
847    *
848    * (1) When store commits, mark it as committed.
849    * (2) They will not be cancelled and can be sent to lower level.
850    */
851  XSError(uncacheState =/= s_idle && uncacheState =/= s_wait && commitCount > 0.U,
852   "should not commit instruction when MMIO has not been finished\n")
853
854  val scalarcommitVec = WireInit(VecInit(Seq.fill(CommitWidth)(false.B)))
855  val veccommitVec = WireInit(VecInit(Seq.fill(CommitWidth)(false.B)))
856  // TODO: Deal with vector store mmio
857  for (i <- 0 until CommitWidth) {
858    val veccount = PopCount(veccommitVec.take(i))
859    when (allocated(cmtPtrExt(i).value) && isVec(cmtPtrExt(i).value) && isNotAfter(uop(cmtPtrExt(i).value).robIdx, RegNext(io.rob.pendingPtr)) && vecMbCommit(cmtPtrExt(i).value)) {
860      if (i == 0){
861        // TODO: fixme for vector mmio
862        when ((uncacheState === s_idle) || (uncacheState === s_wait && scommit > 0.U)){
863          committed(cmtPtrExt(0).value) := true.B
864          veccommitVec(i) := true.B
865        }
866      } else {
867        committed(cmtPtrExt(i).value) := true.B
868        veccommitVec(i) := veccommitVec(i - 1) || scalarcommitVec(i - 1)
869      }
870    } .elsewhen (scalarCommitCount > i.U - veccount) {
871      if (i == 0){
872        when ((uncacheState === s_idle) || (uncacheState === s_wait && scommit > 0.U)){
873          committed(cmtPtrExt(0).value) := true.B
874          scalarcommitVec(i) := true.B
875        }
876      } else {
877        committed(cmtPtrExt(i).value) := true.B
878        scalarcommitVec(i) := veccommitVec(i - 1) || scalarcommitVec(i - 1)
879      }
880    }
881  }
882
883  scalarCommitted := PopCount(scalarcommitVec)
884  vecCommitted := PopCount(veccommitVec)
885  commitCount := scalarCommitted + vecCommitted
886
887  cmtPtrExt := cmtPtrExt.map(_ + commitCount)
888
889  // committed stores will not be cancelled and can be sent to lower level.
890  // remove retired insts from sq, add retired store to sbuffer
891
892  // Read data from data module
893  // As store queue grows larger and larger, time needed to read data from data
894  // module keeps growing higher. Now we give data read a whole cycle.
895  val mmioStall = mmio(rdataPtrExt(0).value)
896  for (i <- 0 until EnsbufferWidth) {
897    val ptr = rdataPtrExt(i).value
898    dataBuffer.io.enq(i).valid := allocated(ptr) && committed(ptr) && (!isVec(ptr) || vecMbCommit(ptr)) && !mmioStall
899    // Note that store data/addr should both be valid after store's commit
900    assert(!dataBuffer.io.enq(i).valid || allvalid(ptr) || (allocated(ptr) && vecMbCommit(ptr)))
901    dataBuffer.io.enq(i).bits.addr     := paddrModule.io.rdata(i)
902    dataBuffer.io.enq(i).bits.vaddr    := vaddrModule.io.rdata(i)
903    dataBuffer.io.enq(i).bits.data     := dataModule.io.rdata(i).data
904    dataBuffer.io.enq(i).bits.mask     := dataModule.io.rdata(i).mask
905    dataBuffer.io.enq(i).bits.wline    := paddrModule.io.rlineflag(i)
906    dataBuffer.io.enq(i).bits.sqPtr    := rdataPtrExt(i)
907    dataBuffer.io.enq(i).bits.prefetch := prefetch(ptr)
908    dataBuffer.io.enq(i).bits.vecValid := !isVec(ptr) || vecDataValid(ptr) // scalar is always valid
909  }
910
911  // Send data stored in sbufferReqBitsReg to sbuffer
912  for (i <- 0 until EnsbufferWidth) {
913    io.sbuffer(i).valid := dataBuffer.io.deq(i).valid
914    dataBuffer.io.deq(i).ready := io.sbuffer(i).ready
915    // Write line request should have all 1 mask
916    assert(!(io.sbuffer(i).valid && io.sbuffer(i).bits.wline && io.sbuffer(i).bits.vecValid && !io.sbuffer(i).bits.mask.andR))
917    io.sbuffer(i).bits := DontCare
918    io.sbuffer(i).bits.cmd   := MemoryOpConstants.M_XWR
919    io.sbuffer(i).bits.addr  := dataBuffer.io.deq(i).bits.addr
920    io.sbuffer(i).bits.vaddr := dataBuffer.io.deq(i).bits.vaddr
921    io.sbuffer(i).bits.data  := dataBuffer.io.deq(i).bits.data
922    io.sbuffer(i).bits.mask  := dataBuffer.io.deq(i).bits.mask
923    io.sbuffer(i).bits.wline := dataBuffer.io.deq(i).bits.wline
924    io.sbuffer(i).bits.prefetch := dataBuffer.io.deq(i).bits.prefetch
925    io.sbuffer(i).bits.vecValid := dataBuffer.io.deq(i).bits.vecValid
926    // io.sbuffer(i).fire is RegNexted, as sbuffer data write takes 2 cycles.
927    // Before data write finish, sbuffer is unable to provide store to load
928    // forward data. As an workaround, deqPtrExt and allocated flag update
929    // is delayed so that load can get the right data from store queue.
930    val ptr = dataBuffer.io.deq(i).bits.sqPtr.value
931    when (RegNext(io.sbuffer(i).fire)) {
932      allocated(RegEnable(ptr, io.sbuffer(i).fire)) := false.B
933      XSDebug("sbuffer "+i+" fire: ptr %d\n", ptr)
934    }
935  }
936
937
938  // Initialize when unenabled difftest.
939  for (i <- 0 until EnsbufferWidth) {
940    io.sbufferVecDifftestInfo(i) := DontCare
941  }
942  // Consistent with the logic above.
943  // Only the vector store difftest required signal is separated from the rtl code.
944  if (env.EnableDifftest) {
945    for (i <- 0 until EnsbufferWidth) {
946      val ptr = rdataPtrExt(i).value
947      difftestBuffer.get.io.enq(i).valid := allocated(ptr) && committed(ptr) && (!isVec(ptr) || vecMbCommit(ptr)) && !mmioStall
948      difftestBuffer.get.io.enq(i).bits := uop(ptr)
949    }
950    for (i <- 0 until EnsbufferWidth) {
951      io.sbufferVecDifftestInfo(i).valid := difftestBuffer.get.io.deq(i).valid
952      difftestBuffer.get.io.deq(i).ready := io.sbufferVecDifftestInfo(i).ready
953
954      io.sbufferVecDifftestInfo(i).bits := difftestBuffer.get.io.deq(i).bits
955    }
956  }
957
958  (1 until EnsbufferWidth).foreach(i => when(io.sbuffer(i).fire) { assert(io.sbuffer(i - 1).fire) })
959  if (coreParams.dcacheParametersOpt.isEmpty) {
960    for (i <- 0 until EnsbufferWidth) {
961      val ptr = deqPtrExt(i).value
962      val ram = DifftestMem(64L * 1024 * 1024 * 1024, 8)
963      val wen = allocated(ptr) && committed(ptr) && !mmio(ptr)
964      val waddr = ((paddrModule.io.rdata(i) - "h80000000".U) >> 3).asUInt
965      val wdata = Mux(paddrModule.io.rdata(i)(3), dataModule.io.rdata(i).data(127, 64), dataModule.io.rdata(i).data(63, 0))
966      val wmask = Mux(paddrModule.io.rdata(i)(3), dataModule.io.rdata(i).mask(15, 8), dataModule.io.rdata(i).mask(7, 0))
967      when (wen) {
968        ram.write(waddr, wdata.asTypeOf(Vec(8, UInt(8.W))), wmask.asBools)
969      }
970    }
971  }
972
973  // Read vaddr for mem exception
974  io.exceptionAddr.vaddr  := exceptionBuffer.io.exceptionAddr.vaddr
975  io.exceptionAddr.gpaddr  := exceptionBuffer.io.exceptionAddr.gpaddr
976  io.exceptionAddr.vstart := exceptionBuffer.io.exceptionAddr.vstart
977  io.exceptionAddr.vl     := exceptionBuffer.io.exceptionAddr.vl
978
979  // vector commit or replay from
980  val vecCommittmp = Wire(Vec(StoreQueueSize, Vec(VecStorePipelineWidth, Bool())))
981  val vecCommit = Wire(Vec(StoreQueueSize, Bool()))
982  for (i <- 0 until StoreQueueSize) {
983    val fbk = io.vecFeedback
984    for (j <- 0 until VecStorePipelineWidth) {
985      vecCommittmp(i)(j) := fbk(j).valid && fbk(j).bits.isCommit && uop(i).robIdx === fbk(j).bits.robidx && uop(i).uopIdx === fbk(j).bits.uopidx && allocated(i)
986    }
987    vecCommit(i) := vecCommittmp(i).reduce(_ || _)
988
989    when (vecCommit(i)) {
990      vecMbCommit(i) := true.B
991    }
992  }
993
994  // misprediction recovery / exception redirect
995  // invalidate sq term using robIdx
996  val needCancel = Wire(Vec(StoreQueueSize, Bool()))
997  for (i <- 0 until StoreQueueSize) {
998    needCancel(i) := uop(i).robIdx.needFlush(io.brqRedirect) && allocated(i) && !committed(i)
999    when (needCancel(i)) {
1000      allocated(i) := false.B
1001    }
1002  }
1003
1004 /**
1005* update pointers
1006**/
1007  val enqCancelValid = canEnqueue.zip(io.enq.req).map{case (v , x) =>
1008    v && x.bits.robIdx.needFlush(io.brqRedirect)
1009  }
1010  val enqCancelNum = enqCancelValid.zip(io.enq.req).map{case (v, req) =>
1011    Mux(v, req.bits.numLsElem, 0.U)
1012  }
1013  val lastEnqCancel = RegEnable(enqCancelNum.reduce(_ + _), io.brqRedirect.valid) // 1 cycle after redirect
1014
1015  val lastCycleCancelCount = PopCount(RegEnable(needCancel, io.brqRedirect.valid)) // 1 cycle after redirect
1016  val lastCycleRedirect = RegNext(io.brqRedirect.valid) // 1 cycle after redirect
1017  val enqNumber = validVStoreFlow.reduce(_ + _)
1018
1019  val lastlastCycleRedirect=RegNext(lastCycleRedirect)// 2 cycle after redirect
1020  val redirectCancelCount = RegEnable(lastCycleCancelCount + lastEnqCancel, lastCycleRedirect) // 2 cycle after redirect
1021
1022  when (lastlastCycleRedirect) {
1023    // we recover the pointers in 2 cycle after redirect for better timing
1024    enqPtrExt := VecInit(enqPtrExt.map(_ - redirectCancelCount))
1025  }.otherwise {
1026    // lastCycleRedirect.valid or nornal case
1027    // when lastCycleRedirect.valid, enqNumber === 0.U, enqPtrExt will not change
1028    enqPtrExt := VecInit(enqPtrExt.map(_ + enqNumber))
1029  }
1030  assert(!(lastCycleRedirect && enqNumber =/= 0.U))
1031
1032  deqPtrExt := deqPtrExtNext
1033  rdataPtrExt := rdataPtrExtNext
1034
1035  // val dequeueCount = Mux(io.sbuffer(1).fire, 2.U, Mux(io.sbuffer(0).fire || io.mmioStout.fire, 1.U, 0.U))
1036
1037  // If redirect at T0, sqCancelCnt is at T2
1038  io.sqCancelCnt := redirectCancelCount
1039  val ForceWriteUpper = Wire(UInt(log2Up(StoreQueueSize + 1).W))
1040  ForceWriteUpper := Constantin.createRecord(s"ForceWriteUpper_${p(XSCoreParamsKey).HartId}", initValue = 60)
1041  val ForceWriteLower = Wire(UInt(log2Up(StoreQueueSize + 1).W))
1042  ForceWriteLower := Constantin.createRecord(s"ForceWriteLower_${p(XSCoreParamsKey).HartId}", initValue = 55)
1043
1044  val valid_cnt = PopCount(allocated)
1045  io.force_write := RegNext(Mux(valid_cnt >= ForceWriteUpper, true.B, valid_cnt >= ForceWriteLower && io.force_write), init = false.B)
1046
1047  // io.sqempty will be used by sbuffer
1048  // We delay it for 1 cycle for better timing
1049  // When sbuffer need to check if it is empty, the pipeline is blocked, which means delay io.sqempty
1050  // for 1 cycle will also promise that sq is empty in that cycle
1051  io.sqEmpty := RegNext(
1052    enqPtrExt(0).value === deqPtrExt(0).value &&
1053    enqPtrExt(0).flag === deqPtrExt(0).flag
1054  )
1055  // perf counter
1056  QueuePerf(StoreQueueSize, validCount, !allowEnqueue)
1057  val vecValidVec = WireInit(VecInit((0 until StoreQueueSize).map(i => allocated(i) && isVec(i))))
1058  QueuePerf(StoreQueueSize, PopCount(vecValidVec), !allowEnqueue)
1059  io.sqFull := !allowEnqueue
1060  XSPerfAccumulate("mmioCycle", uncacheState =/= s_idle) // lq is busy dealing with uncache req
1061  XSPerfAccumulate("mmioCnt", io.uncache.req.fire)
1062  XSPerfAccumulate("mmio_wb_success", io.mmioStout.fire || io.vecmmioStout.fire)
1063  XSPerfAccumulate("mmio_wb_blocked", (io.mmioStout.valid && !io.mmioStout.ready) || (io.vecmmioStout.valid && !io.vecmmioStout.ready))
1064  XSPerfAccumulate("validEntryCnt", distanceBetween(enqPtrExt(0), deqPtrExt(0)))
1065  XSPerfAccumulate("cmtEntryCnt", distanceBetween(cmtPtrExt(0), deqPtrExt(0)))
1066  XSPerfAccumulate("nCmtEntryCnt", distanceBetween(enqPtrExt(0), cmtPtrExt(0)))
1067
1068  val perfValidCount = distanceBetween(enqPtrExt(0), deqPtrExt(0))
1069  val perfEvents = Seq(
1070    ("mmioCycle      ", uncacheState =/= s_idle),
1071    ("mmioCnt        ", io.uncache.req.fire),
1072    ("mmio_wb_success", io.mmioStout.fire || io.vecmmioStout.fire),
1073    ("mmio_wb_blocked", (io.mmioStout.valid && !io.mmioStout.ready) || (io.vecmmioStout.valid && !io.vecmmioStout.ready)),
1074    ("stq_1_4_valid  ", (perfValidCount < (StoreQueueSize.U/4.U))),
1075    ("stq_2_4_valid  ", (perfValidCount > (StoreQueueSize.U/4.U)) & (perfValidCount <= (StoreQueueSize.U/2.U))),
1076    ("stq_3_4_valid  ", (perfValidCount > (StoreQueueSize.U/2.U)) & (perfValidCount <= (StoreQueueSize.U*3.U/4.U))),
1077    ("stq_4_4_valid  ", (perfValidCount > (StoreQueueSize.U*3.U/4.U))),
1078  )
1079  generatePerfEvent()
1080
1081  // debug info
1082  XSDebug("enqPtrExt %d:%d deqPtrExt %d:%d\n", enqPtrExt(0).flag, enqPtr, deqPtrExt(0).flag, deqPtr)
1083
1084  def PrintFlag(flag: Bool, name: String): Unit = {
1085    when(flag) {
1086      XSDebug(false, true.B, name)
1087    }.otherwise {
1088      XSDebug(false, true.B, " ")
1089    }
1090  }
1091
1092  for (i <- 0 until StoreQueueSize) {
1093    XSDebug(i + ": pc %x va %x pa %x data %x ",
1094      uop(i).pc,
1095      debug_vaddr(i),
1096      debug_paddr(i),
1097      debug_data(i)
1098    )
1099    PrintFlag(allocated(i), "a")
1100    PrintFlag(allocated(i) && addrvalid(i), "a")
1101    PrintFlag(allocated(i) && datavalid(i), "d")
1102    PrintFlag(allocated(i) && committed(i), "c")
1103    PrintFlag(allocated(i) && pending(i), "p")
1104    PrintFlag(allocated(i) && mmio(i), "m")
1105    XSDebug(false, true.B, "\n")
1106  }
1107
1108}
1109