1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16package xiangshan.mem 17 18import chisel3._ 19import chisel3.util._ 20import org.chipsalliance.cde.config._ 21import xiangshan._ 22import xiangshan.backend.rob.{RobLsqIO, RobPtr} 23import xiangshan.cache._ 24import xiangshan.backend.fu.fpu.FPU 25import xiangshan.backend.fu.FuConfig._ 26import xiangshan.cache._ 27import xiangshan.cache.mmu._ 28import xiangshan.frontend.FtqPtr 29import xiangshan.ExceptionNO._ 30import xiangshan.cache.wpu.ReplayCarry 31import xiangshan.mem.mdp._ 32import utils._ 33import utility._ 34import xiangshan.backend.Bundles.{DynInst, MemExuOutput} 35 36object LoadReplayCauses { 37 // these causes have priority, lower coding has higher priority. 38 // when load replay happens, load unit will select highest priority 39 // from replay causes vector 40 41 /* 42 * Warning: 43 * ************************************************************ 44 * * Don't change the priority. If the priority is changed, * 45 * * deadlock may occur. If you really need to change or * 46 * * add priority, please ensure that no deadlock will occur. * 47 * ************************************************************ 48 * 49 */ 50 // st-ld violation re-execute check 51 val C_MA = 0 52 // tlb miss check 53 val C_TM = 1 54 // store-to-load-forwarding check 55 val C_FF = 2 56 // dcache replay check 57 val C_DR = 3 58 // dcache miss check 59 val C_DM = 4 60 // wpu predict fail 61 val C_WF = 5 62 // dcache bank conflict check 63 val C_BC = 6 64 // RAR queue accept check 65 val C_RAR = 7 66 // RAW queue accept check 67 val C_RAW = 8 68 // st-ld violation 69 val C_NK = 9 70 // total causes 71 val allCauses = 10 72} 73 74class AgeDetector(numEntries: Int, numEnq: Int, regOut: Boolean = true)(implicit p: Parameters) extends XSModule { 75 val io = IO(new Bundle { 76 // NOTE: deq and enq may come at the same cycle. 77 val enq = Vec(numEnq, Input(UInt(numEntries.W))) 78 val deq = Input(UInt(numEntries.W)) 79 val ready = Input(UInt(numEntries.W)) 80 val out = Output(UInt(numEntries.W)) 81 }) 82 83 // age(i)(j): entry i enters queue before entry j 84 val age = Seq.fill(numEntries)(Seq.fill(numEntries)(RegInit(false.B))) 85 val nextAge = Seq.fill(numEntries)(Seq.fill(numEntries)(Wire(Bool()))) 86 87 // to reduce reg usage, only use upper matrix 88 def get_age(row: Int, col: Int): Bool = if (row <= col) age(row)(col) else !age(col)(row) 89 def get_next_age(row: Int, col: Int): Bool = if (row <= col) nextAge(row)(col) else !nextAge(col)(row) 90 def isFlushed(i: Int): Bool = io.deq(i) 91 def isEnqueued(i: Int, numPorts: Int = -1): Bool = { 92 val takePorts = if (numPorts == -1) io.enq.length else numPorts 93 takePorts match { 94 case 0 => false.B 95 case 1 => io.enq.head(i) && !isFlushed(i) 96 case n => VecInit(io.enq.take(n).map(_(i))).asUInt.orR && !isFlushed(i) 97 } 98 } 99 100 for ((row, i) <- nextAge.zipWithIndex) { 101 val thisValid = get_age(i, i) || isEnqueued(i) 102 for ((elem, j) <- row.zipWithIndex) { 103 when (isFlushed(i)) { 104 // (1) when entry i is flushed or dequeues, set row(i) to false.B 105 elem := false.B 106 }.elsewhen (isFlushed(j)) { 107 // (2) when entry j is flushed or dequeues, set column(j) to validVec 108 elem := thisValid 109 }.elsewhen (isEnqueued(i)) { 110 // (3) when entry i enqueues from port k, 111 // (3.1) if entry j enqueues from previous ports, set to false 112 // (3.2) otherwise, set to true if and only of entry j is invalid 113 // overall: !jEnqFromPreviousPorts && !jIsValid 114 val sel = io.enq.map(_(i)) 115 val result = (0 until numEnq).map(k => isEnqueued(j, k)) 116 // why ParallelMux: sel must be one-hot since enq is one-hot 117 elem := !get_age(j, j) && !ParallelMux(sel, result) 118 }.otherwise { 119 // default: unchanged 120 elem := get_age(i, j) 121 } 122 age(i)(j) := elem 123 } 124 } 125 126 def getOldest(get: (Int, Int) => Bool): UInt = { 127 VecInit((0 until numEntries).map(i => { 128 io.ready(i) & VecInit((0 until numEntries).map(j => if (i != j) !io.ready(j) || get(i, j) else true.B)).asUInt.andR 129 })).asUInt 130 } 131 val best = getOldest(get_age) 132 val nextBest = getOldest(get_next_age) 133 134 io.out := (if (regOut) best else nextBest) 135} 136 137object AgeDetector { 138 def apply(numEntries: Int, enq: Vec[UInt], deq: UInt, ready: UInt)(implicit p: Parameters): Valid[UInt] = { 139 val age = Module(new AgeDetector(numEntries, enq.length, regOut = true)) 140 age.io.enq := enq 141 age.io.deq := deq 142 age.io.ready:= ready 143 val out = Wire(Valid(UInt(deq.getWidth.W))) 144 out.valid := age.io.out.orR 145 out.bits := age.io.out 146 out 147 } 148} 149 150 151class LoadQueueReplay(implicit p: Parameters) extends XSModule 152 with HasDCacheParameters 153 with HasCircularQueuePtrHelper 154 with HasLoadHelper 155 with HasTlbConst 156 with HasPerfEvents 157{ 158 val io = IO(new Bundle() { 159 // control 160 val redirect = Flipped(ValidIO(new Redirect)) 161 162 // from load unit s3 163 val enq = Vec(LoadPipelineWidth, Flipped(Decoupled(new LqWriteBundle))) 164 165 // from sta s1 166 val storeAddrIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle))) 167 168 // from std s1 169 val storeDataIn = Vec(StorePipelineWidth, Flipped(Valid(new MemExuOutput))) 170 171 // queue-based replay 172 val replay = Vec(LoadPipelineWidth, Decoupled(new LsPipelineBundle)) 173 val refill = Flipped(ValidIO(new Refill)) 174 val tl_d_channel = Input(new DcacheToLduForwardIO) 175 176 // from StoreQueue 177 val stAddrReadySqPtr = Input(new SqPtr) 178 val stAddrReadyVec = Input(Vec(StoreQueueSize, Bool())) 179 val stDataReadySqPtr = Input(new SqPtr) 180 val stDataReadyVec = Input(Vec(StoreQueueSize, Bool())) 181 182 // 183 val sqEmpty = Input(Bool()) 184 val lqFull = Output(Bool()) 185 val ldWbPtr = Input(new LqPtr) 186 val rarFull = Input(Bool()) 187 val rawFull = Input(Bool()) 188 val l2_hint = Input(Valid(new L2ToL1Hint())) 189 val tlb_hint = Flipped(new TlbHintIO) 190 val tlbReplayDelayCycleCtrl = Vec(4, Input(UInt(ReSelectLen.W))) 191 192 val debugTopDown = new LoadQueueTopDownIO 193 }) 194 195 println("LoadQueueReplay size: " + LoadQueueReplaySize) 196 // LoadQueueReplay field: 197 // +-----------+---------+-------+-------------+--------+ 198 // | Allocated | MicroOp | VAddr | Cause | Flags | 199 // +-----------+---------+-------+-------------+--------+ 200 // Allocated : entry has been allocated already 201 // MicroOp : inst's microOp 202 // VAddr : virtual address 203 // Cause : replay cause 204 // Flags : rar/raw queue allocate flags 205 val allocated = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) // The control signals need to explicitly indicate the initial value 206 val scheduled = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) 207 val uop = Reg(Vec(LoadQueueReplaySize, new DynInst)) 208 val vaddrModule = Module(new LqVAddrModule( 209 gen = UInt(VAddrBits.W), 210 numEntries = LoadQueueReplaySize, 211 numRead = LoadPipelineWidth, 212 numWrite = LoadPipelineWidth, 213 numWBank = LoadQueueNWriteBanks, 214 numWDelay = 2, 215 numCamPort = 0)) 216 vaddrModule.io := DontCare 217 val debug_vaddr = RegInit(VecInit(List.fill(LoadQueueReplaySize)(0.U(VAddrBits.W)))) 218 val cause = RegInit(VecInit(List.fill(LoadQueueReplaySize)(0.U(LoadReplayCauses.allCauses.W)))) 219 val blocking = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) 220 221 // freeliset: store valid entries index. 222 // +---+---+--------------+-----+-----+ 223 // | 0 | 1 | ...... | n-2 | n-1 | 224 // +---+---+--------------+-----+-----+ 225 val freeList = Module(new FreeList( 226 size = LoadQueueReplaySize, 227 allocWidth = LoadPipelineWidth, 228 freeWidth = 4, 229 enablePreAlloc = true, 230 moduleName = "LoadQueueReplay freelist" 231 )) 232 freeList.io := DontCare 233 /** 234 * used for re-select control 235 */ 236 val blockSqIdx = Reg(Vec(LoadQueueReplaySize, new SqPtr)) 237 // DCache miss block 238 val missMSHRId = RegInit(VecInit(List.fill(LoadQueueReplaySize)(0.U((log2Up(cfg.nMissEntries+1).W))))) 239 val tlbHintId = RegInit(VecInit(List.fill(LoadQueueReplaySize)(0.U((log2Up(loadfiltersize+1).W))))) 240 // Has this load already updated dcache replacement? 241 val replacementUpdated = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) 242 val missDbUpdated = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) 243 val trueCacheMissReplay = WireInit(VecInit(cause.map(_(LoadReplayCauses.C_DM)))) 244 val replayCarryReg = RegInit(VecInit(List.fill(LoadQueueReplaySize)(ReplayCarry(nWays, 0.U, false.B)))) 245 val dataInLastBeatReg = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) 246 247 /** 248 * Enqueue 249 */ 250 val canEnqueue = io.enq.map(_.valid) 251 val cancelEnq = io.enq.map(enq => enq.bits.uop.robIdx.needFlush(io.redirect)) 252 val needReplay = io.enq.map(enq => enq.bits.rep_info.need_rep) 253 val hasExceptions = io.enq.map(enq => ExceptionNO.selectByFu(enq.bits.uop.exceptionVec, LduCfg).asUInt.orR && !enq.bits.tlbMiss) 254 val loadReplay = io.enq.map(enq => enq.bits.isLoadReplay) 255 val needEnqueue = VecInit((0 until LoadPipelineWidth).map(w => { 256 canEnqueue(w) && !cancelEnq(w) && needReplay(w) && !hasExceptions(w) 257 })) 258 val canFreeVec = VecInit((0 until LoadPipelineWidth).map(w => { 259 canEnqueue(w) && loadReplay(w) && (!needReplay(w) || hasExceptions(w)) 260 })) 261 262 // select LoadPipelineWidth valid index. 263 val lqFull = freeList.io.empty 264 val lqFreeNums = freeList.io.validCount 265 266 // replay logic 267 // release logic generation 268 val storeAddrInSameCycleVec = Wire(Vec(LoadQueueReplaySize, Bool())) 269 val storeDataInSameCycleVec = Wire(Vec(LoadQueueReplaySize, Bool())) 270 val addrNotBlockVec = Wire(Vec(LoadQueueReplaySize, Bool())) 271 val dataNotBlockVec = Wire(Vec(LoadQueueReplaySize, Bool())) 272 val storeAddrValidVec = addrNotBlockVec.asUInt | storeAddrInSameCycleVec.asUInt 273 val storeDataValidVec = dataNotBlockVec.asUInt | storeDataInSameCycleVec.asUInt 274 275 // store data valid check 276 val stAddrReadyVec = io.stAddrReadyVec 277 val stDataReadyVec = io.stDataReadyVec 278 279 for (i <- 0 until LoadQueueReplaySize) { 280 // dequeue 281 // FIXME: store*Ptr is not accurate 282 dataNotBlockVec(i) := !isBefore(io.stDataReadySqPtr, blockSqIdx(i)) || stDataReadyVec(blockSqIdx(i).value) || io.sqEmpty // for better timing 283 addrNotBlockVec(i) := !isBefore(io.stAddrReadySqPtr, blockSqIdx(i)) || stAddrReadyVec(blockSqIdx(i).value) || io.sqEmpty // for better timing 284 285 // store address execute 286 storeAddrInSameCycleVec(i) := VecInit((0 until StorePipelineWidth).map(w => { 287 io.storeAddrIn(w).valid && 288 !io.storeAddrIn(w).bits.miss && 289 blockSqIdx(i) === io.storeAddrIn(w).bits.uop.sqIdx 290 })).asUInt.orR // for better timing 291 292 // store data execute 293 storeDataInSameCycleVec(i) := VecInit((0 until StorePipelineWidth).map(w => { 294 io.storeDataIn(w).valid && 295 blockSqIdx(i) === io.storeDataIn(w).bits.uop.sqIdx 296 })).asUInt.orR // for better timing 297 298 } 299 300 // store addr issue check 301 val stAddrDeqVec = Wire(Vec(LoadQueueReplaySize, Bool())) 302 (0 until LoadQueueReplaySize).map(i => { 303 stAddrDeqVec(i) := allocated(i) && storeAddrValidVec(i) 304 }) 305 306 // store data issue check 307 val stDataDeqVec = Wire(Vec(LoadQueueReplaySize, Bool())) 308 (0 until LoadQueueReplaySize).map(i => { 309 stDataDeqVec(i) := allocated(i) && storeDataValidVec(i) 310 }) 311 312 // update blocking condition 313 (0 until LoadQueueReplaySize).map(i => { 314 // case C_MA 315 when (cause(i)(LoadReplayCauses.C_MA)) { 316 blocking(i) := Mux(stAddrDeqVec(i), false.B, blocking(i)) 317 } 318 // case C_TM 319 when (cause(i)(LoadReplayCauses.C_TM)) { 320 blocking(i) := Mux(io.tlb_hint.resp.valid && 321 (io.tlb_hint.resp.bits.replay_all || 322 io.tlb_hint.resp.bits.id === tlbHintId(i)), false.B, blocking(i)) 323 } 324 // case C_FF 325 when (cause(i)(LoadReplayCauses.C_FF)) { 326 blocking(i) := Mux(stDataDeqVec(i), false.B, blocking(i)) 327 } 328 // case C_DM 329 when (cause(i)(LoadReplayCauses.C_DM)) { 330 blocking(i) := Mux(io.tl_d_channel.valid && io.tl_d_channel.mshrid === missMSHRId(i), false.B, blocking(i)) 331 } 332 // case C_RAR 333 when (cause(i)(LoadReplayCauses.C_RAR)) { 334 blocking(i) := Mux((!io.rarFull || !isAfter(uop(i).lqIdx, io.ldWbPtr)), false.B, blocking(i)) 335 } 336 // case C_RAW 337 when (cause(i)(LoadReplayCauses.C_RAW)) { 338 blocking(i) := Mux((!io.rawFull || !isAfter(uop(i).sqIdx, io.stAddrReadySqPtr)), false.B, blocking(i)) 339 } 340 }) 341 342 // Replay is splitted into 3 stages 343 require((LoadQueueReplaySize % LoadPipelineWidth) == 0) 344 def getRemBits(input: UInt)(rem: Int): UInt = { 345 VecInit((0 until LoadQueueReplaySize / LoadPipelineWidth).map(i => { input(LoadPipelineWidth * i + rem) })).asUInt 346 } 347 348 def getRemSeq(input: Seq[Seq[Bool]])(rem: Int) = { 349 (0 until LoadQueueReplaySize / LoadPipelineWidth).map(i => { input(LoadPipelineWidth * i + rem) }) 350 } 351 352 // stage1: select 2 entries and read their vaddr 353 val s0_oldestSel = Wire(Vec(LoadPipelineWidth, Valid(UInt(LoadQueueReplaySize.W)))) 354 val s1_can_go = Wire(Vec(LoadPipelineWidth, Bool())) 355 val s1_oldestSel = Wire(Vec(LoadPipelineWidth, Valid(UInt(log2Up(LoadQueueReplaySize + 1).W)))) 356 val s2_can_go = Wire(Vec(LoadPipelineWidth, Bool())) 357 val s2_oldestSel = Wire(Vec(LoadPipelineWidth, Valid(UInt(log2Up(LoadQueueReplaySize + 1).W)))) 358 359 // generate mask 360 val needCancel = Wire(Vec(LoadQueueReplaySize, Bool())) 361 // generate enq mask 362 val enqIndexOH = Wire(Vec(LoadPipelineWidth, UInt(LoadQueueReplaySize.W))) 363 val s0_loadEnqFireMask = io.enq.map(x => x.fire && !x.bits.isLoadReplay).zip(enqIndexOH).map(x => Mux(x._1, x._2, 0.U)) 364 val s0_remLoadEnqFireVec = s0_loadEnqFireMask.map(x => VecInit((0 until LoadPipelineWidth).map(rem => getRemBits(x)(rem)))) 365 val s0_remEnqSelVec = Seq.tabulate(LoadPipelineWidth)(w => VecInit(s0_remLoadEnqFireVec.map(x => x(w)))) 366 367 // generate free mask 368 val s0_loadFreeSelMask = RegNext(needCancel.asUInt) 369 val s0_remFreeSelVec = VecInit(Seq.tabulate(LoadPipelineWidth)(rem => getRemBits(s0_loadFreeSelMask)(rem))) 370 371 // l2 hint wakes up cache missed load 372 // l2 will send GrantData in next 2/3 cycle, wake up the missed load early and sent them to load pipe, so them will hit the data in D channel or mshr in load S1 373 val s0_loadHintWakeMask = VecInit((0 until LoadQueueReplaySize).map(i => { 374 allocated(i) && !scheduled(i) && cause(i)(LoadReplayCauses.C_DM) && blocking(i) && missMSHRId(i) === io.l2_hint.bits.sourceId && io.l2_hint.valid 375 })).asUInt 376 // l2 will send 2 beats data in 2 cycles, so if data needed by this load is in first beat, select it this cycle, otherwise next cycle 377 val s0_loadHintSelMask = s0_loadHintWakeMask & VecInit(dataInLastBeatReg.map(!_)).asUInt 378 val s0_remLoadHintSelMask = VecInit((0 until LoadPipelineWidth).map(rem => getRemBits(s0_loadHintSelMask)(rem))) 379 val s0_remHintSelValidVec = VecInit((0 until LoadPipelineWidth).map(rem => ParallelORR(s0_remLoadHintSelMask(rem)))) 380 val s0_hintSelValid = ParallelORR(s0_loadHintSelMask) 381 382 // wake up cache missed load 383 (0 until LoadQueueReplaySize).foreach(i => { 384 when(s0_loadHintWakeMask(i)) { 385 blocking(i) := false.B 386 } 387 }) 388 389 // generate replay mask 390 // replay select priority is given as follow 391 // 1. hint wake up load 392 // 2. higher priority load 393 // 3. lower priority load 394 val s0_loadHigherPriorityReplaySelMask = VecInit((0 until LoadQueueReplaySize).map(i => { 395 val hasHigherPriority = cause(i)(LoadReplayCauses.C_DM) || cause(i)(LoadReplayCauses.C_FF) 396 allocated(i) && !scheduled(i) && !blocking(i) && hasHigherPriority 397 })).asUInt // use uint instead vec to reduce verilog lines 398 val s0_remLoadHigherPriorityReplaySelMask = VecInit((0 until LoadPipelineWidth).map(rem => getRemBits(s0_loadHigherPriorityReplaySelMask)(rem))) 399 val s0_loadLowerPriorityReplaySelMask = VecInit((0 until LoadQueueReplaySize).map(i => { 400 val hasLowerPriority = !cause(i)(LoadReplayCauses.C_DM) && !cause(i)(LoadReplayCauses.C_FF) 401 allocated(i) && !scheduled(i) && !blocking(i) && hasLowerPriority 402 })).asUInt // use uint instead vec to reduce verilog lines 403 val s0_remLoadLowerPriorityReplaySelMask = VecInit((0 until LoadPipelineWidth).map(rem => getRemBits(s0_loadLowerPriorityReplaySelMask)(rem))) 404 val s0_loadNormalReplaySelMask = s0_loadLowerPriorityReplaySelMask | s0_loadHigherPriorityReplaySelMask | s0_loadHintSelMask 405 val s0_remNormalReplaySelVec = VecInit((0 until LoadPipelineWidth).map(rem => s0_remLoadLowerPriorityReplaySelMask(rem) | s0_remLoadHigherPriorityReplaySelMask(rem) | s0_remLoadHintSelMask(rem))) 406 val s0_remPriorityReplaySelVec = VecInit((0 until LoadPipelineWidth).map(rem => { 407 Mux(s0_remHintSelValidVec(rem), s0_remLoadHintSelMask(rem), 408 Mux(ParallelORR(s0_remLoadHigherPriorityReplaySelMask(rem)), s0_remLoadHigherPriorityReplaySelMask(rem), s0_remLoadLowerPriorityReplaySelMask(rem))) 409 })) 410 /****************************************************************************************************** 411 * WARNING: Make sure that OldestSelectStride must less than or equal stages of load pipeline. * 412 ****************************************************************************************************** 413 */ 414 val OldestSelectStride = 4 415 val oldestPtrExt = (0 until OldestSelectStride).map(i => io.ldWbPtr + i.U) 416 val s0_oldestMatchMaskVec = (0 until LoadQueueReplaySize).map(i => (0 until OldestSelectStride).map(j => s0_loadNormalReplaySelMask(i) && uop(i).lqIdx === oldestPtrExt(j))) 417 val s0_remOldsetMatchMaskVec = (0 until LoadPipelineWidth).map(rem => getRemSeq(s0_oldestMatchMaskVec.map(_.take(1)))(rem)) 418 val s0_remOlderMatchMaskVec = (0 until LoadPipelineWidth).map(rem => getRemSeq(s0_oldestMatchMaskVec.map(_.drop(1)))(rem)) 419 val s0_remOldestSelVec = VecInit(Seq.tabulate(LoadPipelineWidth)(rem => { 420 VecInit((0 until LoadQueueReplaySize / LoadPipelineWidth).map(i => { 421 Mux(ParallelORR(s0_remOldsetMatchMaskVec(rem).map(_(0))), s0_remOldsetMatchMaskVec(rem)(i)(0), s0_remOlderMatchMaskVec(rem)(i).reduce(_|_)) 422 })).asUInt 423 })) 424 val s0_remOldestHintSelVec = s0_remOldestSelVec.zip(s0_remLoadHintSelMask).map { 425 case(oldestVec, hintVec) => oldestVec & hintVec 426 } 427 428 // select oldest logic 429 s0_oldestSel := VecInit((0 until LoadPipelineWidth).map(rport => { 430 // select enqueue earlest inst 431 val ageOldest = AgeDetector(LoadQueueReplaySize / LoadPipelineWidth, s0_remEnqSelVec(rport), s0_remFreeSelVec(rport), s0_remPriorityReplaySelVec(rport)) 432 assert(!(ageOldest.valid && PopCount(ageOldest.bits) > 1.U), "oldest index must be one-hot!") 433 val ageOldestValid = ageOldest.valid 434 val ageOldestIndexOH = ageOldest.bits 435 436 // select program order oldest 437 val l2HintFirst = io.l2_hint.valid && ParallelORR(s0_remOldestHintSelVec(rport)) 438 val issOldestValid = l2HintFirst || ParallelORR(s0_remOldestSelVec(rport)) 439 val issOldestIndexOH = Mux(l2HintFirst, PriorityEncoderOH(s0_remOldestHintSelVec(rport)), PriorityEncoderOH(s0_remOldestSelVec(rport))) 440 441 val oldest = Wire(Valid(UInt())) 442 val oldestSel = Mux(issOldestValid, issOldestIndexOH, ageOldestIndexOH) 443 val oldestBitsVec = Wire(Vec(LoadQueueReplaySize, Bool())) 444 445 require((LoadQueueReplaySize % LoadPipelineWidth) == 0) 446 oldestBitsVec.foreach(e => e := false.B) 447 for (i <- 0 until LoadQueueReplaySize / LoadPipelineWidth) { 448 oldestBitsVec(i * LoadPipelineWidth + rport) := oldestSel(i) 449 } 450 451 oldest.valid := ageOldest.valid || issOldestValid 452 oldest.bits := oldestBitsVec.asUInt 453 oldest 454 })) 455 456 // stage2: send replay request to load unit 457 // replay cold down 458 val ColdDownCycles = 16 459 val coldCounter = RegInit(VecInit(List.fill(LoadPipelineWidth)(0.U(log2Up(ColdDownCycles).W)))) 460 val ColdDownThreshold = Wire(UInt(log2Up(ColdDownCycles).W)) 461 ColdDownThreshold := Constantin.createRecord("ColdDownThreshold_"+p(XSCoreParamsKey).HartId.toString(), initValue = 12.U) 462 assert(ColdDownCycles.U > ColdDownThreshold, "ColdDownCycles must great than ColdDownThreshold!") 463 464 def replayCanFire(i: Int) = coldCounter(i) >= 0.U && coldCounter(i) < ColdDownThreshold 465 def coldDownNow(i: Int) = coldCounter(i) >= ColdDownThreshold 466 467 for (i <- 0 until LoadPipelineWidth) { 468 val s0_can_go = s1_can_go(i) || 469 uop(s1_oldestSel(i).bits).robIdx.needFlush(io.redirect) || 470 uop(s1_oldestSel(i).bits).robIdx.needFlush(RegNext(io.redirect)) 471 val s0_oldestSelIndexOH = s0_oldestSel(i).bits // one-hot 472 s1_oldestSel(i).valid := RegEnable(s0_oldestSel(i).valid, s0_can_go) 473 s1_oldestSel(i).bits := RegEnable(OHToUInt(s0_oldestSel(i).bits), s0_can_go) 474 475 for (j <- 0 until LoadQueueReplaySize) { 476 when (s0_can_go && s0_oldestSel(i).valid && s0_oldestSelIndexOH(j)) { 477 scheduled(j) := true.B 478 } 479 } 480 } 481 val s2_cancelReplay = Wire(Vec(LoadPipelineWidth, Bool())) 482 for (i <- 0 until LoadPipelineWidth) { 483 val s1_cancel = uop(s1_oldestSel(i).bits).robIdx.needFlush(io.redirect) || 484 uop(s1_oldestSel(i).bits).robIdx.needFlush(RegNext(io.redirect)) 485 val s1_oldestSelV = s1_oldestSel(i).valid && !s1_cancel 486 s1_can_go(i) := replayCanFire(i) && (!s2_oldestSel(i).valid || io.replay(i).fire) || s2_cancelReplay(i) 487 s2_oldestSel(i).valid := RegEnable(Mux(s1_can_go(i), s1_oldestSelV, false.B), (s1_can_go(i) || io.replay(i).fire)) 488 s2_oldestSel(i).bits := RegEnable(s1_oldestSel(i).bits, s1_can_go(i)) 489 490 vaddrModule.io.ren(i) := s1_oldestSel(i).valid && s1_can_go(i) 491 vaddrModule.io.raddr(i) := s1_oldestSel(i).bits 492 } 493 494 for (i <- 0 until LoadPipelineWidth) { 495 val s1_replayIdx = s1_oldestSel(i).bits 496 val s2_replayUop = RegEnable(uop(s1_replayIdx), s1_can_go(i)) 497 val s2_replayMSHRId = RegEnable(missMSHRId(s1_replayIdx), s1_can_go(i)) 498 val s2_replacementUpdated = RegEnable(replacementUpdated(s1_replayIdx), s1_can_go(i)) 499 val s2_missDbUpdated = RegEnable(missDbUpdated(s1_replayIdx), s1_can_go(i)) 500 val s2_replayCauses = RegEnable(cause(s1_replayIdx), s1_can_go(i)) 501 val s2_replayCarry = RegEnable(replayCarryReg(s1_replayIdx), s1_can_go(i)) 502 val s2_replayCacheMissReplay = RegEnable(trueCacheMissReplay(s1_replayIdx), s1_can_go(i)) 503 s2_cancelReplay(i) := s2_replayUop.robIdx.needFlush(io.redirect) 504 505 s2_can_go(i) := DontCare 506 io.replay(i).valid := s2_oldestSel(i).valid 507 io.replay(i).bits := DontCare 508 io.replay(i).bits.uop := s2_replayUop 509 io.replay(i).bits.vaddr := vaddrModule.io.rdata(i) 510 io.replay(i).bits.isFirstIssue := false.B 511 io.replay(i).bits.isLoadReplay := true.B 512 io.replay(i).bits.replayCarry := s2_replayCarry 513 io.replay(i).bits.mshrid := s2_replayMSHRId 514 io.replay(i).bits.replacementUpdated := s2_replacementUpdated 515 io.replay(i).bits.missDbUpdated := s2_missDbUpdated 516 io.replay(i).bits.forward_tlDchannel := s2_replayCauses(LoadReplayCauses.C_DM) 517 io.replay(i).bits.schedIndex := s2_oldestSel(i).bits 518 519 when (io.replay(i).fire) { 520 XSError(!allocated(s2_oldestSel(i).bits), p"LoadQueueReplay: why replay an invalid entry ${s2_oldestSel(i).bits} ?") 521 } 522 } 523 524 // update cold counter 525 val lastReplay = RegNext(VecInit(io.replay.map(_.fire))) 526 for (i <- 0 until LoadPipelineWidth) { 527 when (lastReplay(i) && io.replay(i).fire) { 528 coldCounter(i) := coldCounter(i) + 1.U 529 } .elsewhen (coldDownNow(i)) { 530 coldCounter(i) := coldCounter(i) + 1.U 531 } .otherwise { 532 coldCounter(i) := 0.U 533 } 534 } 535 536 when(io.refill.valid) { 537 XSDebug("miss resp: paddr:0x%x data %x\n", io.refill.bits.addr, io.refill.bits.data) 538 } 539 540 // LoadQueueReplay deallocate 541 val freeMaskVec = Wire(Vec(LoadQueueReplaySize, Bool())) 542 543 // init 544 freeMaskVec.map(e => e := false.B) 545 546 // Allocate logic 547 val newEnqueue = (0 until LoadPipelineWidth).map(i => { 548 needEnqueue(i) && !io.enq(i).bits.isLoadReplay 549 }) 550 551 for ((enq, w) <- io.enq.zipWithIndex) { 552 vaddrModule.io.wen(w) := false.B 553 freeList.io.doAllocate(w) := false.B 554 555 freeList.io.allocateReq(w) := true.B 556 557 // Allocated ready 558 val offset = PopCount(newEnqueue.take(w)) 559 val canAccept = freeList.io.canAllocate(offset) 560 val enqIndex = Mux(enq.bits.isLoadReplay, enq.bits.schedIndex, freeList.io.allocateSlot(offset)) 561 enqIndexOH(w) := UIntToOH(enqIndex) 562 enq.ready := Mux(enq.bits.isLoadReplay, true.B, canAccept) 563 564 when (needEnqueue(w) && enq.ready) { 565 566 val debug_robIdx = enq.bits.uop.robIdx.asUInt 567 XSError(allocated(enqIndex) && !enq.bits.isLoadReplay, p"LoadQueueReplay: can not accept more load, check: ldu $w, robIdx $debug_robIdx!") 568 XSError(hasExceptions(w), p"LoadQueueReplay: The instruction has exception, it can not be replay, check: ldu $w, robIdx $debug_robIdx!") 569 570 freeList.io.doAllocate(w) := !enq.bits.isLoadReplay 571 572 // Allocate new entry 573 allocated(enqIndex) := true.B 574 scheduled(enqIndex) := false.B 575 uop(enqIndex) := enq.bits.uop 576 577 vaddrModule.io.wen(w) := true.B 578 vaddrModule.io.waddr(w) := enqIndex 579 vaddrModule.io.wdata(w) := enq.bits.vaddr 580 debug_vaddr(enqIndex) := enq.bits.vaddr 581 582 /** 583 * used for feedback and replay 584 */ 585 // set flags 586 val replayInfo = enq.bits.rep_info 587 val dataInLastBeat = replayInfo.last_beat 588 cause(enqIndex) := replayInfo.cause.asUInt 589 590 591 // init 592 blocking(enqIndex) := true.B 593 594 // update blocking pointer 595 when (replayInfo.cause(LoadReplayCauses.C_BC) || 596 replayInfo.cause(LoadReplayCauses.C_NK) || 597 replayInfo.cause(LoadReplayCauses.C_DR) || 598 replayInfo.cause(LoadReplayCauses.C_WF)) { 599 // normal case: bank conflict or schedule error or dcache replay 600 // can replay next cycle 601 blocking(enqIndex) := false.B 602 } 603 604 // special case: tlb miss 605 when (replayInfo.cause(LoadReplayCauses.C_TM)) { 606 blocking(enqIndex) := !replayInfo.tlb_full && 607 !(io.tlb_hint.resp.valid && (io.tlb_hint.resp.bits.id === replayInfo.tlb_id || io.tlb_hint.resp.bits.replay_all)) 608 tlbHintId(enqIndex) := replayInfo.tlb_id 609 } 610 611 // special case: dcache miss 612 when (replayInfo.cause(LoadReplayCauses.C_DM) && enq.bits.handledByMSHR) { 613 blocking(enqIndex) := !replayInfo.full_fwd && // dcache miss 614 !(io.tl_d_channel.valid && io.tl_d_channel.mshrid === replayInfo.mshr_id) // no refill in this cycle 615 } 616 617 // special case: st-ld violation 618 when (replayInfo.cause(LoadReplayCauses.C_MA)) { 619 blockSqIdx(enqIndex) := replayInfo.addr_inv_sq_idx 620 } 621 622 // special case: data forward fail 623 when (replayInfo.cause(LoadReplayCauses.C_FF)) { 624 blockSqIdx(enqIndex) := replayInfo.data_inv_sq_idx 625 } 626 // extra info 627 replayCarryReg(enqIndex) := replayInfo.rep_carry 628 replacementUpdated(enqIndex) := enq.bits.replacementUpdated 629 missDbUpdated(enqIndex) := enq.bits.missDbUpdated 630 // update mshr_id only when the load has already been handled by mshr 631 when(enq.bits.handledByMSHR) { 632 missMSHRId(enqIndex) := replayInfo.mshr_id 633 } 634 dataInLastBeatReg(enqIndex) := dataInLastBeat 635 } 636 637 // 638 val schedIndex = enq.bits.schedIndex 639 when (enq.valid && enq.bits.isLoadReplay) { 640 when (!needReplay(w) || hasExceptions(w)) { 641 allocated(schedIndex) := false.B 642 freeMaskVec(schedIndex) := true.B 643 } .otherwise { 644 scheduled(schedIndex) := false.B 645 } 646 } 647 } 648 649 // misprediction recovery / exception redirect 650 for (i <- 0 until LoadQueueReplaySize) { 651 needCancel(i) := uop(i).robIdx.needFlush(io.redirect) && allocated(i) 652 when (needCancel(i)) { 653 allocated(i) := false.B 654 freeMaskVec(i) := true.B 655 } 656 } 657 658 freeList.io.free := freeMaskVec.asUInt 659 660 io.lqFull := lqFull 661 662 // Topdown 663 val robHeadVaddr = io.debugTopDown.robHeadVaddr 664 665 val uop_wrapper = Wire(Vec(LoadQueueReplaySize, new XSBundleWithMicroOp)) 666 (uop_wrapper.zipWithIndex).foreach { 667 case (u, i) => { 668 u.uop := uop(i) 669 } 670 } 671 val lq_match_vec = (debug_vaddr.zip(allocated)).map{case(va, alloc) => alloc && (va === robHeadVaddr.bits)} 672 val rob_head_lq_match = ParallelOperation(lq_match_vec.zip(uop_wrapper), (a: Tuple2[Bool, XSBundleWithMicroOp], b: Tuple2[Bool, XSBundleWithMicroOp]) => { 673 val (a_v, a_uop) = (a._1, a._2) 674 val (b_v, b_uop) = (b._1, b._2) 675 676 val res = Mux(a_v && b_v, Mux(isAfter(a_uop.uop.robIdx, b_uop.uop.robIdx), b_uop, a_uop), 677 Mux(a_v, a_uop, 678 Mux(b_v, b_uop, 679 a_uop))) 680 (a_v || b_v, res) 681 }) 682 683 val lq_match_bits = rob_head_lq_match._2.uop 684 val lq_match = rob_head_lq_match._1 && robHeadVaddr.valid 685 val lq_match_idx = lq_match_bits.lqIdx.value 686 687 val rob_head_tlb_miss = lq_match && cause(lq_match_idx)(LoadReplayCauses.C_TM) 688 val rob_head_nuke = lq_match && cause(lq_match_idx)(LoadReplayCauses.C_NK) 689 val rob_head_mem_amb = lq_match && cause(lq_match_idx)(LoadReplayCauses.C_MA) 690 val rob_head_confilct_replay = lq_match && cause(lq_match_idx)(LoadReplayCauses.C_BC) 691 val rob_head_forward_fail = lq_match && cause(lq_match_idx)(LoadReplayCauses.C_FF) 692 val rob_head_mshrfull_replay = lq_match && cause(lq_match_idx)(LoadReplayCauses.C_DR) 693 val rob_head_dcache_miss = lq_match && cause(lq_match_idx)(LoadReplayCauses.C_DM) 694 val rob_head_rar_nack = lq_match && cause(lq_match_idx)(LoadReplayCauses.C_RAR) 695 val rob_head_raw_nack = lq_match && cause(lq_match_idx)(LoadReplayCauses.C_RAW) 696 val rob_head_other_replay = lq_match && (rob_head_rar_nack || rob_head_raw_nack || rob_head_forward_fail) 697 698 val rob_head_vio_replay = rob_head_nuke || rob_head_mem_amb 699 700 val rob_head_miss_in_dtlb = io.debugTopDown.robHeadMissInDTlb 701 io.debugTopDown.robHeadTlbReplay := rob_head_tlb_miss && !rob_head_miss_in_dtlb 702 io.debugTopDown.robHeadTlbMiss := rob_head_tlb_miss && rob_head_miss_in_dtlb 703 io.debugTopDown.robHeadLoadVio := rob_head_vio_replay 704 io.debugTopDown.robHeadLoadMSHR := rob_head_mshrfull_replay 705 io.debugTopDown.robHeadOtherReplay := rob_head_other_replay 706 val perfValidCount = RegNext(PopCount(allocated)) 707 708 // perf cnt 709 val enqNumber = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay)) 710 val deqNumber = PopCount(io.replay.map(_.fire)) 711 val deqBlockCount = PopCount(io.replay.map(r => r.valid && !r.ready)) 712 val replayTlbMissCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.rep_info.cause(LoadReplayCauses.C_TM))) 713 val replayMemAmbCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.rep_info.cause(LoadReplayCauses.C_NK))) 714 val replayNukeCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.rep_info.cause(LoadReplayCauses.C_MA))) 715 val replayRARRejectCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.rep_info.cause(LoadReplayCauses.C_RAR))) 716 val replayRAWRejectCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.rep_info.cause(LoadReplayCauses.C_RAW))) 717 val replayBankConflictCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.rep_info.cause(LoadReplayCauses.C_BC))) 718 val replayDCacheReplayCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.rep_info.cause(LoadReplayCauses.C_DR))) 719 val replayForwardFailCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.rep_info.cause(LoadReplayCauses.C_FF))) 720 val replayDCacheMissCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.rep_info.cause(LoadReplayCauses.C_DM))) 721 XSPerfAccumulate("enq", enqNumber) 722 XSPerfAccumulate("deq", deqNumber) 723 XSPerfAccumulate("deq_block", deqBlockCount) 724 XSPerfAccumulate("replay_full", io.lqFull) 725 XSPerfAccumulate("replay_rar_nack", replayRARRejectCount) 726 XSPerfAccumulate("replay_raw_nack", replayRAWRejectCount) 727 XSPerfAccumulate("replay_nuke", replayNukeCount) 728 XSPerfAccumulate("replay_mem_amb", replayMemAmbCount) 729 XSPerfAccumulate("replay_tlb_miss", replayTlbMissCount) 730 XSPerfAccumulate("replay_bank_conflict", replayBankConflictCount) 731 XSPerfAccumulate("replay_dcache_replay", replayDCacheReplayCount) 732 XSPerfAccumulate("replay_forward_fail", replayForwardFailCount) 733 XSPerfAccumulate("replay_dcache_miss", replayDCacheMissCount) 734 XSPerfAccumulate("replay_hint_wakeup", s0_hintSelValid) 735 736 val perfEvents: Seq[(String, UInt)] = Seq( 737 ("enq", enqNumber), 738 ("deq", deqNumber), 739 ("deq_block", deqBlockCount), 740 ("replay_full", io.lqFull), 741 ("replay_rar_nack", replayRARRejectCount), 742 ("replay_raw_nack", replayRAWRejectCount), 743 ("replay_nuke", replayNukeCount), 744 ("replay_mem_amb", replayMemAmbCount), 745 ("replay_tlb_miss", replayTlbMissCount), 746 ("replay_bank_conflict", replayBankConflictCount), 747 ("replay_dcache_replay", replayDCacheReplayCount), 748 ("replay_forward_fail", replayForwardFailCount), 749 ("replay_dcache_miss", replayDCacheMissCount), 750 ) 751 generatePerfEvent() 752 // end 753} 754