1e4f69d78Ssfencevma/*************************************************************************************** 2e4f69d78Ssfencevma* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3e4f69d78Ssfencevma* Copyright (c) 2020-2021 Peng Cheng Laboratory 4e4f69d78Ssfencevma* 5e4f69d78Ssfencevma* XiangShan is licensed under Mulan PSL v2. 6e4f69d78Ssfencevma* You can use this software according to the terms and conditions of the Mulan PSL v2. 7e4f69d78Ssfencevma* You may obtain a copy of Mulan PSL v2 at: 8e4f69d78Ssfencevma* http://license.coscl.org.cn/MulanPSL2 9e4f69d78Ssfencevma* 10e4f69d78Ssfencevma* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11e4f69d78Ssfencevma* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12e4f69d78Ssfencevma* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13e4f69d78Ssfencevma* 14e4f69d78Ssfencevma* See the Mulan PSL v2 for more details. 15e4f69d78Ssfencevma***************************************************************************************/ 16e4f69d78Ssfencevmapackage xiangshan.mem 17e4f69d78Ssfencevma 18e4f69d78Ssfencevmaimport chisel3._ 19e4f69d78Ssfencevmaimport chisel3.util._ 20e4f69d78Ssfencevmaimport chipsalliance.rocketchip.config._ 21e4f69d78Ssfencevmaimport xiangshan._ 22e4f69d78Ssfencevmaimport xiangshan.backend.rob.{RobPtr, RobLsqIO} 23e4f69d78Ssfencevmaimport xiangshan.cache._ 24e4f69d78Ssfencevmaimport xiangshan.backend.fu.fpu.FPU 25e4f69d78Ssfencevmaimport xiangshan.cache._ 26e4f69d78Ssfencevmaimport xiangshan.frontend.FtqPtr 27e4f69d78Ssfencevmaimport xiangshan.ExceptionNO._ 28e4f69d78Ssfencevmaimport xiangshan.cache.dcache.ReplayCarry 29e4f69d78Ssfencevmaimport xiangshan.mem.mdp._ 30e4f69d78Ssfencevmaimport utils._ 31e4f69d78Ssfencevmaimport utility._ 32e4f69d78Ssfencevma 33e4f69d78Ssfencevmaobject LoadReplayCauses { 34e4f69d78Ssfencevma // these causes have priority, lower coding has higher priority. 35e4f69d78Ssfencevma // when load replay happens, load unit will select highest priority 36e4f69d78Ssfencevma // from replay causes vector 37e4f69d78Ssfencevma 38e4f69d78Ssfencevma /* 39e4f69d78Ssfencevma * Warning: 40e4f69d78Ssfencevma * ************************************************************ 41e4f69d78Ssfencevma * * Don't change the priority. If the priority is changed, * 42e4f69d78Ssfencevma * * deadlock may occur. If you really need to change or * 43e4f69d78Ssfencevma * * add priority, please ensure that no deadlock will occur. * 44e4f69d78Ssfencevma * ************************************************************ 45e4f69d78Ssfencevma * 46e4f69d78Ssfencevma */ 47e4f69d78Ssfencevma // st-ld violation 48e4f69d78Ssfencevma val waitStore = 0 49e4f69d78Ssfencevma // tlb miss check 50e4f69d78Ssfencevma val tlbMiss = 1 51e4f69d78Ssfencevma // st-ld violation re-execute check 52e4f69d78Ssfencevma val schedError = 2 53e4f69d78Ssfencevma // dcache bank conflict check 54e4f69d78Ssfencevma val bankConflict = 3 55e4f69d78Ssfencevma // store-to-load-forwarding check 56e4f69d78Ssfencevma val forwardFail = 4 57e4f69d78Ssfencevma // dcache replay check 58e4f69d78Ssfencevma val dcacheReplay = 5 59e4f69d78Ssfencevma // dcache miss check 60e4f69d78Ssfencevma val dcacheMiss = 6 61f2e8d419Ssfencevma // RAR queue accept check 62f2e8d419Ssfencevma val rarReject = 7 63f2e8d419Ssfencevma // RAW queue accept check 64f2e8d419Ssfencevma val rawReject = 8 65e4f69d78Ssfencevma // total causes 66f2e8d419Ssfencevma val allCauses = 9 67e4f69d78Ssfencevma} 68e4f69d78Ssfencevma 69e4f69d78Ssfencevmaclass AgeDetector(numEntries: Int, numEnq: Int, regOut: Boolean = true)(implicit p: Parameters) extends XSModule { 70e4f69d78Ssfencevma val io = IO(new Bundle { 71e4f69d78Ssfencevma // NOTE: deq and enq may come at the same cycle. 72e4f69d78Ssfencevma val enq = Vec(numEnq, Input(UInt(numEntries.W))) 73e4f69d78Ssfencevma val deq = Input(UInt(numEntries.W)) 74e4f69d78Ssfencevma val ready = Input(UInt(numEntries.W)) 75e4f69d78Ssfencevma val out = Output(UInt(numEntries.W)) 76e4f69d78Ssfencevma }) 77e4f69d78Ssfencevma 78e4f69d78Ssfencevma // age(i)(j): entry i enters queue before entry j 79e4f69d78Ssfencevma val age = Seq.fill(numEntries)(Seq.fill(numEntries)(RegInit(false.B))) 80e4f69d78Ssfencevma val nextAge = Seq.fill(numEntries)(Seq.fill(numEntries)(Wire(Bool()))) 81e4f69d78Ssfencevma 82e4f69d78Ssfencevma // to reduce reg usage, only use upper matrix 83e4f69d78Ssfencevma def get_age(row: Int, col: Int): Bool = if (row <= col) age(row)(col) else !age(col)(row) 84e4f69d78Ssfencevma def get_next_age(row: Int, col: Int): Bool = if (row <= col) nextAge(row)(col) else !nextAge(col)(row) 85e4f69d78Ssfencevma def isFlushed(i: Int): Bool = io.deq(i) 86e4f69d78Ssfencevma def isEnqueued(i: Int, numPorts: Int = -1): Bool = { 87e4f69d78Ssfencevma val takePorts = if (numPorts == -1) io.enq.length else numPorts 88e4f69d78Ssfencevma takePorts match { 89e4f69d78Ssfencevma case 0 => false.B 90e4f69d78Ssfencevma case 1 => io.enq.head(i) && !isFlushed(i) 91e4f69d78Ssfencevma case n => VecInit(io.enq.take(n).map(_(i))).asUInt.orR && !isFlushed(i) 92e4f69d78Ssfencevma } 93e4f69d78Ssfencevma } 94e4f69d78Ssfencevma 95e4f69d78Ssfencevma for ((row, i) <- nextAge.zipWithIndex) { 96e4f69d78Ssfencevma val thisValid = get_age(i, i) || isEnqueued(i) 97e4f69d78Ssfencevma for ((elem, j) <- row.zipWithIndex) { 98e4f69d78Ssfencevma when (isFlushed(i)) { 99e4f69d78Ssfencevma // (1) when entry i is flushed or dequeues, set row(i) to false.B 100e4f69d78Ssfencevma elem := false.B 101e4f69d78Ssfencevma }.elsewhen (isFlushed(j)) { 102e4f69d78Ssfencevma // (2) when entry j is flushed or dequeues, set column(j) to validVec 103e4f69d78Ssfencevma elem := thisValid 104e4f69d78Ssfencevma }.elsewhen (isEnqueued(i)) { 105e4f69d78Ssfencevma // (3) when entry i enqueues from port k, 106e4f69d78Ssfencevma // (3.1) if entry j enqueues from previous ports, set to false 107e4f69d78Ssfencevma // (3.2) otherwise, set to true if and only of entry j is invalid 108e4f69d78Ssfencevma // overall: !jEnqFromPreviousPorts && !jIsValid 109e4f69d78Ssfencevma val sel = io.enq.map(_(i)) 110e4f69d78Ssfencevma val result = (0 until numEnq).map(k => isEnqueued(j, k)) 111e4f69d78Ssfencevma // why ParallelMux: sel must be one-hot since enq is one-hot 112e4f69d78Ssfencevma elem := !get_age(j, j) && !ParallelMux(sel, result) 113e4f69d78Ssfencevma }.otherwise { 114e4f69d78Ssfencevma // default: unchanged 115e4f69d78Ssfencevma elem := get_age(i, j) 116e4f69d78Ssfencevma } 117e4f69d78Ssfencevma age(i)(j) := elem 118e4f69d78Ssfencevma } 119e4f69d78Ssfencevma } 120e4f69d78Ssfencevma 121e4f69d78Ssfencevma def getOldest(get: (Int, Int) => Bool): UInt = { 122e4f69d78Ssfencevma VecInit((0 until numEntries).map(i => { 123e4f69d78Ssfencevma io.ready(i) & VecInit((0 until numEntries).map(j => if (i != j) !io.ready(j) || get(i, j) else true.B)).asUInt.andR 124e4f69d78Ssfencevma })).asUInt 125e4f69d78Ssfencevma } 126e4f69d78Ssfencevma val best = getOldest(get_age) 127e4f69d78Ssfencevma val nextBest = getOldest(get_next_age) 128e4f69d78Ssfencevma 129e4f69d78Ssfencevma io.out := (if (regOut) best else nextBest) 130e4f69d78Ssfencevma} 131e4f69d78Ssfencevma 132e4f69d78Ssfencevmaobject AgeDetector { 133e4f69d78Ssfencevma def apply(numEntries: Int, enq: Vec[UInt], deq: UInt, ready: UInt)(implicit p: Parameters): Valid[UInt] = { 134e4f69d78Ssfencevma val age = Module(new AgeDetector(numEntries, enq.length, regOut = true)) 135e4f69d78Ssfencevma age.io.enq := enq 136e4f69d78Ssfencevma age.io.deq := deq 137e4f69d78Ssfencevma age.io.ready:= ready 138e4f69d78Ssfencevma val out = Wire(Valid(UInt(deq.getWidth.W))) 139e4f69d78Ssfencevma out.valid := age.io.out.orR 140e4f69d78Ssfencevma out.bits := age.io.out 141e4f69d78Ssfencevma out 142e4f69d78Ssfencevma } 143e4f69d78Ssfencevma} 144e4f69d78Ssfencevma 145e4f69d78Ssfencevma 146e4f69d78Ssfencevmaclass LoadQueueReplay(implicit p: Parameters) extends XSModule 147e4f69d78Ssfencevma with HasDCacheParameters 148e4f69d78Ssfencevma with HasCircularQueuePtrHelper 149e4f69d78Ssfencevma with HasLoadHelper 150e4f69d78Ssfencevma with HasPerfEvents 151e4f69d78Ssfencevma{ 152e4f69d78Ssfencevma val io = IO(new Bundle() { 153e4f69d78Ssfencevma val redirect = Flipped(ValidIO(new Redirect)) 154e4f69d78Ssfencevma val enq = Vec(LoadPipelineWidth, Flipped(Decoupled(new LqWriteBundle))) 155e4f69d78Ssfencevma val storeAddrIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle))) 156e4f69d78Ssfencevma val storeDataIn = Vec(StorePipelineWidth, Flipped(Valid(new ExuOutput))) 157e4f69d78Ssfencevma val replay = Vec(LoadPipelineWidth, Decoupled(new LsPipelineBundle)) 158e4f69d78Ssfencevma val refill = Flipped(ValidIO(new Refill)) 159e4f69d78Ssfencevma val stAddrReadySqPtr = Input(new SqPtr) 160e4f69d78Ssfencevma val stAddrReadyVec = Input(Vec(StoreQueueSize, Bool())) 161e4f69d78Ssfencevma val stDataReadySqPtr = Input(new SqPtr) 162e4f69d78Ssfencevma val stDataReadyVec = Input(Vec(StoreQueueSize, Bool())) 163e4f69d78Ssfencevma val sqEmpty = Input(Bool()) 164e4f69d78Ssfencevma val lqFull = Output(Bool()) 165e4f69d78Ssfencevma val ldWbPtr = Input(new LqPtr) 166e4f69d78Ssfencevma val tlbReplayDelayCycleCtrl = Vec(4, Input(UInt(ReSelectLen.W))) 167f2e8d419Ssfencevma val rarFull = Input(Bool()) 168f2e8d419Ssfencevma val rawFull = Input(Bool()) 169b9e121dfShappy-lx val l2Hint = Input(Valid(new L2ToL1Hint())) 170e4f69d78Ssfencevma }) 171e4f69d78Ssfencevma 172e4f69d78Ssfencevma println("LoadQueueReplay size: " + LoadQueueReplaySize) 173e4f69d78Ssfencevma // LoadQueueReplay field: 174e4f69d78Ssfencevma // +-----------+---------+-------+-------------+--------+ 175e4f69d78Ssfencevma // | Allocated | MicroOp | VAddr | Cause | Flags | 176e4f69d78Ssfencevma // +-----------+---------+-------+-------------+--------+ 177e4f69d78Ssfencevma // Allocated : entry has been allocated already 178e4f69d78Ssfencevma // MicroOp : inst's microOp 179e4f69d78Ssfencevma // VAddr : virtual address 180e4f69d78Ssfencevma // Cause : replay cause 181e4f69d78Ssfencevma // Flags : rar/raw queue allocate flags 182e4f69d78Ssfencevma val allocated = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) // The control signals need to explicitly indicate the initial value 183e4f69d78Ssfencevma val sleep = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) 184e4f69d78Ssfencevma val uop = Reg(Vec(LoadQueueReplaySize, new MicroOp)) 185e4f69d78Ssfencevma val vaddrModule = Module(new LqVAddrModule( 186e4f69d78Ssfencevma gen = UInt(VAddrBits.W), 187e4f69d78Ssfencevma numEntries = LoadQueueReplaySize, 188e4f69d78Ssfencevma numRead = LoadPipelineWidth, 189e4f69d78Ssfencevma numWrite = LoadPipelineWidth, 190e4f69d78Ssfencevma numWBank = LoadQueueNWriteBanks, 191e4f69d78Ssfencevma numWDelay = 2, 192e4f69d78Ssfencevma numCamPort = 0)) 193e4f69d78Ssfencevma vaddrModule.io := DontCare 194d2b20d1aSTang Haojin val debug_vaddr = RegInit(VecInit(List.fill(LoadQueueReplaySize)(0.U(VAddrBits.W)))) 195e4f69d78Ssfencevma val cause = RegInit(VecInit(List.fill(LoadQueueReplaySize)(0.U(LoadReplayCauses.allCauses.W)))) 196e4f69d78Ssfencevma 197e4f69d78Ssfencevma // freeliset: store valid entries index. 198e4f69d78Ssfencevma // +---+---+--------------+-----+-----+ 199e4f69d78Ssfencevma // | 0 | 1 | ...... | n-2 | n-1 | 200e4f69d78Ssfencevma // +---+---+--------------+-----+-----+ 201e4f69d78Ssfencevma val freeList = Module(new FreeList( 202e4f69d78Ssfencevma size = LoadQueueReplaySize, 203e4f69d78Ssfencevma allocWidth = LoadPipelineWidth, 204e4f69d78Ssfencevma freeWidth = 4, 205e4f69d78Ssfencevma moduleName = "LoadQueueReplay freelist" 206e4f69d78Ssfencevma )) 207e4f69d78Ssfencevma freeList.io := DontCare 208e4f69d78Ssfencevma /** 209e4f69d78Ssfencevma * used for re-select control 210e4f69d78Ssfencevma */ 211e4f69d78Ssfencevma val credit = RegInit(VecInit(List.fill(LoadQueueReplaySize)(0.U(ReSelectLen.W)))) 212e4f69d78Ssfencevma val selBlocked = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) 213e4f69d78Ssfencevma // Ptrs to control which cycle to choose 214e4f69d78Ssfencevma val blockPtrTlb = RegInit(VecInit(List.fill(LoadQueueReplaySize)(0.U(2.W)))) 215e4f69d78Ssfencevma val blockPtrCache = RegInit(VecInit(List.fill(LoadQueueReplaySize)(0.U(2.W)))) 216e4f69d78Ssfencevma val blockPtrOthers = RegInit(VecInit(List.fill(LoadQueueReplaySize)(0.U(2.W)))) 217e4f69d78Ssfencevma // Specific cycles to block 218e4f69d78Ssfencevma val blockCyclesTlb = Reg(Vec(4, UInt(ReSelectLen.W))) 219e4f69d78Ssfencevma blockCyclesTlb := io.tlbReplayDelayCycleCtrl 220b9e121dfShappy-lx val blockCyclesCache = RegInit(VecInit(Seq(0.U(ReSelectLen.W), 0.U(ReSelectLen.W), 0.U(ReSelectLen.W), 0.U(ReSelectLen.W)))) 221e4f69d78Ssfencevma val blockCyclesOthers = RegInit(VecInit(Seq(0.U(ReSelectLen.W), 0.U(ReSelectLen.W), 0.U(ReSelectLen.W), 0.U(ReSelectLen.W)))) 222e4f69d78Ssfencevma val blockSqIdx = Reg(Vec(LoadQueueReplaySize, new SqPtr)) 223e4f69d78Ssfencevma // block causes 224e4f69d78Ssfencevma val blockByTlbMiss = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) 225e4f69d78Ssfencevma val blockByForwardFail = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) 226e4f69d78Ssfencevma val blockByWaitStore = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) 227e4f69d78Ssfencevma val blockByCacheMiss = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) 228f2e8d419Ssfencevma val blockByRARReject = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) 229f2e8d419Ssfencevma val blockByRAWReject = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) 230e4f69d78Ssfencevma val blockByOthers = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) 231e4f69d78Ssfencevma // DCache miss block 232e4f69d78Ssfencevma val missMSHRId = RegInit(VecInit(List.fill(LoadQueueReplaySize)(0.U((log2Up(cfg.nMissEntries).W))))) 233b9e121dfShappy-lx // Has this load already updated dcache replacement? 234b9e121dfShappy-lx val replacementUpdated = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) 235e4f69d78Ssfencevma val trueCacheMissReplay = WireInit(VecInit(cause.map(_(LoadReplayCauses.dcacheMiss)))) 236e4f69d78Ssfencevma val creditUpdate = WireInit(VecInit(List.fill(LoadQueueReplaySize)(0.U(ReSelectLen.W)))) 237e4f69d78Ssfencevma (0 until LoadQueueReplaySize).map(i => { 238e4f69d78Ssfencevma creditUpdate(i) := Mux(credit(i) > 0.U(ReSelectLen.W), credit(i)-1.U(ReSelectLen.W), credit(i)) 239e4f69d78Ssfencevma selBlocked(i) := creditUpdate(i) =/= 0.U(ReSelectLen.W) || credit(i) =/= 0.U(ReSelectLen.W) 240e4f69d78Ssfencevma }) 241e4f69d78Ssfencevma val replayCarryReg = RegInit(VecInit(List.fill(LoadQueueReplaySize)(ReplayCarry(0.U, false.B)))) 242b9e121dfShappy-lx val dataInLastBeatReg = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) 243e4f69d78Ssfencevma 244e4f69d78Ssfencevma /** 245e4f69d78Ssfencevma * Enqueue 246e4f69d78Ssfencevma */ 247e4f69d78Ssfencevma val canEnqueue = io.enq.map(_.valid) 248e4f69d78Ssfencevma val cancelEnq = io.enq.map(enq => enq.bits.uop.robIdx.needFlush(io.redirect)) 249e4f69d78Ssfencevma val needReplay = io.enq.map(enq => enq.bits.replayInfo.needReplay()) 250e4f69d78Ssfencevma val hasExceptions = io.enq.map(enq => ExceptionNO.selectByFu(enq.bits.uop.cf.exceptionVec, lduCfg).asUInt.orR && !enq.bits.tlbMiss) 251e4f69d78Ssfencevma val loadReplay = io.enq.map(enq => enq.bits.isLoadReplay) 252e4f69d78Ssfencevma val needEnqueue = VecInit((0 until LoadPipelineWidth).map(w => { 253e4f69d78Ssfencevma canEnqueue(w) && !cancelEnq(w) && needReplay(w) && !hasExceptions(w) 254e4f69d78Ssfencevma })) 255e4f69d78Ssfencevma val canFreeVec = VecInit((0 until LoadPipelineWidth).map(w => { 256e4f69d78Ssfencevma canEnqueue(w) && loadReplay(w) && (!needReplay(w) || hasExceptions(w)) 257e4f69d78Ssfencevma })) 258e4f69d78Ssfencevma 259e4f69d78Ssfencevma // select LoadPipelineWidth valid index. 260e4f69d78Ssfencevma val lqFull = freeList.io.empty 261e4f69d78Ssfencevma val lqFreeNums = freeList.io.validCount 262e4f69d78Ssfencevma 263e4f69d78Ssfencevma // replay logic 264e4f69d78Ssfencevma // release logic generation 265e4f69d78Ssfencevma val storeAddrInSameCycleVec = Wire(Vec(LoadQueueReplaySize, Bool())) 266e4f69d78Ssfencevma val storeDataInSameCycleVec = Wire(Vec(LoadQueueReplaySize, Bool())) 267e4f69d78Ssfencevma val addrNotBlockVec = Wire(Vec(LoadQueueReplaySize, Bool())) 268e4f69d78Ssfencevma val dataNotBlockVec = Wire(Vec(LoadQueueReplaySize, Bool())) 269e4f69d78Ssfencevma val storeAddrValidVec = addrNotBlockVec.asUInt | storeAddrInSameCycleVec.asUInt 270e4f69d78Ssfencevma val storeDataValidVec = dataNotBlockVec.asUInt | storeDataInSameCycleVec.asUInt 271e4f69d78Ssfencevma 272e4f69d78Ssfencevma // store data valid check 273e4f69d78Ssfencevma val stAddrReadyVec = io.stAddrReadyVec 274e4f69d78Ssfencevma val stDataReadyVec = io.stDataReadyVec 275e4f69d78Ssfencevma 276e4f69d78Ssfencevma for (i <- 0 until LoadQueueReplaySize) { 277e4f69d78Ssfencevma // dequeue 278e4f69d78Ssfencevma // FIXME: store*Ptr is not accurate 279159372ddSsfencevma dataNotBlockVec(i) := !isBefore(io.stDataReadySqPtr, blockSqIdx(i)) || stDataReadyVec(blockSqIdx(i).value) || io.sqEmpty // for better timing 280e4f69d78Ssfencevma addrNotBlockVec(i) := !isBefore(io.stAddrReadySqPtr, blockSqIdx(i)) || stAddrReadyVec(blockSqIdx(i).value) || io.sqEmpty // for better timing 281e4f69d78Ssfencevma 282e4f69d78Ssfencevma // store address execute 283e4f69d78Ssfencevma storeAddrInSameCycleVec(i) := VecInit((0 until StorePipelineWidth).map(w => { 284e4f69d78Ssfencevma io.storeAddrIn(w).valid && 285e4f69d78Ssfencevma !io.storeAddrIn(w).bits.miss && 286e4f69d78Ssfencevma blockSqIdx(i) === io.storeAddrIn(w).bits.uop.sqIdx 287e4f69d78Ssfencevma })).asUInt.orR // for better timing 288e4f69d78Ssfencevma 289e4f69d78Ssfencevma // store data execute 290e4f69d78Ssfencevma storeDataInSameCycleVec(i) := VecInit((0 until StorePipelineWidth).map(w => { 291e4f69d78Ssfencevma io.storeDataIn(w).valid && 292e4f69d78Ssfencevma blockSqIdx(i) === io.storeDataIn(w).bits.uop.sqIdx 293e4f69d78Ssfencevma })).asUInt.orR // for better timing 294e4f69d78Ssfencevma 295e4f69d78Ssfencevma } 296e4f69d78Ssfencevma 297e4f69d78Ssfencevma // store addr issue check 298e4f69d78Ssfencevma val stAddrDeqVec = Wire(Vec(LoadQueueReplaySize, Bool())) 299e4f69d78Ssfencevma (0 until LoadQueueReplaySize).map(i => { 300e4f69d78Ssfencevma stAddrDeqVec(i) := allocated(i) && storeAddrValidVec(i) 301e4f69d78Ssfencevma }) 302e4f69d78Ssfencevma 303e4f69d78Ssfencevma // store data issue check 304e4f69d78Ssfencevma val stDataDeqVec = Wire(Vec(LoadQueueReplaySize, Bool())) 305e4f69d78Ssfencevma (0 until LoadQueueReplaySize).map(i => { 306e4f69d78Ssfencevma stDataDeqVec(i) := allocated(i) && storeDataValidVec(i) 307e4f69d78Ssfencevma }) 308e4f69d78Ssfencevma 309e4f69d78Ssfencevma // update block condition 310e4f69d78Ssfencevma (0 until LoadQueueReplaySize).map(i => { 311e4f69d78Ssfencevma blockByForwardFail(i) := Mux(blockByForwardFail(i) && stDataDeqVec(i), false.B, blockByForwardFail(i)) 312e4f69d78Ssfencevma blockByWaitStore(i) := Mux(blockByWaitStore(i) && stAddrDeqVec(i), false.B, blockByWaitStore(i)) 313e4f69d78Ssfencevma blockByCacheMiss(i) := Mux(blockByCacheMiss(i) && io.refill.valid && io.refill.bits.id === missMSHRId(i), false.B, blockByCacheMiss(i)) 314e4f69d78Ssfencevma 315e4f69d78Ssfencevma when (blockByCacheMiss(i) && io.refill.valid && io.refill.bits.id === missMSHRId(i)) { creditUpdate(i) := 0.U } 316f2e8d419Ssfencevma when (blockByRARReject(i) && (!io.rarFull || !isAfter(uop(i).lqIdx, io.ldWbPtr))) { blockByRARReject(i) := false.B } 317f2e8d419Ssfencevma when (blockByRAWReject(i) && (!io.rawFull || !isAfter(uop(i).sqIdx, io.stAddrReadySqPtr))) { blockByRAWReject(i) := false.B } 318e4f69d78Ssfencevma when (blockByTlbMiss(i) && creditUpdate(i) === 0.U) { blockByTlbMiss(i) := false.B } 319e4f69d78Ssfencevma when (blockByOthers(i) && creditUpdate(i) === 0.U) { blockByOthers(i) := false.B } 320e4f69d78Ssfencevma }) 321e4f69d78Ssfencevma 322e4f69d78Ssfencevma // Replay is splitted into 3 stages 323e4f69d78Ssfencevma def getRemBits(input: UInt)(rem: Int): UInt = { 324e4f69d78Ssfencevma VecInit((0 until LoadQueueReplaySize / LoadPipelineWidth).map(i => { input(LoadPipelineWidth * i + rem) })).asUInt 325e4f69d78Ssfencevma } 326e4f69d78Ssfencevma 327f2e8d419Ssfencevma def getRemSeq(input: Seq[Seq[Bool]])(rem: Int) = { 328f2e8d419Ssfencevma (0 until LoadQueueReplaySize / LoadPipelineWidth).map(i => { input(LoadPipelineWidth * i + rem) }) 329f2e8d419Ssfencevma } 330f2e8d419Ssfencevma 331e4f69d78Ssfencevma // stage1: select 2 entries and read their vaddr 332e4f69d78Ssfencevma val s1_oldestSel = Wire(Vec(LoadPipelineWidth, Valid(UInt(log2Up(LoadQueueReplaySize).W)))) 333e4f69d78Ssfencevma val s2_oldestSel = Wire(Vec(LoadPipelineWidth, Valid(UInt(log2Up(LoadQueueReplaySize).W)))) 334e4f69d78Ssfencevma 335e4f69d78Ssfencevma // generate mask 336e4f69d78Ssfencevma val needCancel = Wire(Vec(LoadQueueReplaySize, Bool())) 337e4f69d78Ssfencevma // generate enq mask 338e4f69d78Ssfencevma val selectIndexOH = Wire(Vec(LoadPipelineWidth, UInt(LoadQueueReplaySize.W))) 339e4f69d78Ssfencevma val loadEnqFireMask = io.enq.map(x => x.fire && !x.bits.isLoadReplay).zip(selectIndexOH).map(x => Mux(x._1, x._2, 0.U)) 340e4f69d78Ssfencevma val remLoadEnqFireVec = loadEnqFireMask.map(x => VecInit((0 until LoadPipelineWidth).map(rem => getRemBits(x)(rem)))) 341e4f69d78Ssfencevma val remEnqSelVec = Seq.tabulate(LoadPipelineWidth)(w => VecInit(remLoadEnqFireVec.map(x => x(w)))) 342e4f69d78Ssfencevma 343e4f69d78Ssfencevma // generate free mask 344e4f69d78Ssfencevma val loadReplayFreeMask = io.enq.map(_.bits).zip(canFreeVec).map(x => Mux(x._2, UIntToOH(x._1.sleepIndex), 0.U)).reduce(_|_) 345e4f69d78Ssfencevma val loadFreeSelMask = VecInit((0 until LoadQueueReplaySize).map(i => { 346e4f69d78Ssfencevma needCancel(i) || loadReplayFreeMask(i) 347e4f69d78Ssfencevma })).asUInt 348e4f69d78Ssfencevma val remFreeSelVec = VecInit(Seq.tabulate(LoadPipelineWidth)(rem => getRemBits(loadFreeSelMask)(rem))) 349e4f69d78Ssfencevma 350e4f69d78Ssfencevma // generate cancel mask 351e4f69d78Ssfencevma val loadReplayFireMask = (0 until LoadPipelineWidth).map(w => Mux(io.replay(w).fire, UIntToOH(s2_oldestSel(w).bits), 0.U)).reduce(_|_) 352e4f69d78Ssfencevma val loadCancelSelMask = VecInit((0 until LoadQueueReplaySize).map(i => { 353e4f69d78Ssfencevma needCancel(i) || loadReplayFireMask(i) 354e4f69d78Ssfencevma })).asUInt 355e4f69d78Ssfencevma val remCancelSelVec = VecInit(Seq.tabulate(LoadPipelineWidth)(rem => getRemBits(loadCancelSelMask)(rem))) 356e4f69d78Ssfencevma 357b9e121dfShappy-lx // l2 hint wakes up cache missed load 358b9e121dfShappy-lx // l2 will send GrantData in next 2/3 cycle, wake up the missed load early and sent them to load pipe, so them will hit the data in D channel or mshr in load S1 359b9e121dfShappy-lx val loadHintWakeMask = VecInit((0 until LoadQueueReplaySize).map(i => { 360b9e121dfShappy-lx allocated(i) && sleep(i) && blockByCacheMiss(i) && missMSHRId(i) === io.l2Hint.bits.sourceId && io.l2Hint.valid 361b9e121dfShappy-lx })).asUInt() 362b9e121dfShappy-lx // l2 will send 2 beats data in 2 cycles, so if data needed by this load is in first beat, select it this cycle, otherwise next cycle 363b9e121dfShappy-lx val loadHintSelMask = loadHintWakeMask & VecInit(dataInLastBeatReg.map(!_)).asUInt 364b9e121dfShappy-lx val remLoadHintSelMask = VecInit((0 until LoadPipelineWidth).map(rem => getRemBits(loadHintSelMask)(rem))) 365b9e121dfShappy-lx val hintSelValid = loadHintSelMask.orR 366b9e121dfShappy-lx 367b9e121dfShappy-lx // wake up cache missed load 368b9e121dfShappy-lx (0 until LoadQueueReplaySize).foreach(i => { 369b9e121dfShappy-lx when(loadHintWakeMask(i)) { 370b9e121dfShappy-lx blockByCacheMiss(i) := false.B 371b9e121dfShappy-lx creditUpdate(i) := 0.U 372b9e121dfShappy-lx } 373b9e121dfShappy-lx }) 374b9e121dfShappy-lx 375e4f69d78Ssfencevma // generate replay mask 376b9e121dfShappy-lx // replay select priority is given as follow 377b9e121dfShappy-lx // 1. hint wake up load 378b9e121dfShappy-lx // 2. higher priority load 379b9e121dfShappy-lx // 3. lower priority load 380f2e8d419Ssfencevma val loadHigherPriorityReplaySelMask = VecInit((0 until LoadQueueReplaySize).map(i => { 381b9e121dfShappy-lx val blocked = selBlocked(i) || blockByWaitStore(i) || blockByRARReject(i) || blockByRAWReject(i) || blockByOthers(i) || blockByForwardFail(i) || blockByCacheMiss(i) || blockByTlbMiss(i) 382b9e121dfShappy-lx val hasHigherPriority = cause(i)(LoadReplayCauses.dcacheMiss) || cause(i)(LoadReplayCauses.forwardFail) 383b9e121dfShappy-lx allocated(i) && sleep(i) && !blocked && !loadCancelSelMask(i) && hasHigherPriority 384e4f69d78Ssfencevma })).asUInt // use uint instead vec to reduce verilog lines 385f2e8d419Ssfencevma val loadLowerPriorityReplaySelMask = VecInit((0 until LoadQueueReplaySize).map(i => { 386b9e121dfShappy-lx val blocked = selBlocked(i) || blockByWaitStore(i) || blockByRARReject(i) || blockByRAWReject(i) || blockByOthers(i) || blockByForwardFail(i) || blockByCacheMiss(i) || blockByTlbMiss(i) 387b9e121dfShappy-lx val hasLowerPriority = !cause(i)(LoadReplayCauses.dcacheMiss) && !cause(i)(LoadReplayCauses.forwardFail) 388b9e121dfShappy-lx allocated(i) && sleep(i) && !blocked && !loadCancelSelMask(i) && hasLowerPriority 389e4f69d78Ssfencevma })).asUInt // use uint instead vec to reduce verilog lines 390b9e121dfShappy-lx val loadNormalReplaySelMask = loadLowerPriorityReplaySelMask | loadHigherPriorityReplaySelMask | loadHintSelMask 391f2e8d419Ssfencevma val remNormalReplaySelVec = VecInit((0 until LoadPipelineWidth).map(rem => getRemBits(loadNormalReplaySelMask)(rem))) 392b9e121dfShappy-lx val loadPriorityReplaySelMask = Mux(hintSelValid, loadHintSelMask, Mux(loadHigherPriorityReplaySelMask.orR, loadHigherPriorityReplaySelMask, loadLowerPriorityReplaySelMask)) 393f2e8d419Ssfencevma val remPriorityReplaySelVec = VecInit((0 until LoadPipelineWidth).map(rem => getRemBits(loadPriorityReplaySelMask)(rem))) 394f2e8d419Ssfencevma 395f2e8d419Ssfencevma /****************************************************************************************** 396f2e8d419Ssfencevma * WARNING: Make sure that OldestSelectStride must less than or equal stages of load unit.* 397f2e8d419Ssfencevma ****************************************************************************************** 398f2e8d419Ssfencevma */ 399f2e8d419Ssfencevma val OldestSelectStride = 4 400f2e8d419Ssfencevma val oldestPtrExt = (0 until OldestSelectStride).map(i => io.ldWbPtr + i.U) 401f2e8d419Ssfencevma val oldestMatchMaskVec = (0 until LoadQueueReplaySize).map(i => (0 until OldestSelectStride).map(j => loadNormalReplaySelMask(i) && uop(i).lqIdx === oldestPtrExt(j))) 402f2e8d419Ssfencevma val remOldsetMatchMaskVec = (0 until LoadPipelineWidth).map(rem => getRemSeq(oldestMatchMaskVec.map(_.take(1)))(rem)) 403f2e8d419Ssfencevma val remOlderMatchMaskVec = (0 until LoadPipelineWidth).map(rem => getRemSeq(oldestMatchMaskVec.map(_.drop(1)))(rem)) 404f2e8d419Ssfencevma val remOldestSelVec = VecInit(Seq.tabulate(LoadPipelineWidth)(rem => { 405f2e8d419Ssfencevma VecInit((0 until LoadQueueReplaySize / LoadPipelineWidth).map(i => { 406f2e8d419Ssfencevma Mux(VecInit(remOldsetMatchMaskVec(rem).map(_(0))).asUInt.orR, remOldsetMatchMaskVec(rem)(i)(0), remOlderMatchMaskVec(rem)(i).reduce(_|_)) 407f2e8d419Ssfencevma })).asUInt 408f2e8d419Ssfencevma })) 409b9e121dfShappy-lx val remOldestHintSelVec = remOldestSelVec.zip(remLoadHintSelMask).map { 410b9e121dfShappy-lx case(oldestVec, hintVec) => oldestVec & hintVec 411b9e121dfShappy-lx } 412e4f69d78Ssfencevma 413e4f69d78Ssfencevma // select oldest logic 414e4f69d78Ssfencevma s1_oldestSel := VecInit((0 until LoadPipelineWidth).map(rport => { 415e4f69d78Ssfencevma // select enqueue earlest inst 416f2e8d419Ssfencevma val ageOldest = AgeDetector(LoadQueueReplaySize / LoadPipelineWidth, remEnqSelVec(rport), remFreeSelVec(rport), remPriorityReplaySelVec(rport)) 417e4f69d78Ssfencevma assert(!(ageOldest.valid && PopCount(ageOldest.bits) > 1.U), "oldest index must be one-hot!") 418e4f69d78Ssfencevma val ageOldestValid = ageOldest.valid 419e4f69d78Ssfencevma val ageOldestIndex = OHToUInt(ageOldest.bits) 420e4f69d78Ssfencevma 421e4f69d78Ssfencevma // select program order oldest 422b9e121dfShappy-lx val issOldestValid = Mux(io.l2Hint.valid, remOldestHintSelVec(rport).orR, remOldestSelVec(rport).orR) 423b9e121dfShappy-lx val issOldestIndex = Mux(io.l2Hint.valid, OHToUInt(PriorityEncoderOH(remOldestHintSelVec(rport))), OHToUInt(PriorityEncoderOH(remOldestSelVec(rport)))) 424e4f69d78Ssfencevma 425e4f69d78Ssfencevma val oldest = Wire(Valid(UInt())) 426e4f69d78Ssfencevma oldest.valid := ageOldest.valid || issOldestValid 427e4f69d78Ssfencevma oldest.bits := Cat(Mux(issOldestValid, issOldestIndex, ageOldestIndex), rport.U(log2Ceil(LoadPipelineWidth).W)) 428e4f69d78Ssfencevma oldest 429e4f69d78Ssfencevma })) 430e4f69d78Ssfencevma 431e4f69d78Ssfencevma 432f2e8d419Ssfencevma // Replay port reorder 433f2e8d419Ssfencevma class BalanceEntry extends XSBundle { 434f2e8d419Ssfencevma val balance = Bool() 435f2e8d419Ssfencevma val index = UInt(log2Up(LoadQueueReplaySize).W) 436f2e8d419Ssfencevma val port = UInt(log2Up(LoadPipelineWidth).W) 437f2e8d419Ssfencevma } 438f2e8d419Ssfencevma 439f2e8d419Ssfencevma def balanceReOrder(sel: Seq[ValidIO[BalanceEntry]]): Seq[ValidIO[BalanceEntry]] = { 440f2e8d419Ssfencevma require(sel.length > 0) 441f2e8d419Ssfencevma val balancePick = ParallelPriorityMux(sel.map(x => (x.valid && x.bits.balance) -> x)) 442f2e8d419Ssfencevma val reorderSel = Wire(Vec(sel.length, ValidIO(new BalanceEntry))) 443f2e8d419Ssfencevma (0 until sel.length).map(i => 444f2e8d419Ssfencevma if (i == 0) { 445f2e8d419Ssfencevma when (balancePick.valid && balancePick.bits.balance) { 446f2e8d419Ssfencevma reorderSel(i) := balancePick 447f2e8d419Ssfencevma } .otherwise { 448f2e8d419Ssfencevma reorderSel(i) := sel(i) 449f2e8d419Ssfencevma } 450f2e8d419Ssfencevma } else { 451f2e8d419Ssfencevma when (balancePick.valid && balancePick.bits.balance && i.U === balancePick.bits.port) { 452f2e8d419Ssfencevma reorderSel(i) := sel(0) 453f2e8d419Ssfencevma } .otherwise { 454f2e8d419Ssfencevma reorderSel(i) := sel(i) 455f2e8d419Ssfencevma } 456f2e8d419Ssfencevma } 457f2e8d419Ssfencevma ) 458f2e8d419Ssfencevma reorderSel 459f2e8d419Ssfencevma } 460e4f69d78Ssfencevma 461e4f69d78Ssfencevma // stage2: send replay request to load unit 462e4f69d78Ssfencevma // replay cold down 463e4f69d78Ssfencevma val ColdDownCycles = 16 464e4f69d78Ssfencevma val coldCounter = RegInit(VecInit(List.fill(LoadPipelineWidth)(0.U(log2Up(ColdDownCycles).W)))) 465e4f69d78Ssfencevma val ColdDownThreshold = Wire(UInt(log2Up(ColdDownCycles).W)) 466e4f69d78Ssfencevma ColdDownThreshold := Constantin.createRecord("ColdDownThreshold_"+p(XSCoreParamsKey).HartId.toString(), initValue = 12.U) 467e4f69d78Ssfencevma assert(ColdDownCycles.U > ColdDownThreshold, "ColdDownCycles must great than ColdDownThreshold!") 468e4f69d78Ssfencevma 469e4f69d78Ssfencevma def replayCanFire(i: Int) = coldCounter(i) >= 0.U && coldCounter(i) < ColdDownThreshold 470e4f69d78Ssfencevma def coldDownNow(i: Int) = coldCounter(i) >= ColdDownThreshold 471e4f69d78Ssfencevma 472f2e8d419Ssfencevma val s1_balanceOldestSelExt = (0 until LoadPipelineWidth).map(i => { 473f2e8d419Ssfencevma val wrapper = Wire(Valid(new BalanceEntry)) 474f2e8d419Ssfencevma wrapper.valid := s1_oldestSel(i).valid 475f2e8d419Ssfencevma wrapper.bits.balance := cause(s1_oldestSel(i).bits)(LoadReplayCauses.bankConflict) 476f2e8d419Ssfencevma wrapper.bits.index := s1_oldestSel(i).bits 477f2e8d419Ssfencevma wrapper.bits.port := i.U 478f2e8d419Ssfencevma wrapper 479f2e8d419Ssfencevma }) 480f2e8d419Ssfencevma val s1_balanceOldestSel = balanceReOrder(s1_balanceOldestSelExt) 481f2e8d419Ssfencevma (0 until LoadPipelineWidth).map(w => { 482f2e8d419Ssfencevma vaddrModule.io.raddr(w) := s1_balanceOldestSel(w).bits.index 483f2e8d419Ssfencevma }) 484f2e8d419Ssfencevma 485e4f69d78Ssfencevma for (i <- 0 until LoadPipelineWidth) { 486f2e8d419Ssfencevma val s2_replayIdx = RegNext(s1_balanceOldestSel(i).bits.index) 487f2e8d419Ssfencevma val s2_replayUop = uop(s2_replayIdx) 488f2e8d419Ssfencevma val s2_replayMSHRId = missMSHRId(s2_replayIdx) 489b9e121dfShappy-lx val s2_replacementUpdated = replacementUpdated(s2_replayIdx) 490f2e8d419Ssfencevma val s2_replayCauses = cause(s2_replayIdx) 491f2e8d419Ssfencevma val s2_replayCarry = replayCarryReg(s2_replayIdx) 492f2e8d419Ssfencevma val s2_replayCacheMissReplay = trueCacheMissReplay(s2_replayIdx) 493e4f69d78Ssfencevma val cancelReplay = s2_replayUop.robIdx.needFlush(io.redirect) 494e4f69d78Ssfencevma 495f2e8d419Ssfencevma val s2_loadCancelSelMask = RegNext(loadCancelSelMask) 496f2e8d419Ssfencevma s2_oldestSel(i).valid := RegNext(s1_balanceOldestSel(i).valid) && !s2_loadCancelSelMask(s2_replayIdx) 497f2e8d419Ssfencevma s2_oldestSel(i).bits := s2_replayIdx 498e4f69d78Ssfencevma 499f2e8d419Ssfencevma io.replay(i).valid := s2_oldestSel(i).valid && !cancelReplay && replayCanFire(i) 500e4f69d78Ssfencevma io.replay(i).bits := DontCare 501e4f69d78Ssfencevma io.replay(i).bits.uop := s2_replayUop 502e4f69d78Ssfencevma io.replay(i).bits.vaddr := vaddrModule.io.rdata(i) 503e4f69d78Ssfencevma io.replay(i).bits.isFirstIssue := false.B 504e4f69d78Ssfencevma io.replay(i).bits.isLoadReplay := true.B 505e4f69d78Ssfencevma io.replay(i).bits.replayCarry := s2_replayCarry 506e4f69d78Ssfencevma io.replay(i).bits.mshrid := s2_replayMSHRId 507b9e121dfShappy-lx io.replay(i).bits.replacementUpdated := s2_replacementUpdated 508e4f69d78Ssfencevma io.replay(i).bits.forward_tlDchannel := s2_replayCauses(LoadReplayCauses.dcacheMiss) 509e4f69d78Ssfencevma io.replay(i).bits.sleepIndex := s2_oldestSel(i).bits 510e4f69d78Ssfencevma 511e4f69d78Ssfencevma when (io.replay(i).fire) { 512e4f69d78Ssfencevma sleep(s2_oldestSel(i).bits) := false.B 513e4f69d78Ssfencevma assert(allocated(s2_oldestSel(i).bits), s"LoadQueueReplay: why replay an invalid entry ${s2_oldestSel(i).bits} ?\n") 514e4f69d78Ssfencevma } 515e4f69d78Ssfencevma } 516e4f69d78Ssfencevma 517e4f69d78Ssfencevma // update cold counter 518e4f69d78Ssfencevma val lastReplay = RegNext(VecInit(io.replay.map(_.fire))) 519e4f69d78Ssfencevma for (i <- 0 until LoadPipelineWidth) { 520e4f69d78Ssfencevma when (lastReplay(i) && io.replay(i).fire) { 521e4f69d78Ssfencevma coldCounter(i) := coldCounter(i) + 1.U 522e4f69d78Ssfencevma } .elsewhen (coldDownNow(i)) { 523e4f69d78Ssfencevma coldCounter(i) := coldCounter(i) + 1.U 524e4f69d78Ssfencevma } .otherwise { 525e4f69d78Ssfencevma coldCounter(i) := 0.U 526e4f69d78Ssfencevma } 527e4f69d78Ssfencevma } 528e4f69d78Ssfencevma 529e4f69d78Ssfencevma when(io.refill.valid) { 530e4f69d78Ssfencevma XSDebug("miss resp: paddr:0x%x data %x\n", io.refill.bits.addr, io.refill.bits.data) 531e4f69d78Ssfencevma } 532e4f69d78Ssfencevma 533e4f69d78Ssfencevma // LoadQueueReplay deallocate 534e4f69d78Ssfencevma val freeMaskVec = Wire(Vec(LoadQueueReplaySize, Bool())) 535e4f69d78Ssfencevma 536e4f69d78Ssfencevma // init 537e4f69d78Ssfencevma freeMaskVec.map(e => e := false.B) 538e4f69d78Ssfencevma 539e4f69d78Ssfencevma // Allocate logic 540e4f69d78Ssfencevma val enqValidVec = Wire(Vec(LoadPipelineWidth, Bool())) 541e4f69d78Ssfencevma val enqIndexVec = Wire(Vec(LoadPipelineWidth, UInt())) 542e4f69d78Ssfencevma 543e4f69d78Ssfencevma val newEnqueue = (0 until LoadPipelineWidth).map(i => { 544e4f69d78Ssfencevma needEnqueue(i) && !io.enq(i).bits.isLoadReplay 545e4f69d78Ssfencevma }) 546e4f69d78Ssfencevma 547e4f69d78Ssfencevma for ((enq, w) <- io.enq.zipWithIndex) { 548e4f69d78Ssfencevma vaddrModule.io.wen(w) := false.B 549e4f69d78Ssfencevma freeList.io.doAllocate(w) := false.B 550e4f69d78Ssfencevma 551e4f69d78Ssfencevma freeList.io.allocateReq(w) := newEnqueue(w) 552e4f69d78Ssfencevma 553e4f69d78Ssfencevma // Allocated ready 554*bd65812fSsfencevma enqValidVec(w) := freeList.io.canAllocate(w) 555*bd65812fSsfencevma enqIndexVec(w) := Mux(enq.bits.isLoadReplay, enq.bits.sleepIndex, freeList.io.allocateSlot(w)) 556e4f69d78Ssfencevma selectIndexOH(w) := UIntToOH(enqIndexVec(w)) 557e4f69d78Ssfencevma enq.ready := Mux(enq.bits.isLoadReplay, true.B, enqValidVec(w)) 558e4f69d78Ssfencevma 559e4f69d78Ssfencevma val enqIndex = enqIndexVec(w) 560e4f69d78Ssfencevma when (needEnqueue(w) && enq.ready) { 561e4f69d78Ssfencevma 562e4f69d78Ssfencevma val debug_robIdx = enq.bits.uop.robIdx.asUInt 563e4f69d78Ssfencevma XSError(allocated(enqIndex) && !enq.bits.isLoadReplay, p"LoadQueueReplay: can not accept more load, check: ldu $w, robIdx $debug_robIdx!") 564e4f69d78Ssfencevma XSError(hasExceptions(w), p"LoadQueueReplay: The instruction has exception, it can not be replay, check: ldu $w, robIdx $debug_robIdx!") 565e4f69d78Ssfencevma 566e4f69d78Ssfencevma freeList.io.doAllocate(w) := !enq.bits.isLoadReplay 567e4f69d78Ssfencevma 568e4f69d78Ssfencevma // Allocate new entry 569e4f69d78Ssfencevma allocated(enqIndex) := true.B 570e4f69d78Ssfencevma sleep(enqIndex) := true.B 571e4f69d78Ssfencevma uop(enqIndex) := enq.bits.uop 572e4f69d78Ssfencevma 573e4f69d78Ssfencevma vaddrModule.io.wen(w) := true.B 574e4f69d78Ssfencevma vaddrModule.io.waddr(w) := enqIndex 575e4f69d78Ssfencevma vaddrModule.io.wdata(w) := enq.bits.vaddr 576d2b20d1aSTang Haojin debug_vaddr(enqIndex) := enq.bits.vaddr 577e4f69d78Ssfencevma 578e4f69d78Ssfencevma /** 579e4f69d78Ssfencevma * used for feedback and replay 580e4f69d78Ssfencevma */ 581e4f69d78Ssfencevma // set flags 582e4f69d78Ssfencevma val replayInfo = enq.bits.replayInfo 583e4f69d78Ssfencevma val dataInLastBeat = replayInfo.dataInLastBeat 584e4f69d78Ssfencevma cause(enqIndex) := replayInfo.cause.asUInt 585e4f69d78Ssfencevma 586e4f69d78Ssfencevma // update credit 587e4f69d78Ssfencevma val blockCyclesTlbPtr = blockPtrTlb(enqIndex) 588e4f69d78Ssfencevma val blockCyclesCachePtr = blockPtrCache(enqIndex) 589e4f69d78Ssfencevma val blockCyclesOtherPtr = blockPtrOthers(enqIndex) 590e4f69d78Ssfencevma creditUpdate(enqIndex) := Mux(replayInfo.cause(LoadReplayCauses.tlbMiss), blockCyclesTlb(blockCyclesTlbPtr), 591e4f69d78Ssfencevma Mux(replayInfo.cause(LoadReplayCauses.dcacheMiss), blockCyclesCache(blockCyclesCachePtr) + dataInLastBeat, blockCyclesOthers(blockCyclesOtherPtr))) 592e4f69d78Ssfencevma 593e4f69d78Ssfencevma // init 594e4f69d78Ssfencevma blockByTlbMiss(enqIndex) := false.B 595e4f69d78Ssfencevma blockByWaitStore(enqIndex) := false.B 596e4f69d78Ssfencevma blockByForwardFail(enqIndex) := false.B 597e4f69d78Ssfencevma blockByCacheMiss(enqIndex) := false.B 598f2e8d419Ssfencevma blockByRARReject(enqIndex) := false.B 599f2e8d419Ssfencevma blockByRAWReject(enqIndex) := false.B 600e4f69d78Ssfencevma blockByOthers(enqIndex) := false.B 601e4f69d78Ssfencevma 602e4f69d78Ssfencevma // update block pointer 603f2e8d419Ssfencevma when (replayInfo.cause(LoadReplayCauses.dcacheReplay)) { 604f2e8d419Ssfencevma // normal case: dcache replay 605e4f69d78Ssfencevma blockByOthers(enqIndex) := true.B 606e4f69d78Ssfencevma blockPtrOthers(enqIndex) := Mux(blockPtrOthers(enqIndex) === 3.U(2.W), blockPtrOthers(enqIndex), blockPtrOthers(enqIndex) + 1.U(2.W)) 607e4f69d78Ssfencevma } .elsewhen (replayInfo.cause(LoadReplayCauses.bankConflict) || replayInfo.cause(LoadReplayCauses.schedError)) { 608e4f69d78Ssfencevma // normal case: bank conflict or schedule error 609e4f69d78Ssfencevma // can replay next cycle 610e4f69d78Ssfencevma creditUpdate(enqIndex) := 0.U 611e4f69d78Ssfencevma blockByOthers(enqIndex) := false.B 612e4f69d78Ssfencevma } 613e4f69d78Ssfencevma 614e4f69d78Ssfencevma // special case: tlb miss 615e4f69d78Ssfencevma when (replayInfo.cause(LoadReplayCauses.tlbMiss)) { 616e4f69d78Ssfencevma blockByTlbMiss(enqIndex) := true.B 617e4f69d78Ssfencevma blockPtrTlb(enqIndex) := Mux(blockPtrTlb(enqIndex) === 3.U(2.W), blockPtrTlb(enqIndex), blockPtrTlb(enqIndex) + 1.U(2.W)) 618e4f69d78Ssfencevma } 619e4f69d78Ssfencevma 620e4f69d78Ssfencevma // special case: dcache miss 621b9e121dfShappy-lx when (replayInfo.cause(LoadReplayCauses.dcacheMiss) && enq.bits.handledByMSHR) { 622e4f69d78Ssfencevma blockByCacheMiss(enqIndex) := !replayInfo.canForwardFullData && // dcache miss 623b9e121dfShappy-lx !(io.refill.valid && io.refill.bits.id === replayInfo.missMSHRId) // no refill in this cycle 624b9e121dfShappy-lx 625e4f69d78Ssfencevma blockPtrCache(enqIndex) := Mux(blockPtrCache(enqIndex) === 3.U(2.W), blockPtrCache(enqIndex), blockPtrCache(enqIndex) + 1.U(2.W)) 626e4f69d78Ssfencevma } 627e4f69d78Ssfencevma 628e4f69d78Ssfencevma // special case: st-ld violation 629e4f69d78Ssfencevma when (replayInfo.cause(LoadReplayCauses.waitStore)) { 630e4f69d78Ssfencevma blockByWaitStore(enqIndex) := true.B 631e4f69d78Ssfencevma blockSqIdx(enqIndex) := replayInfo.addrInvalidSqIdx 632e4f69d78Ssfencevma blockPtrOthers(enqIndex) := Mux(blockPtrOthers(enqIndex) === 3.U(2.W), blockPtrOthers(enqIndex), blockPtrOthers(enqIndex) + 1.U(2.W)) 633e4f69d78Ssfencevma } 634e4f69d78Ssfencevma 635e4f69d78Ssfencevma // special case: data forward fail 636e4f69d78Ssfencevma when (replayInfo.cause(LoadReplayCauses.forwardFail)) { 637e4f69d78Ssfencevma blockByForwardFail(enqIndex) := true.B 638e4f69d78Ssfencevma blockSqIdx(enqIndex) := replayInfo.dataInvalidSqIdx 639e4f69d78Ssfencevma blockPtrOthers(enqIndex) := Mux(blockPtrOthers(enqIndex) === 3.U(2.W), blockPtrOthers(enqIndex), blockPtrOthers(enqIndex) + 1.U(2.W)) 640e4f69d78Ssfencevma } 641e4f69d78Ssfencevma 642f2e8d419Ssfencevma // special case: rar reject 643f2e8d419Ssfencevma when (replayInfo.cause(LoadReplayCauses.rarReject)) { 644f2e8d419Ssfencevma blockByRARReject(enqIndex) := true.B 645f2e8d419Ssfencevma blockPtrOthers(enqIndex) := Mux(blockPtrOthers(enqIndex) === 3.U(2.W), blockPtrOthers(enqIndex), blockPtrOthers(enqIndex) + 1.U(2.W)) 646f2e8d419Ssfencevma } 647f2e8d419Ssfencevma 648f2e8d419Ssfencevma // special case: raw reject 649f2e8d419Ssfencevma when (replayInfo.cause(LoadReplayCauses.rawReject)) { 650f2e8d419Ssfencevma blockByRAWReject(enqIndex) := true.B 651f2e8d419Ssfencevma blockPtrOthers(enqIndex) := Mux(blockPtrOthers(enqIndex) === 3.U(2.W), blockPtrOthers(enqIndex), blockPtrOthers(enqIndex) + 1.U(2.W)) 652f2e8d419Ssfencevma } 653f2e8d419Ssfencevma 654b9e121dfShappy-lx // extra info 655e4f69d78Ssfencevma replayCarryReg(enqIndex) := replayInfo.replayCarry 656b9e121dfShappy-lx replacementUpdated(enqIndex) := enq.bits.replacementUpdated 657b9e121dfShappy-lx // update missMSHRId only when the load has already been handled by mshr 658b9e121dfShappy-lx when(enq.bits.handledByMSHR) { 659e4f69d78Ssfencevma missMSHRId(enqIndex) := replayInfo.missMSHRId 660e4f69d78Ssfencevma } 661b9e121dfShappy-lx dataInLastBeatReg(enqIndex) := dataInLastBeat 662b9e121dfShappy-lx } 663e4f69d78Ssfencevma 664e4f69d78Ssfencevma // 665e4f69d78Ssfencevma val sleepIndex = enq.bits.sleepIndex 666e4f69d78Ssfencevma when (enq.valid && enq.bits.isLoadReplay) { 667e4f69d78Ssfencevma when (!needReplay(w) || hasExceptions(w)) { 668e4f69d78Ssfencevma allocated(sleepIndex) := false.B 669e4f69d78Ssfencevma freeMaskVec(sleepIndex) := true.B 670e4f69d78Ssfencevma } .otherwise { 671e4f69d78Ssfencevma sleep(sleepIndex) := true.B 672e4f69d78Ssfencevma } 673e4f69d78Ssfencevma } 674e4f69d78Ssfencevma } 675e4f69d78Ssfencevma 676e4f69d78Ssfencevma // misprediction recovery / exception redirect 677e4f69d78Ssfencevma for (i <- 0 until LoadQueueReplaySize) { 678e4f69d78Ssfencevma needCancel(i) := uop(i).robIdx.needFlush(io.redirect) && allocated(i) 679e4f69d78Ssfencevma when (needCancel(i)) { 680e4f69d78Ssfencevma allocated(i) := false.B 681e4f69d78Ssfencevma freeMaskVec(i) := true.B 682e4f69d78Ssfencevma } 683e4f69d78Ssfencevma } 684e4f69d78Ssfencevma 685e4f69d78Ssfencevma freeList.io.free := freeMaskVec.asUInt 686e4f69d78Ssfencevma 687e4f69d78Ssfencevma io.lqFull := lqFull 688e4f69d78Ssfencevma 689d2b20d1aSTang Haojin // Topdown 690d2b20d1aSTang Haojin val sourceVaddr = WireInit(0.U.asTypeOf(new Valid(UInt(VAddrBits.W)))) 691d2b20d1aSTang Haojin 692d2b20d1aSTang Haojin ExcitingUtils.addSink(sourceVaddr, s"rob_head_vaddr_${coreParams.HartId}", ExcitingUtils.Perf) 693d2b20d1aSTang Haojin 694d2b20d1aSTang Haojin val uop_wrapper = Wire(Vec(LoadQueueReplaySize, new XSBundleWithMicroOp)) 695d2b20d1aSTang Haojin (uop_wrapper.zipWithIndex).foreach { 696d2b20d1aSTang Haojin case (u, i) => { 697d2b20d1aSTang Haojin u.uop := uop(i) 698d2b20d1aSTang Haojin } 699d2b20d1aSTang Haojin } 700d2b20d1aSTang Haojin val lq_match_vec = (debug_vaddr.zip(allocated)).map{case(va, alloc) => alloc && (va === sourceVaddr.bits)} 701d2b20d1aSTang Haojin val rob_head_lq_match = ParallelOperation(lq_match_vec.zip(uop_wrapper), (a: Tuple2[Bool, XSBundleWithMicroOp], b: Tuple2[Bool, XSBundleWithMicroOp]) => { 702d2b20d1aSTang Haojin val (a_v, a_uop) = (a._1, a._2) 703d2b20d1aSTang Haojin val (b_v, b_uop) = (b._1, b._2) 704d2b20d1aSTang Haojin 705d2b20d1aSTang Haojin val res = Mux(a_v && b_v, Mux(isAfter(a_uop.uop.robIdx, b_uop.uop.robIdx), b_uop, a_uop), 706d2b20d1aSTang Haojin Mux(a_v, a_uop, 707d2b20d1aSTang Haojin Mux(b_v, b_uop, 708d2b20d1aSTang Haojin a_uop))) 709d2b20d1aSTang Haojin (a_v || b_v, res) 710d2b20d1aSTang Haojin }) 711d2b20d1aSTang Haojin 712d2b20d1aSTang Haojin val lq_match_bits = rob_head_lq_match._2.uop 713d2b20d1aSTang Haojin val lq_match = rob_head_lq_match._1 && sourceVaddr.valid 714d2b20d1aSTang Haojin val lq_match_idx = lq_match_bits.lqIdx.value 715d2b20d1aSTang Haojin 716d2b20d1aSTang Haojin val rob_head_tlb_miss = lq_match && cause(lq_match_idx)(LoadReplayCauses.tlbMiss) 717d2b20d1aSTang Haojin val rob_head_sched_error = lq_match && cause(lq_match_idx)(LoadReplayCauses.schedError) 718d2b20d1aSTang Haojin val rob_head_wait_store = lq_match && cause(lq_match_idx)(LoadReplayCauses.waitStore) 719d2b20d1aSTang Haojin val rob_head_confilct_replay = lq_match && cause(lq_match_idx)(LoadReplayCauses.bankConflict) 720d2b20d1aSTang Haojin val rob_head_forward_fail = lq_match && cause(lq_match_idx)(LoadReplayCauses.forwardFail) 721d2b20d1aSTang Haojin val rob_head_mshrfull_replay = lq_match && cause(lq_match_idx)(LoadReplayCauses.dcacheReplay) 722d2b20d1aSTang Haojin val rob_head_dcache_miss = lq_match && cause(lq_match_idx)(LoadReplayCauses.dcacheMiss) 723d2b20d1aSTang Haojin val rob_head_rar_reject = lq_match && cause(lq_match_idx)(LoadReplayCauses.rarReject) 724d2b20d1aSTang Haojin val rob_head_raw_reject = lq_match && cause(lq_match_idx)(LoadReplayCauses.rawReject) 725d2b20d1aSTang Haojin val rob_head_other_replay = lq_match && (rob_head_rar_reject || rob_head_raw_reject || rob_head_forward_fail) 726d2b20d1aSTang Haojin 727d2b20d1aSTang Haojin val rob_head_vio_replay = rob_head_sched_error || rob_head_wait_store 728d2b20d1aSTang Haojin 729d2b20d1aSTang Haojin val rob_head_miss_in_dtlb = WireInit(false.B) 730d2b20d1aSTang Haojin ExcitingUtils.addSink(rob_head_miss_in_dtlb, s"miss_in_dtlb_${coreParams.HartId}", ExcitingUtils.Perf) 731d2b20d1aSTang Haojin ExcitingUtils.addSource(rob_head_tlb_miss && !rob_head_miss_in_dtlb, s"load_tlb_replay_stall_${coreParams.HartId}", ExcitingUtils.Perf, true) 732d2b20d1aSTang Haojin ExcitingUtils.addSource(rob_head_tlb_miss && rob_head_miss_in_dtlb, s"load_tlb_miss_stall_${coreParams.HartId}", ExcitingUtils.Perf, true) 733d2b20d1aSTang Haojin ExcitingUtils.addSource(rob_head_vio_replay, s"load_vio_replay_stall_${coreParams.HartId}", ExcitingUtils.Perf, true) 734d2b20d1aSTang Haojin ExcitingUtils.addSource(rob_head_mshrfull_replay, s"load_mshr_replay_stall_${coreParams.HartId}", ExcitingUtils.Perf, true) 735d2b20d1aSTang Haojin // ExcitingUtils.addSource(rob_head_confilct_replay, s"load_l1_cache_stall_with_bank_conflict_${coreParams.HartId}", ExcitingUtils.Perf, true) 736d2b20d1aSTang Haojin ExcitingUtils.addSource(rob_head_other_replay, s"rob_head_other_replay_${coreParams.HartId}", ExcitingUtils.Perf, true) 737d2b20d1aSTang Haojin val perfValidCount = RegNext(PopCount(allocated)) 738d2b20d1aSTang Haojin 739e4f69d78Ssfencevma // perf cnt 740e4f69d78Ssfencevma val enqCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay)) 741e4f69d78Ssfencevma val deqCount = PopCount(io.replay.map(_.fire)) 742e4f69d78Ssfencevma val deqBlockCount = PopCount(io.replay.map(r => r.valid && !r.ready)) 743e4f69d78Ssfencevma val replayTlbMissCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.replayInfo.cause(LoadReplayCauses.tlbMiss))) 744e4f69d78Ssfencevma val replayWaitStoreCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.replayInfo.cause(LoadReplayCauses.waitStore))) 745e4f69d78Ssfencevma val replaySchedErrorCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.replayInfo.cause(LoadReplayCauses.schedError))) 746f2e8d419Ssfencevma val replayRARRejectCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.replayInfo.cause(LoadReplayCauses.rarReject))) 747f2e8d419Ssfencevma val replayRAWRejectCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.replayInfo.cause(LoadReplayCauses.rawReject))) 748e4f69d78Ssfencevma val replayBankConflictCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.replayInfo.cause(LoadReplayCauses.bankConflict))) 749e4f69d78Ssfencevma val replayDCacheReplayCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.replayInfo.cause(LoadReplayCauses.dcacheReplay))) 750e4f69d78Ssfencevma val replayForwardFailCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.replayInfo.cause(LoadReplayCauses.forwardFail))) 751e4f69d78Ssfencevma val replayDCacheMissCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.replayInfo.cause(LoadReplayCauses.dcacheMiss))) 752e4f69d78Ssfencevma XSPerfAccumulate("enq", enqCount) 753e4f69d78Ssfencevma XSPerfAccumulate("deq", deqCount) 754e4f69d78Ssfencevma XSPerfAccumulate("deq_block", deqBlockCount) 755e4f69d78Ssfencevma XSPerfAccumulate("replay_full", io.lqFull) 756f2e8d419Ssfencevma XSPerfAccumulate("replay_rar_reject", replayRARRejectCount) 757f2e8d419Ssfencevma XSPerfAccumulate("replay_raw_reject", replayRAWRejectCount) 758e4f69d78Ssfencevma XSPerfAccumulate("replay_sched_error", replaySchedErrorCount) 759e4f69d78Ssfencevma XSPerfAccumulate("replay_wait_store", replayWaitStoreCount) 760e4f69d78Ssfencevma XSPerfAccumulate("replay_tlb_miss", replayTlbMissCount) 761e4f69d78Ssfencevma XSPerfAccumulate("replay_bank_conflict", replayBankConflictCount) 762e4f69d78Ssfencevma XSPerfAccumulate("replay_dcache_replay", replayDCacheReplayCount) 763e4f69d78Ssfencevma XSPerfAccumulate("replay_forward_fail", replayForwardFailCount) 764e4f69d78Ssfencevma XSPerfAccumulate("replay_dcache_miss", replayDCacheMissCount) 765b9e121dfShappy-lx XSPerfAccumulate("replay_hint_wakeup", hintSelValid) 766e4f69d78Ssfencevma 767e4f69d78Ssfencevma val perfEvents: Seq[(String, UInt)] = Seq( 768e4f69d78Ssfencevma ("enq", enqCount), 769e4f69d78Ssfencevma ("deq", deqCount), 770e4f69d78Ssfencevma ("deq_block", deqBlockCount), 771e4f69d78Ssfencevma ("replay_full", io.lqFull), 772f2e8d419Ssfencevma ("replay_rar_reject", replayRARRejectCount), 773f2e8d419Ssfencevma ("replay_raw_reject", replayRAWRejectCount), 774e4f69d78Ssfencevma ("replay_advance_sched", replaySchedErrorCount), 775e4f69d78Ssfencevma ("replay_wait_store", replayWaitStoreCount), 776e4f69d78Ssfencevma ("replay_tlb_miss", replayTlbMissCount), 777e4f69d78Ssfencevma ("replay_bank_conflict", replayBankConflictCount), 778e4f69d78Ssfencevma ("replay_dcache_replay", replayDCacheReplayCount), 779e4f69d78Ssfencevma ("replay_forward_fail", replayForwardFailCount), 780e4f69d78Ssfencevma ("replay_dcache_miss", replayDCacheMissCount), 781e4f69d78Ssfencevma ) 782e4f69d78Ssfencevma generatePerfEvent() 783e4f69d78Ssfencevma // end 784e4f69d78Ssfencevma} 785