1e4f69d78Ssfencevma/*************************************************************************************** 2e4f69d78Ssfencevma* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3e4f69d78Ssfencevma* Copyright (c) 2020-2021 Peng Cheng Laboratory 4e4f69d78Ssfencevma* 5e4f69d78Ssfencevma* XiangShan is licensed under Mulan PSL v2. 6e4f69d78Ssfencevma* You can use this software according to the terms and conditions of the Mulan PSL v2. 7e4f69d78Ssfencevma* You may obtain a copy of Mulan PSL v2 at: 8e4f69d78Ssfencevma* http://license.coscl.org.cn/MulanPSL2 9e4f69d78Ssfencevma* 10e4f69d78Ssfencevma* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11e4f69d78Ssfencevma* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12e4f69d78Ssfencevma* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13e4f69d78Ssfencevma* 14e4f69d78Ssfencevma* See the Mulan PSL v2 for more details. 15e4f69d78Ssfencevma***************************************************************************************/ 16e4f69d78Ssfencevmapackage xiangshan.mem 17e4f69d78Ssfencevma 18e4f69d78Ssfencevmaimport chisel3._ 19e4f69d78Ssfencevmaimport chisel3.util._ 208891a219SYinan Xuimport org.chipsalliance.cde.config._ 21e4f69d78Ssfencevmaimport xiangshan._ 22870f462dSXuan Huimport xiangshan.backend.rob.{RobLsqIO, RobPtr} 23e4f69d78Ssfencevmaimport xiangshan.cache._ 24e4f69d78Ssfencevmaimport xiangshan.backend.fu.fpu.FPU 25870f462dSXuan Huimport xiangshan.backend.fu.FuConfig._ 26e4f69d78Ssfencevmaimport xiangshan.cache._ 27185e6164SHaoyuan Fengimport xiangshan.cache.mmu._ 28e4f69d78Ssfencevmaimport xiangshan.frontend.FtqPtr 29e4f69d78Ssfencevmaimport xiangshan.ExceptionNO._ 3004665835SMaxpicca-Liimport xiangshan.cache.wpu.ReplayCarry 31e4f69d78Ssfencevmaimport xiangshan.mem.mdp._ 32e4f69d78Ssfencevmaimport utils._ 33e4f69d78Ssfencevmaimport utility._ 34870f462dSXuan Huimport xiangshan.backend.Bundles.{DynInst, MemExuOutput} 35*375ed6a9Sweiding liuimport math._ 36e4f69d78Ssfencevma 37e4f69d78Ssfencevmaobject LoadReplayCauses { 38e4f69d78Ssfencevma // these causes have priority, lower coding has higher priority. 39e4f69d78Ssfencevma // when load replay happens, load unit will select highest priority 40e4f69d78Ssfencevma // from replay causes vector 41e4f69d78Ssfencevma 42e4f69d78Ssfencevma /* 43e4f69d78Ssfencevma * Warning: 44e4f69d78Ssfencevma * ************************************************************ 45e4f69d78Ssfencevma * * Don't change the priority. If the priority is changed, * 46e4f69d78Ssfencevma * * deadlock may occur. If you really need to change or * 47e4f69d78Ssfencevma * * add priority, please ensure that no deadlock will occur. * 48e4f69d78Ssfencevma * ************************************************************ 49e4f69d78Ssfencevma * 50e4f69d78Ssfencevma */ 51e4f69d78Ssfencevma // st-ld violation re-execute check 52e50f3145Ssfencevma val C_MA = 0 53e50f3145Ssfencevma // tlb miss check 54e50f3145Ssfencevma val C_TM = 1 55e4f69d78Ssfencevma // store-to-load-forwarding check 56e50f3145Ssfencevma val C_FF = 2 57e4f69d78Ssfencevma // dcache replay check 58e50f3145Ssfencevma val C_DR = 3 59e4f69d78Ssfencevma // dcache miss check 60e50f3145Ssfencevma val C_DM = 4 61e50f3145Ssfencevma // wpu predict fail 62e50f3145Ssfencevma val C_WF = 5 6314a67055Ssfencevma // dcache bank conflict check 6414a67055Ssfencevma val C_BC = 6 65f2e8d419Ssfencevma // RAR queue accept check 6614a67055Ssfencevma val C_RAR = 7 67f2e8d419Ssfencevma // RAW queue accept check 6814a67055Ssfencevma val C_RAW = 8 69e50f3145Ssfencevma // st-ld violation 70e50f3145Ssfencevma val C_NK = 9 71e4f69d78Ssfencevma // total causes 72e50f3145Ssfencevma val allCauses = 10 73e4f69d78Ssfencevma} 74e4f69d78Ssfencevma 75*375ed6a9Sweiding liuclass VecReplayInfo(implicit p: Parameters) extends XSBundle with HasVLSUParameters { 76*375ed6a9Sweiding liu val isvec = Bool() 77*375ed6a9Sweiding liu val isLastElem = Bool() 78*375ed6a9Sweiding liu val is128bit = Bool() 79*375ed6a9Sweiding liu val uop_unit_stride_fof = Bool() 80*375ed6a9Sweiding liu val usSecondInv = Bool() 81*375ed6a9Sweiding liu val elemIdx = UInt(elemIdxBits.W) 82*375ed6a9Sweiding liu val alignedType = UInt(alignTypeBits.W) 83*375ed6a9Sweiding liu val mbIndex = UInt(max(vlmBindexBits, vsmBindexBits).W) 84*375ed6a9Sweiding liu val reg_offset = UInt(vOffsetBits.W) 85*375ed6a9Sweiding liu val vecActive = Bool() 86*375ed6a9Sweiding liu val is_first_ele = Bool() 87*375ed6a9Sweiding liu val mask = UInt((VLEN/8).W) 88*375ed6a9Sweiding liu} 89*375ed6a9Sweiding liu 90e4f69d78Ssfencevmaclass AgeDetector(numEntries: Int, numEnq: Int, regOut: Boolean = true)(implicit p: Parameters) extends XSModule { 91e4f69d78Ssfencevma val io = IO(new Bundle { 92e4f69d78Ssfencevma // NOTE: deq and enq may come at the same cycle. 93e4f69d78Ssfencevma val enq = Vec(numEnq, Input(UInt(numEntries.W))) 94e4f69d78Ssfencevma val deq = Input(UInt(numEntries.W)) 95e4f69d78Ssfencevma val ready = Input(UInt(numEntries.W)) 96e4f69d78Ssfencevma val out = Output(UInt(numEntries.W)) 97e4f69d78Ssfencevma }) 98e4f69d78Ssfencevma 99e4f69d78Ssfencevma // age(i)(j): entry i enters queue before entry j 100e4f69d78Ssfencevma val age = Seq.fill(numEntries)(Seq.fill(numEntries)(RegInit(false.B))) 101e4f69d78Ssfencevma val nextAge = Seq.fill(numEntries)(Seq.fill(numEntries)(Wire(Bool()))) 102e4f69d78Ssfencevma 103e4f69d78Ssfencevma // to reduce reg usage, only use upper matrix 104e4f69d78Ssfencevma def get_age(row: Int, col: Int): Bool = if (row <= col) age(row)(col) else !age(col)(row) 105e4f69d78Ssfencevma def get_next_age(row: Int, col: Int): Bool = if (row <= col) nextAge(row)(col) else !nextAge(col)(row) 106e4f69d78Ssfencevma def isFlushed(i: Int): Bool = io.deq(i) 107e4f69d78Ssfencevma def isEnqueued(i: Int, numPorts: Int = -1): Bool = { 108e4f69d78Ssfencevma val takePorts = if (numPorts == -1) io.enq.length else numPorts 109e4f69d78Ssfencevma takePorts match { 110e4f69d78Ssfencevma case 0 => false.B 111e4f69d78Ssfencevma case 1 => io.enq.head(i) && !isFlushed(i) 112e4f69d78Ssfencevma case n => VecInit(io.enq.take(n).map(_(i))).asUInt.orR && !isFlushed(i) 113e4f69d78Ssfencevma } 114e4f69d78Ssfencevma } 115e4f69d78Ssfencevma 116e4f69d78Ssfencevma for ((row, i) <- nextAge.zipWithIndex) { 117e4f69d78Ssfencevma val thisValid = get_age(i, i) || isEnqueued(i) 118e4f69d78Ssfencevma for ((elem, j) <- row.zipWithIndex) { 119e4f69d78Ssfencevma when (isFlushed(i)) { 120e4f69d78Ssfencevma // (1) when entry i is flushed or dequeues, set row(i) to false.B 121e4f69d78Ssfencevma elem := false.B 122e4f69d78Ssfencevma }.elsewhen (isFlushed(j)) { 123e4f69d78Ssfencevma // (2) when entry j is flushed or dequeues, set column(j) to validVec 124e4f69d78Ssfencevma elem := thisValid 125e4f69d78Ssfencevma }.elsewhen (isEnqueued(i)) { 126e4f69d78Ssfencevma // (3) when entry i enqueues from port k, 127e4f69d78Ssfencevma // (3.1) if entry j enqueues from previous ports, set to false 128e4f69d78Ssfencevma // (3.2) otherwise, set to true if and only of entry j is invalid 129e4f69d78Ssfencevma // overall: !jEnqFromPreviousPorts && !jIsValid 130e4f69d78Ssfencevma val sel = io.enq.map(_(i)) 131e4f69d78Ssfencevma val result = (0 until numEnq).map(k => isEnqueued(j, k)) 132e4f69d78Ssfencevma // why ParallelMux: sel must be one-hot since enq is one-hot 133e4f69d78Ssfencevma elem := !get_age(j, j) && !ParallelMux(sel, result) 134e4f69d78Ssfencevma }.otherwise { 135e4f69d78Ssfencevma // default: unchanged 136e4f69d78Ssfencevma elem := get_age(i, j) 137e4f69d78Ssfencevma } 138e4f69d78Ssfencevma age(i)(j) := elem 139e4f69d78Ssfencevma } 140e4f69d78Ssfencevma } 141e4f69d78Ssfencevma 142e4f69d78Ssfencevma def getOldest(get: (Int, Int) => Bool): UInt = { 143e4f69d78Ssfencevma VecInit((0 until numEntries).map(i => { 144e4f69d78Ssfencevma io.ready(i) & VecInit((0 until numEntries).map(j => if (i != j) !io.ready(j) || get(i, j) else true.B)).asUInt.andR 145e4f69d78Ssfencevma })).asUInt 146e4f69d78Ssfencevma } 147e4f69d78Ssfencevma val best = getOldest(get_age) 148e4f69d78Ssfencevma val nextBest = getOldest(get_next_age) 149e4f69d78Ssfencevma 150e4f69d78Ssfencevma io.out := (if (regOut) best else nextBest) 151e4f69d78Ssfencevma} 152e4f69d78Ssfencevma 153e4f69d78Ssfencevmaobject AgeDetector { 154e4f69d78Ssfencevma def apply(numEntries: Int, enq: Vec[UInt], deq: UInt, ready: UInt)(implicit p: Parameters): Valid[UInt] = { 155e4f69d78Ssfencevma val age = Module(new AgeDetector(numEntries, enq.length, regOut = true)) 156e4f69d78Ssfencevma age.io.enq := enq 157e4f69d78Ssfencevma age.io.deq := deq 158e4f69d78Ssfencevma age.io.ready:= ready 159e4f69d78Ssfencevma val out = Wire(Valid(UInt(deq.getWidth.W))) 160e4f69d78Ssfencevma out.valid := age.io.out.orR 161e4f69d78Ssfencevma out.bits := age.io.out 162e4f69d78Ssfencevma out 163e4f69d78Ssfencevma } 164e4f69d78Ssfencevma} 165e4f69d78Ssfencevma 166e4f69d78Ssfencevma 167e4f69d78Ssfencevmaclass LoadQueueReplay(implicit p: Parameters) extends XSModule 168e4f69d78Ssfencevma with HasDCacheParameters 169e4f69d78Ssfencevma with HasCircularQueuePtrHelper 170e4f69d78Ssfencevma with HasLoadHelper 171185e6164SHaoyuan Feng with HasTlbConst 172e4f69d78Ssfencevma with HasPerfEvents 173e4f69d78Ssfencevma{ 174e4f69d78Ssfencevma val io = IO(new Bundle() { 17514a67055Ssfencevma // control 176e4f69d78Ssfencevma val redirect = Flipped(ValidIO(new Redirect)) 17726af847eSgood-circle val vecFeedback = Flipped(ValidIO(new FeedbackToLsqIO)) 17814a67055Ssfencevma 17914a67055Ssfencevma // from load unit s3 180e4f69d78Ssfencevma val enq = Vec(LoadPipelineWidth, Flipped(Decoupled(new LqWriteBundle))) 18114a67055Ssfencevma 18214a67055Ssfencevma // from sta s1 183e4f69d78Ssfencevma val storeAddrIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle))) 18414a67055Ssfencevma 18514a67055Ssfencevma // from std s1 18626af847eSgood-circle val storeDataIn = Vec(StorePipelineWidth, Flipped(Valid(new MemExuOutput(isVector = true)))) 18714a67055Ssfencevma 18814a67055Ssfencevma // queue-based replay 189e4f69d78Ssfencevma val replay = Vec(LoadPipelineWidth, Decoupled(new LsPipelineBundle)) 190e4f69d78Ssfencevma val refill = Flipped(ValidIO(new Refill)) 1919444e131Ssfencevma val tl_d_channel = Input(new DcacheToLduForwardIO) 19214a67055Ssfencevma 19314a67055Ssfencevma // from StoreQueue 194e4f69d78Ssfencevma val stAddrReadySqPtr = Input(new SqPtr) 195e4f69d78Ssfencevma val stAddrReadyVec = Input(Vec(StoreQueueSize, Bool())) 196e4f69d78Ssfencevma val stDataReadySqPtr = Input(new SqPtr) 197e4f69d78Ssfencevma val stDataReadyVec = Input(Vec(StoreQueueSize, Bool())) 19814a67055Ssfencevma 19914a67055Ssfencevma // 200e4f69d78Ssfencevma val sqEmpty = Input(Bool()) 201e4f69d78Ssfencevma val lqFull = Output(Bool()) 202e4f69d78Ssfencevma val ldWbPtr = Input(new LqPtr) 203f2e8d419Ssfencevma val rarFull = Input(Bool()) 204f2e8d419Ssfencevma val rawFull = Input(Bool()) 20514a67055Ssfencevma val l2_hint = Input(Valid(new L2ToL1Hint())) 206185e6164SHaoyuan Feng val tlb_hint = Flipped(new TlbHintIO) 20714a67055Ssfencevma val tlbReplayDelayCycleCtrl = Vec(4, Input(UInt(ReSelectLen.W))) 20860ebee38STang Haojin 20960ebee38STang Haojin val debugTopDown = new LoadQueueTopDownIO 210e4f69d78Ssfencevma }) 211e4f69d78Ssfencevma 212e4f69d78Ssfencevma println("LoadQueueReplay size: " + LoadQueueReplaySize) 213e4f69d78Ssfencevma // LoadQueueReplay field: 214e4f69d78Ssfencevma // +-----------+---------+-------+-------------+--------+ 215e4f69d78Ssfencevma // | Allocated | MicroOp | VAddr | Cause | Flags | 216e4f69d78Ssfencevma // +-----------+---------+-------+-------------+--------+ 217e4f69d78Ssfencevma // Allocated : entry has been allocated already 218e4f69d78Ssfencevma // MicroOp : inst's microOp 219e4f69d78Ssfencevma // VAddr : virtual address 220e4f69d78Ssfencevma // Cause : replay cause 221e4f69d78Ssfencevma // Flags : rar/raw queue allocate flags 222e4f69d78Ssfencevma val allocated = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) // The control signals need to explicitly indicate the initial value 2238a610956Ssfencevma val scheduled = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) 224870f462dSXuan Hu val uop = Reg(Vec(LoadQueueReplaySize, new DynInst)) 225*375ed6a9Sweiding liu val vecReplay = Reg(Vec(LoadQueueReplaySize, new VecReplayInfo)) 226e4f69d78Ssfencevma val vaddrModule = Module(new LqVAddrModule( 227e4f69d78Ssfencevma gen = UInt(VAddrBits.W), 228e4f69d78Ssfencevma numEntries = LoadQueueReplaySize, 229e4f69d78Ssfencevma numRead = LoadPipelineWidth, 230e4f69d78Ssfencevma numWrite = LoadPipelineWidth, 231e4f69d78Ssfencevma numWBank = LoadQueueNWriteBanks, 232e4f69d78Ssfencevma numWDelay = 2, 233e4f69d78Ssfencevma numCamPort = 0)) 234e4f69d78Ssfencevma vaddrModule.io := DontCare 235d2b20d1aSTang Haojin val debug_vaddr = RegInit(VecInit(List.fill(LoadQueueReplaySize)(0.U(VAddrBits.W)))) 236e4f69d78Ssfencevma val cause = RegInit(VecInit(List.fill(LoadQueueReplaySize)(0.U(LoadReplayCauses.allCauses.W)))) 237e50f3145Ssfencevma val blocking = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) 23877555c00STang Haojin val strict = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) 239e4f69d78Ssfencevma 240e4f69d78Ssfencevma // freeliset: store valid entries index. 241e4f69d78Ssfencevma // +---+---+--------------+-----+-----+ 242e4f69d78Ssfencevma // | 0 | 1 | ...... | n-2 | n-1 | 243e4f69d78Ssfencevma // +---+---+--------------+-----+-----+ 244e4f69d78Ssfencevma val freeList = Module(new FreeList( 245e4f69d78Ssfencevma size = LoadQueueReplaySize, 246e4f69d78Ssfencevma allocWidth = LoadPipelineWidth, 247e4f69d78Ssfencevma freeWidth = 4, 248f275998aSsfencevma enablePreAlloc = true, 249e4f69d78Ssfencevma moduleName = "LoadQueueReplay freelist" 250e4f69d78Ssfencevma )) 251e4f69d78Ssfencevma freeList.io := DontCare 252e4f69d78Ssfencevma /** 253e4f69d78Ssfencevma * used for re-select control 254e4f69d78Ssfencevma */ 255e4f69d78Ssfencevma val blockSqIdx = Reg(Vec(LoadQueueReplaySize, new SqPtr)) 256e4f69d78Ssfencevma // DCache miss block 257185e6164SHaoyuan Feng val missMSHRId = RegInit(VecInit(List.fill(LoadQueueReplaySize)(0.U((log2Up(cfg.nMissEntries+1).W))))) 258185e6164SHaoyuan Feng val tlbHintId = RegInit(VecInit(List.fill(LoadQueueReplaySize)(0.U((log2Up(loadfiltersize+1).W))))) 259b9e121dfShappy-lx // Has this load already updated dcache replacement? 260b9e121dfShappy-lx val replacementUpdated = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) 2610d32f713Shappy-lx val missDbUpdated = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) 26214a67055Ssfencevma val trueCacheMissReplay = WireInit(VecInit(cause.map(_(LoadReplayCauses.C_DM)))) 26304665835SMaxpicca-Li val replayCarryReg = RegInit(VecInit(List.fill(LoadQueueReplaySize)(ReplayCarry(nWays, 0.U, false.B)))) 264b9e121dfShappy-lx val dataInLastBeatReg = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) 265e4f69d78Ssfencevma 266e4f69d78Ssfencevma /** 267e4f69d78Ssfencevma * Enqueue 268e4f69d78Ssfencevma */ 269e4f69d78Ssfencevma val canEnqueue = io.enq.map(_.valid) 270e4f69d78Ssfencevma val cancelEnq = io.enq.map(enq => enq.bits.uop.robIdx.needFlush(io.redirect)) 27114a67055Ssfencevma val needReplay = io.enq.map(enq => enq.bits.rep_info.need_rep) 272870f462dSXuan Hu val hasExceptions = io.enq.map(enq => ExceptionNO.selectByFu(enq.bits.uop.exceptionVec, LduCfg).asUInt.orR && !enq.bits.tlbMiss) 273e4f69d78Ssfencevma val loadReplay = io.enq.map(enq => enq.bits.isLoadReplay) 274e4f69d78Ssfencevma val needEnqueue = VecInit((0 until LoadPipelineWidth).map(w => { 275e4f69d78Ssfencevma canEnqueue(w) && !cancelEnq(w) && needReplay(w) && !hasExceptions(w) 276e4f69d78Ssfencevma })) 277e4f69d78Ssfencevma val canFreeVec = VecInit((0 until LoadPipelineWidth).map(w => { 278e4f69d78Ssfencevma canEnqueue(w) && loadReplay(w) && (!needReplay(w) || hasExceptions(w)) 279e4f69d78Ssfencevma })) 280e4f69d78Ssfencevma 281e4f69d78Ssfencevma // select LoadPipelineWidth valid index. 282e4f69d78Ssfencevma val lqFull = freeList.io.empty 283e4f69d78Ssfencevma val lqFreeNums = freeList.io.validCount 284e4f69d78Ssfencevma 285e4f69d78Ssfencevma // replay logic 286e4f69d78Ssfencevma // release logic generation 287e4f69d78Ssfencevma val storeAddrInSameCycleVec = Wire(Vec(LoadQueueReplaySize, Bool())) 288e4f69d78Ssfencevma val storeDataInSameCycleVec = Wire(Vec(LoadQueueReplaySize, Bool())) 289e4f69d78Ssfencevma val addrNotBlockVec = Wire(Vec(LoadQueueReplaySize, Bool())) 290e4f69d78Ssfencevma val dataNotBlockVec = Wire(Vec(LoadQueueReplaySize, Bool())) 291e4f69d78Ssfencevma val storeAddrValidVec = addrNotBlockVec.asUInt | storeAddrInSameCycleVec.asUInt 292e4f69d78Ssfencevma val storeDataValidVec = dataNotBlockVec.asUInt | storeDataInSameCycleVec.asUInt 293e4f69d78Ssfencevma 294e4f69d78Ssfencevma // store data valid check 295e4f69d78Ssfencevma val stAddrReadyVec = io.stAddrReadyVec 296e4f69d78Ssfencevma val stDataReadyVec = io.stDataReadyVec 297e4f69d78Ssfencevma 298e4f69d78Ssfencevma for (i <- 0 until LoadQueueReplaySize) { 299e4f69d78Ssfencevma // dequeue 300e4f69d78Ssfencevma // FIXME: store*Ptr is not accurate 30177555c00STang Haojin dataNotBlockVec(i) := isAfter(io.stDataReadySqPtr, blockSqIdx(i)) || stDataReadyVec(blockSqIdx(i).value) || io.sqEmpty // for better timing 30277555c00STang Haojin addrNotBlockVec(i) := Mux(strict(i), isAfter(io.stAddrReadySqPtr, blockSqIdx(i)), stAddrReadyVec(blockSqIdx(i).value)) || io.sqEmpty // for better timing 303e4f69d78Ssfencevma 304e4f69d78Ssfencevma // store address execute 305e4f69d78Ssfencevma storeAddrInSameCycleVec(i) := VecInit((0 until StorePipelineWidth).map(w => { 306e4f69d78Ssfencevma io.storeAddrIn(w).valid && 307e4f69d78Ssfencevma !io.storeAddrIn(w).bits.miss && 308e4f69d78Ssfencevma blockSqIdx(i) === io.storeAddrIn(w).bits.uop.sqIdx 309e4f69d78Ssfencevma })).asUInt.orR // for better timing 310e4f69d78Ssfencevma 311e4f69d78Ssfencevma // store data execute 312e4f69d78Ssfencevma storeDataInSameCycleVec(i) := VecInit((0 until StorePipelineWidth).map(w => { 313e4f69d78Ssfencevma io.storeDataIn(w).valid && 314e4f69d78Ssfencevma blockSqIdx(i) === io.storeDataIn(w).bits.uop.sqIdx 315e4f69d78Ssfencevma })).asUInt.orR // for better timing 316e4f69d78Ssfencevma 317e4f69d78Ssfencevma } 318e4f69d78Ssfencevma 319e4f69d78Ssfencevma // store addr issue check 320e4f69d78Ssfencevma val stAddrDeqVec = Wire(Vec(LoadQueueReplaySize, Bool())) 321e4f69d78Ssfencevma (0 until LoadQueueReplaySize).map(i => { 322e4f69d78Ssfencevma stAddrDeqVec(i) := allocated(i) && storeAddrValidVec(i) 323e4f69d78Ssfencevma }) 324e4f69d78Ssfencevma 325e4f69d78Ssfencevma // store data issue check 326e4f69d78Ssfencevma val stDataDeqVec = Wire(Vec(LoadQueueReplaySize, Bool())) 327e4f69d78Ssfencevma (0 until LoadQueueReplaySize).map(i => { 328e4f69d78Ssfencevma stDataDeqVec(i) := allocated(i) && storeDataValidVec(i) 329e4f69d78Ssfencevma }) 330e4f69d78Ssfencevma 331e50f3145Ssfencevma // update blocking condition 332e4f69d78Ssfencevma (0 until LoadQueueReplaySize).map(i => { 333e50f3145Ssfencevma // case C_MA 334e50f3145Ssfencevma when (cause(i)(LoadReplayCauses.C_MA)) { 335e50f3145Ssfencevma blocking(i) := Mux(stAddrDeqVec(i), false.B, blocking(i)) 336e50f3145Ssfencevma } 337e50f3145Ssfencevma // case C_TM 338e50f3145Ssfencevma when (cause(i)(LoadReplayCauses.C_TM)) { 339185e6164SHaoyuan Feng blocking(i) := Mux(io.tlb_hint.resp.valid && 340185e6164SHaoyuan Feng (io.tlb_hint.resp.bits.replay_all || 341185e6164SHaoyuan Feng io.tlb_hint.resp.bits.id === tlbHintId(i)), false.B, blocking(i)) 342e50f3145Ssfencevma } 343e50f3145Ssfencevma // case C_FF 344e50f3145Ssfencevma when (cause(i)(LoadReplayCauses.C_FF)) { 345e50f3145Ssfencevma blocking(i) := Mux(stDataDeqVec(i), false.B, blocking(i)) 346e50f3145Ssfencevma } 347e50f3145Ssfencevma // case C_DM 348e50f3145Ssfencevma when (cause(i)(LoadReplayCauses.C_DM)) { 349e50f3145Ssfencevma blocking(i) := Mux(io.tl_d_channel.valid && io.tl_d_channel.mshrid === missMSHRId(i), false.B, blocking(i)) 350e50f3145Ssfencevma } 351e50f3145Ssfencevma // case C_RAR 352e50f3145Ssfencevma when (cause(i)(LoadReplayCauses.C_RAR)) { 353e50f3145Ssfencevma blocking(i) := Mux((!io.rarFull || !isAfter(uop(i).lqIdx, io.ldWbPtr)), false.B, blocking(i)) 354e50f3145Ssfencevma } 355e50f3145Ssfencevma // case C_RAW 356e50f3145Ssfencevma when (cause(i)(LoadReplayCauses.C_RAW)) { 357e50f3145Ssfencevma blocking(i) := Mux((!io.rawFull || !isAfter(uop(i).sqIdx, io.stAddrReadySqPtr)), false.B, blocking(i)) 358e50f3145Ssfencevma } 359e4f69d78Ssfencevma }) 360e4f69d78Ssfencevma 361e4f69d78Ssfencevma // Replay is splitted into 3 stages 3628a610956Ssfencevma require((LoadQueueReplaySize % LoadPipelineWidth) == 0) 363e4f69d78Ssfencevma def getRemBits(input: UInt)(rem: Int): UInt = { 364e4f69d78Ssfencevma VecInit((0 until LoadQueueReplaySize / LoadPipelineWidth).map(i => { input(LoadPipelineWidth * i + rem) })).asUInt 365e4f69d78Ssfencevma } 366e4f69d78Ssfencevma 367f2e8d419Ssfencevma def getRemSeq(input: Seq[Seq[Bool]])(rem: Int) = { 368f2e8d419Ssfencevma (0 until LoadQueueReplaySize / LoadPipelineWidth).map(i => { input(LoadPipelineWidth * i + rem) }) 369f2e8d419Ssfencevma } 370f2e8d419Ssfencevma 371e4f69d78Ssfencevma // stage1: select 2 entries and read their vaddr 372f275998aSsfencevma val s0_oldestSel = Wire(Vec(LoadPipelineWidth, Valid(UInt(LoadQueueReplaySize.W)))) 3738a610956Ssfencevma val s1_can_go = Wire(Vec(LoadPipelineWidth, Bool())) 3748a610956Ssfencevma val s1_oldestSel = Wire(Vec(LoadPipelineWidth, Valid(UInt(log2Up(LoadQueueReplaySize + 1).W)))) 3758a610956Ssfencevma val s2_can_go = Wire(Vec(LoadPipelineWidth, Bool())) 3768a610956Ssfencevma val s2_oldestSel = Wire(Vec(LoadPipelineWidth, Valid(UInt(log2Up(LoadQueueReplaySize + 1).W)))) 377e4f69d78Ssfencevma 378e4f69d78Ssfencevma // generate mask 379e4f69d78Ssfencevma val needCancel = Wire(Vec(LoadQueueReplaySize, Bool())) 380e4f69d78Ssfencevma // generate enq mask 381f275998aSsfencevma val enqIndexOH = Wire(Vec(LoadPipelineWidth, UInt(LoadQueueReplaySize.W))) 382f275998aSsfencevma val s0_loadEnqFireMask = io.enq.map(x => x.fire && !x.bits.isLoadReplay).zip(enqIndexOH).map(x => Mux(x._1, x._2, 0.U)) 3838a610956Ssfencevma val s0_remLoadEnqFireVec = s0_loadEnqFireMask.map(x => VecInit((0 until LoadPipelineWidth).map(rem => getRemBits(x)(rem)))) 3848a610956Ssfencevma val s0_remEnqSelVec = Seq.tabulate(LoadPipelineWidth)(w => VecInit(s0_remLoadEnqFireVec.map(x => x(w)))) 385e4f69d78Ssfencevma 386e4f69d78Ssfencevma // generate free mask 387cd2ff98bShappy-lx val s0_loadFreeSelMask = RegNext(needCancel.asUInt) 3888a610956Ssfencevma val s0_remFreeSelVec = VecInit(Seq.tabulate(LoadPipelineWidth)(rem => getRemBits(s0_loadFreeSelMask)(rem))) 389e4f69d78Ssfencevma 390b9e121dfShappy-lx // l2 hint wakes up cache missed load 391b9e121dfShappy-lx // l2 will send GrantData in next 2/3 cycle, wake up the missed load early and sent them to load pipe, so them will hit the data in D channel or mshr in load S1 3928a610956Ssfencevma val s0_loadHintWakeMask = VecInit((0 until LoadQueueReplaySize).map(i => { 393cd2ff98bShappy-lx allocated(i) && !scheduled(i) && cause(i)(LoadReplayCauses.C_DM) && blocking(i) && missMSHRId(i) === io.l2_hint.bits.sourceId && io.l2_hint.valid 394935edac4STang Haojin })).asUInt 395b9e121dfShappy-lx // l2 will send 2 beats data in 2 cycles, so if data needed by this load is in first beat, select it this cycle, otherwise next cycle 3968a610956Ssfencevma val s0_loadHintSelMask = s0_loadHintWakeMask & VecInit(dataInLastBeatReg.map(!_)).asUInt 3978a610956Ssfencevma val s0_remLoadHintSelMask = VecInit((0 until LoadPipelineWidth).map(rem => getRemBits(s0_loadHintSelMask)(rem))) 398e50f3145Ssfencevma val s0_remHintSelValidVec = VecInit((0 until LoadPipelineWidth).map(rem => ParallelORR(s0_remLoadHintSelMask(rem)))) 399cd2ff98bShappy-lx val s0_hintSelValid = ParallelORR(s0_loadHintSelMask) 400b9e121dfShappy-lx 401b9e121dfShappy-lx // wake up cache missed load 402b9e121dfShappy-lx (0 until LoadQueueReplaySize).foreach(i => { 4038a610956Ssfencevma when(s0_loadHintWakeMask(i)) { 404e50f3145Ssfencevma blocking(i) := false.B 405b9e121dfShappy-lx } 406b9e121dfShappy-lx }) 407b9e121dfShappy-lx 408e4f69d78Ssfencevma // generate replay mask 409b9e121dfShappy-lx // replay select priority is given as follow 410b9e121dfShappy-lx // 1. hint wake up load 411b9e121dfShappy-lx // 2. higher priority load 412b9e121dfShappy-lx // 3. lower priority load 4138a610956Ssfencevma val s0_loadHigherPriorityReplaySelMask = VecInit((0 until LoadQueueReplaySize).map(i => { 41414a67055Ssfencevma val hasHigherPriority = cause(i)(LoadReplayCauses.C_DM) || cause(i)(LoadReplayCauses.C_FF) 415cd2ff98bShappy-lx allocated(i) && !scheduled(i) && !blocking(i) && hasHigherPriority 416e4f69d78Ssfencevma })).asUInt // use uint instead vec to reduce verilog lines 417e50f3145Ssfencevma val s0_remLoadHigherPriorityReplaySelMask = VecInit((0 until LoadPipelineWidth).map(rem => getRemBits(s0_loadHigherPriorityReplaySelMask)(rem))) 4188a610956Ssfencevma val s0_loadLowerPriorityReplaySelMask = VecInit((0 until LoadQueueReplaySize).map(i => { 41914a67055Ssfencevma val hasLowerPriority = !cause(i)(LoadReplayCauses.C_DM) && !cause(i)(LoadReplayCauses.C_FF) 420cd2ff98bShappy-lx allocated(i) && !scheduled(i) && !blocking(i) && hasLowerPriority 421e4f69d78Ssfencevma })).asUInt // use uint instead vec to reduce verilog lines 422e50f3145Ssfencevma val s0_remLoadLowerPriorityReplaySelMask = VecInit((0 until LoadPipelineWidth).map(rem => getRemBits(s0_loadLowerPriorityReplaySelMask)(rem))) 4238a610956Ssfencevma val s0_loadNormalReplaySelMask = s0_loadLowerPriorityReplaySelMask | s0_loadHigherPriorityReplaySelMask | s0_loadHintSelMask 424e50f3145Ssfencevma val s0_remNormalReplaySelVec = VecInit((0 until LoadPipelineWidth).map(rem => s0_remLoadLowerPriorityReplaySelMask(rem) | s0_remLoadHigherPriorityReplaySelMask(rem) | s0_remLoadHintSelMask(rem))) 425e50f3145Ssfencevma val s0_remPriorityReplaySelVec = VecInit((0 until LoadPipelineWidth).map(rem => { 426e50f3145Ssfencevma Mux(s0_remHintSelValidVec(rem), s0_remLoadHintSelMask(rem), 427e50f3145Ssfencevma Mux(ParallelORR(s0_remLoadHigherPriorityReplaySelMask(rem)), s0_remLoadHigherPriorityReplaySelMask(rem), s0_remLoadLowerPriorityReplaySelMask(rem))) 428e50f3145Ssfencevma })) 4298a610956Ssfencevma /****************************************************************************************************** 4308a610956Ssfencevma * WARNING: Make sure that OldestSelectStride must less than or equal stages of load pipeline. * 4318a610956Ssfencevma ****************************************************************************************************** 432f2e8d419Ssfencevma */ 433f2e8d419Ssfencevma val OldestSelectStride = 4 434f2e8d419Ssfencevma val oldestPtrExt = (0 until OldestSelectStride).map(i => io.ldWbPtr + i.U) 4358a610956Ssfencevma val s0_oldestMatchMaskVec = (0 until LoadQueueReplaySize).map(i => (0 until OldestSelectStride).map(j => s0_loadNormalReplaySelMask(i) && uop(i).lqIdx === oldestPtrExt(j))) 4368a610956Ssfencevma val s0_remOldsetMatchMaskVec = (0 until LoadPipelineWidth).map(rem => getRemSeq(s0_oldestMatchMaskVec.map(_.take(1)))(rem)) 4378a610956Ssfencevma val s0_remOlderMatchMaskVec = (0 until LoadPipelineWidth).map(rem => getRemSeq(s0_oldestMatchMaskVec.map(_.drop(1)))(rem)) 4388a610956Ssfencevma val s0_remOldestSelVec = VecInit(Seq.tabulate(LoadPipelineWidth)(rem => { 439f2e8d419Ssfencevma VecInit((0 until LoadQueueReplaySize / LoadPipelineWidth).map(i => { 440e50f3145Ssfencevma Mux(ParallelORR(s0_remOldsetMatchMaskVec(rem).map(_(0))), s0_remOldsetMatchMaskVec(rem)(i)(0), s0_remOlderMatchMaskVec(rem)(i).reduce(_|_)) 441f2e8d419Ssfencevma })).asUInt 442f2e8d419Ssfencevma })) 4438a610956Ssfencevma val s0_remOldestHintSelVec = s0_remOldestSelVec.zip(s0_remLoadHintSelMask).map { 444b9e121dfShappy-lx case(oldestVec, hintVec) => oldestVec & hintVec 445b9e121dfShappy-lx } 446e4f69d78Ssfencevma 447e4f69d78Ssfencevma // select oldest logic 4488a610956Ssfencevma s0_oldestSel := VecInit((0 until LoadPipelineWidth).map(rport => { 449e4f69d78Ssfencevma // select enqueue earlest inst 4508a610956Ssfencevma val ageOldest = AgeDetector(LoadQueueReplaySize / LoadPipelineWidth, s0_remEnqSelVec(rport), s0_remFreeSelVec(rport), s0_remPriorityReplaySelVec(rport)) 451e4f69d78Ssfencevma assert(!(ageOldest.valid && PopCount(ageOldest.bits) > 1.U), "oldest index must be one-hot!") 452e4f69d78Ssfencevma val ageOldestValid = ageOldest.valid 45344cbc983Ssfencevma val ageOldestIndexOH = ageOldest.bits 454e4f69d78Ssfencevma 455e4f69d78Ssfencevma // select program order oldest 456e50f3145Ssfencevma val l2HintFirst = io.l2_hint.valid && ParallelORR(s0_remOldestHintSelVec(rport)) 457e50f3145Ssfencevma val issOldestValid = l2HintFirst || ParallelORR(s0_remOldestSelVec(rport)) 45844cbc983Ssfencevma val issOldestIndexOH = Mux(l2HintFirst, PriorityEncoderOH(s0_remOldestHintSelVec(rport)), PriorityEncoderOH(s0_remOldestSelVec(rport))) 459e4f69d78Ssfencevma 460e4f69d78Ssfencevma val oldest = Wire(Valid(UInt())) 46144cbc983Ssfencevma val oldestSel = Mux(issOldestValid, issOldestIndexOH, ageOldestIndexOH) 46244cbc983Ssfencevma val oldestBitsVec = Wire(Vec(LoadQueueReplaySize, Bool())) 46344cbc983Ssfencevma 46444cbc983Ssfencevma require((LoadQueueReplaySize % LoadPipelineWidth) == 0) 46544cbc983Ssfencevma oldestBitsVec.foreach(e => e := false.B) 46644cbc983Ssfencevma for (i <- 0 until LoadQueueReplaySize / LoadPipelineWidth) { 46744cbc983Ssfencevma oldestBitsVec(i * LoadPipelineWidth + rport) := oldestSel(i) 46844cbc983Ssfencevma } 46944cbc983Ssfencevma 470e4f69d78Ssfencevma oldest.valid := ageOldest.valid || issOldestValid 471f275998aSsfencevma oldest.bits := oldestBitsVec.asUInt 472e4f69d78Ssfencevma oldest 473e4f69d78Ssfencevma })) 474e4f69d78Ssfencevma 475e4f69d78Ssfencevma // stage2: send replay request to load unit 476e4f69d78Ssfencevma // replay cold down 477e4f69d78Ssfencevma val ColdDownCycles = 16 478e4f69d78Ssfencevma val coldCounter = RegInit(VecInit(List.fill(LoadPipelineWidth)(0.U(log2Up(ColdDownCycles).W)))) 479e4f69d78Ssfencevma val ColdDownThreshold = Wire(UInt(log2Up(ColdDownCycles).W)) 480e4f69d78Ssfencevma ColdDownThreshold := Constantin.createRecord("ColdDownThreshold_"+p(XSCoreParamsKey).HartId.toString(), initValue = 12.U) 481e4f69d78Ssfencevma assert(ColdDownCycles.U > ColdDownThreshold, "ColdDownCycles must great than ColdDownThreshold!") 482e4f69d78Ssfencevma 483e4f69d78Ssfencevma def replayCanFire(i: Int) = coldCounter(i) >= 0.U && coldCounter(i) < ColdDownThreshold 484e4f69d78Ssfencevma def coldDownNow(i: Int) = coldCounter(i) >= ColdDownThreshold 485e4f69d78Ssfencevma 48600c60a60SHaojin Tang val replay_req = Wire(Vec(LoadPipelineWidth, DecoupledIO(new LsPipelineBundle))) 48700c60a60SHaojin Tang 4888a610956Ssfencevma for (i <- 0 until LoadPipelineWidth) { 489cd2ff98bShappy-lx val s0_can_go = s1_can_go(i) || 490cd2ff98bShappy-lx uop(s1_oldestSel(i).bits).robIdx.needFlush(io.redirect) || 491cd2ff98bShappy-lx uop(s1_oldestSel(i).bits).robIdx.needFlush(RegNext(io.redirect)) 492f275998aSsfencevma val s0_oldestSelIndexOH = s0_oldestSel(i).bits // one-hot 493f275998aSsfencevma s1_oldestSel(i).valid := RegEnable(s0_oldestSel(i).valid, s0_can_go) 494f275998aSsfencevma s1_oldestSel(i).bits := RegEnable(OHToUInt(s0_oldestSel(i).bits), s0_can_go) 4958a610956Ssfencevma 496f275998aSsfencevma for (j <- 0 until LoadQueueReplaySize) { 497f275998aSsfencevma when (s0_can_go && s0_oldestSel(i).valid && s0_oldestSelIndexOH(j)) { 498f275998aSsfencevma scheduled(j) := true.B 499f275998aSsfencevma } 5008a610956Ssfencevma } 5018a610956Ssfencevma } 5028a610956Ssfencevma val s2_cancelReplay = Wire(Vec(LoadPipelineWidth, Bool())) 5038a610956Ssfencevma for (i <- 0 until LoadPipelineWidth) { 504cd2ff98bShappy-lx val s1_cancel = uop(s1_oldestSel(i).bits).robIdx.needFlush(io.redirect) || 505cd2ff98bShappy-lx uop(s1_oldestSel(i).bits).robIdx.needFlush(RegNext(io.redirect)) 506cd2ff98bShappy-lx val s1_oldestSelV = s1_oldestSel(i).valid && !s1_cancel 50700c60a60SHaojin Tang s1_can_go(i) := replayCanFire(i) && (!s2_oldestSel(i).valid || replay_req(i).fire) || s2_cancelReplay(i) 50800c60a60SHaojin Tang s2_oldestSel(i).valid := RegEnable(Mux(s1_can_go(i), s1_oldestSelV, false.B), (s1_can_go(i) || replay_req(i).fire)) 509cd2ff98bShappy-lx s2_oldestSel(i).bits := RegEnable(s1_oldestSel(i).bits, s1_can_go(i)) 5108a610956Ssfencevma 511cd2ff98bShappy-lx vaddrModule.io.ren(i) := s1_oldestSel(i).valid && s1_can_go(i) 512cd2ff98bShappy-lx vaddrModule.io.raddr(i) := s1_oldestSel(i).bits 5138a610956Ssfencevma } 514f2e8d419Ssfencevma 515e4f69d78Ssfencevma for (i <- 0 until LoadPipelineWidth) { 516cd2ff98bShappy-lx val s1_replayIdx = s1_oldestSel(i).bits 5178a610956Ssfencevma val s2_replayUop = RegEnable(uop(s1_replayIdx), s1_can_go(i)) 518*375ed6a9Sweiding liu val s2_vecReplay = RegEnable(vecReplay(s1_replayIdx), s1_can_go(i)) 5198a610956Ssfencevma val s2_replayMSHRId = RegEnable(missMSHRId(s1_replayIdx), s1_can_go(i)) 5208a610956Ssfencevma val s2_replacementUpdated = RegEnable(replacementUpdated(s1_replayIdx), s1_can_go(i)) 5210d32f713Shappy-lx val s2_missDbUpdated = RegEnable(missDbUpdated(s1_replayIdx), s1_can_go(i)) 5228a610956Ssfencevma val s2_replayCauses = RegEnable(cause(s1_replayIdx), s1_can_go(i)) 5238a610956Ssfencevma val s2_replayCarry = RegEnable(replayCarryReg(s1_replayIdx), s1_can_go(i)) 5248a610956Ssfencevma val s2_replayCacheMissReplay = RegEnable(trueCacheMissReplay(s1_replayIdx), s1_can_go(i)) 5258a610956Ssfencevma s2_cancelReplay(i) := s2_replayUop.robIdx.needFlush(io.redirect) 526e4f69d78Ssfencevma 5278a610956Ssfencevma s2_can_go(i) := DontCare 52800c60a60SHaojin Tang replay_req(i).valid := s2_oldestSel(i).valid 52900c60a60SHaojin Tang replay_req(i).bits := DontCare 53000c60a60SHaojin Tang replay_req(i).bits.uop := s2_replayUop 531*375ed6a9Sweiding liu replay_req(i).bits.isvec := s2_vecReplay.isvec 532*375ed6a9Sweiding liu replay_req(i).bits.isLastElem := s2_vecReplay.isLastElem 533*375ed6a9Sweiding liu replay_req(i).bits.is128bit := s2_vecReplay.is128bit 534*375ed6a9Sweiding liu replay_req(i).bits.uop_unit_stride_fof := s2_vecReplay.uop_unit_stride_fof 535*375ed6a9Sweiding liu replay_req(i).bits.usSecondInv := s2_vecReplay.usSecondInv 536*375ed6a9Sweiding liu replay_req(i).bits.elemIdx := s2_vecReplay.elemIdx 537*375ed6a9Sweiding liu replay_req(i).bits.alignedType := s2_vecReplay.alignedType 538*375ed6a9Sweiding liu replay_req(i).bits.mbIndex := s2_vecReplay.mbIndex 539*375ed6a9Sweiding liu replay_req(i).bits.reg_offset := s2_vecReplay.reg_offset 540*375ed6a9Sweiding liu replay_req(i).bits.vecActive := s2_vecReplay.vecActive 541*375ed6a9Sweiding liu replay_req(i).bits.is_first_ele := s2_vecReplay.is_first_ele 542*375ed6a9Sweiding liu replay_req(i).bits.mask := s2_vecReplay.mask 54300c60a60SHaojin Tang replay_req(i).bits.vaddr := vaddrModule.io.rdata(i) 54400c60a60SHaojin Tang replay_req(i).bits.isFirstIssue := false.B 54500c60a60SHaojin Tang replay_req(i).bits.isLoadReplay := true.B 54600c60a60SHaojin Tang replay_req(i).bits.replayCarry := s2_replayCarry 54700c60a60SHaojin Tang replay_req(i).bits.mshrid := s2_replayMSHRId 54800c60a60SHaojin Tang replay_req(i).bits.replacementUpdated := s2_replacementUpdated 54900c60a60SHaojin Tang replay_req(i).bits.missDbUpdated := s2_missDbUpdated 55000c60a60SHaojin Tang replay_req(i).bits.forward_tlDchannel := s2_replayCauses(LoadReplayCauses.C_DM) 55100c60a60SHaojin Tang replay_req(i).bits.schedIndex := s2_oldestSel(i).bits 55277555c00STang Haojin replay_req(i).bits.uop.loadWaitStrict := false.B 553e4f69d78Ssfencevma 55400c60a60SHaojin Tang when (replay_req(i).fire) { 5558a610956Ssfencevma XSError(!allocated(s2_oldestSel(i).bits), p"LoadQueueReplay: why replay an invalid entry ${s2_oldestSel(i).bits} ?") 556e4f69d78Ssfencevma } 557e4f69d78Ssfencevma } 558e4f69d78Ssfencevma 55900c60a60SHaojin Tang val EnableHybridUnitReplay = Constantin.createRecord("EnableHybridUnitReplay", true.B)(0) 56000c60a60SHaojin Tang when(EnableHybridUnitReplay) { 56100c60a60SHaojin Tang for (i <- 0 until LoadPipelineWidth) 56200c60a60SHaojin Tang io.replay(i) <> replay_req(i) 56300c60a60SHaojin Tang }.otherwise { 56400c60a60SHaojin Tang io.replay(0) <> replay_req(0) 56500c60a60SHaojin Tang io.replay(2).valid := false.B 56600c60a60SHaojin Tang io.replay(2).bits := DontCare 56700c60a60SHaojin Tang 56800c60a60SHaojin Tang val arbiter = Module(new RRArbiter(new LsPipelineBundle, 2)) 56900c60a60SHaojin Tang arbiter.io.in(0) <> replay_req(1) 57000c60a60SHaojin Tang arbiter.io.in(1) <> replay_req(2) 57100c60a60SHaojin Tang io.replay(1) <> arbiter.io.out 57200c60a60SHaojin Tang } 573e4f69d78Ssfencevma // update cold counter 574e4f69d78Ssfencevma val lastReplay = RegNext(VecInit(io.replay.map(_.fire))) 575e4f69d78Ssfencevma for (i <- 0 until LoadPipelineWidth) { 576e4f69d78Ssfencevma when (lastReplay(i) && io.replay(i).fire) { 577e4f69d78Ssfencevma coldCounter(i) := coldCounter(i) + 1.U 578e4f69d78Ssfencevma } .elsewhen (coldDownNow(i)) { 579e4f69d78Ssfencevma coldCounter(i) := coldCounter(i) + 1.U 580e4f69d78Ssfencevma } .otherwise { 581e4f69d78Ssfencevma coldCounter(i) := 0.U 582e4f69d78Ssfencevma } 583e4f69d78Ssfencevma } 584e4f69d78Ssfencevma 585e4f69d78Ssfencevma when(io.refill.valid) { 586e4f69d78Ssfencevma XSDebug("miss resp: paddr:0x%x data %x\n", io.refill.bits.addr, io.refill.bits.data) 587e4f69d78Ssfencevma } 588e4f69d78Ssfencevma 589e4f69d78Ssfencevma // LoadQueueReplay deallocate 590e4f69d78Ssfencevma val freeMaskVec = Wire(Vec(LoadQueueReplaySize, Bool())) 591e4f69d78Ssfencevma 592e4f69d78Ssfencevma // init 593e4f69d78Ssfencevma freeMaskVec.map(e => e := false.B) 594e4f69d78Ssfencevma 595e4f69d78Ssfencevma // Allocate logic 596e4f69d78Ssfencevma val newEnqueue = (0 until LoadPipelineWidth).map(i => { 597e4f69d78Ssfencevma needEnqueue(i) && !io.enq(i).bits.isLoadReplay 598e4f69d78Ssfencevma }) 599e4f69d78Ssfencevma 600e4f69d78Ssfencevma for ((enq, w) <- io.enq.zipWithIndex) { 601e4f69d78Ssfencevma vaddrModule.io.wen(w) := false.B 602e4f69d78Ssfencevma freeList.io.doAllocate(w) := false.B 603e4f69d78Ssfencevma 604f275998aSsfencevma freeList.io.allocateReq(w) := true.B 605e4f69d78Ssfencevma 606e4f69d78Ssfencevma // Allocated ready 607f275998aSsfencevma val offset = PopCount(newEnqueue.take(w)) 608f275998aSsfencevma val canAccept = freeList.io.canAllocate(offset) 609f275998aSsfencevma val enqIndex = Mux(enq.bits.isLoadReplay, enq.bits.schedIndex, freeList.io.allocateSlot(offset)) 610f275998aSsfencevma enqIndexOH(w) := UIntToOH(enqIndex) 611f275998aSsfencevma enq.ready := Mux(enq.bits.isLoadReplay, true.B, canAccept) 612e4f69d78Ssfencevma 613e4f69d78Ssfencevma when (needEnqueue(w) && enq.ready) { 614e4f69d78Ssfencevma 615e4f69d78Ssfencevma val debug_robIdx = enq.bits.uop.robIdx.asUInt 616e4f69d78Ssfencevma XSError(allocated(enqIndex) && !enq.bits.isLoadReplay, p"LoadQueueReplay: can not accept more load, check: ldu $w, robIdx $debug_robIdx!") 617e4f69d78Ssfencevma XSError(hasExceptions(w), p"LoadQueueReplay: The instruction has exception, it can not be replay, check: ldu $w, robIdx $debug_robIdx!") 618e4f69d78Ssfencevma 619e4f69d78Ssfencevma freeList.io.doAllocate(w) := !enq.bits.isLoadReplay 620e4f69d78Ssfencevma 621e4f69d78Ssfencevma // Allocate new entry 622e4f69d78Ssfencevma allocated(enqIndex) := true.B 6238a610956Ssfencevma scheduled(enqIndex) := false.B 624e4f69d78Ssfencevma uop(enqIndex) := enq.bits.uop 625*375ed6a9Sweiding liu vecReplay(enqIndex).isvec := enq.bits.isvec 626*375ed6a9Sweiding liu vecReplay(enqIndex).isLastElem := enq.bits.isLastElem 627*375ed6a9Sweiding liu vecReplay(enqIndex).is128bit := enq.bits.is128bit 628*375ed6a9Sweiding liu vecReplay(enqIndex).uop_unit_stride_fof := enq.bits.uop_unit_stride_fof 629*375ed6a9Sweiding liu vecReplay(enqIndex).usSecondInv := enq.bits.usSecondInv 630*375ed6a9Sweiding liu vecReplay(enqIndex).elemIdx := enq.bits.elemIdx 631*375ed6a9Sweiding liu vecReplay(enqIndex).alignedType:= enq.bits.alignedType 632*375ed6a9Sweiding liu vecReplay(enqIndex).mbIndex := enq.bits.mbIndex 633*375ed6a9Sweiding liu vecReplay(enqIndex).reg_offset := enq.bits.reg_offset 634*375ed6a9Sweiding liu vecReplay(enqIndex).vecActive := enq.bits.vecActive 635*375ed6a9Sweiding liu vecReplay(enqIndex).is_first_ele := enq.bits.is_first_ele 636*375ed6a9Sweiding liu vecReplay(enqIndex).mask := enq.bits.mask 637e4f69d78Ssfencevma 638e4f69d78Ssfencevma vaddrModule.io.wen(w) := true.B 639e4f69d78Ssfencevma vaddrModule.io.waddr(w) := enqIndex 640e4f69d78Ssfencevma vaddrModule.io.wdata(w) := enq.bits.vaddr 641d2b20d1aSTang Haojin debug_vaddr(enqIndex) := enq.bits.vaddr 642e4f69d78Ssfencevma 643e4f69d78Ssfencevma /** 644e4f69d78Ssfencevma * used for feedback and replay 645e4f69d78Ssfencevma */ 646e4f69d78Ssfencevma // set flags 64714a67055Ssfencevma val replayInfo = enq.bits.rep_info 64814a67055Ssfencevma val dataInLastBeat = replayInfo.last_beat 649e4f69d78Ssfencevma cause(enqIndex) := replayInfo.cause.asUInt 650e4f69d78Ssfencevma 651e4f69d78Ssfencevma 652e4f69d78Ssfencevma // init 653e50f3145Ssfencevma blocking(enqIndex) := true.B 65477555c00STang Haojin strict(enqIndex) := false.B 655e50f3145Ssfencevma 656e50f3145Ssfencevma // update blocking pointer 657e50f3145Ssfencevma when (replayInfo.cause(LoadReplayCauses.C_BC) || 658e50f3145Ssfencevma replayInfo.cause(LoadReplayCauses.C_NK) || 6594b506377Ssfencevma replayInfo.cause(LoadReplayCauses.C_DR) || 6604b506377Ssfencevma replayInfo.cause(LoadReplayCauses.C_WF)) { 661e50f3145Ssfencevma // normal case: bank conflict or schedule error or dcache replay 662e50f3145Ssfencevma // can replay next cycle 663e50f3145Ssfencevma blocking(enqIndex) := false.B 664e4f69d78Ssfencevma } 665e4f69d78Ssfencevma 666e4f69d78Ssfencevma // special case: tlb miss 66714a67055Ssfencevma when (replayInfo.cause(LoadReplayCauses.C_TM)) { 668185e6164SHaoyuan Feng blocking(enqIndex) := !replayInfo.tlb_full && 669185e6164SHaoyuan Feng !(io.tlb_hint.resp.valid && (io.tlb_hint.resp.bits.id === replayInfo.tlb_id || io.tlb_hint.resp.bits.replay_all)) 670185e6164SHaoyuan Feng tlbHintId(enqIndex) := replayInfo.tlb_id 671e4f69d78Ssfencevma } 672e4f69d78Ssfencevma 673e4f69d78Ssfencevma // special case: dcache miss 67414a67055Ssfencevma when (replayInfo.cause(LoadReplayCauses.C_DM) && enq.bits.handledByMSHR) { 675e50f3145Ssfencevma blocking(enqIndex) := !replayInfo.full_fwd && // dcache miss 6769444e131Ssfencevma !(io.tl_d_channel.valid && io.tl_d_channel.mshrid === replayInfo.mshr_id) // no refill in this cycle 677e4f69d78Ssfencevma } 678e4f69d78Ssfencevma 679e4f69d78Ssfencevma // special case: st-ld violation 68014a67055Ssfencevma when (replayInfo.cause(LoadReplayCauses.C_MA)) { 68114a67055Ssfencevma blockSqIdx(enqIndex) := replayInfo.addr_inv_sq_idx 68277555c00STang Haojin strict(enqIndex) := enq.bits.uop.loadWaitStrict 683e4f69d78Ssfencevma } 684e4f69d78Ssfencevma 685e4f69d78Ssfencevma // special case: data forward fail 68614a67055Ssfencevma when (replayInfo.cause(LoadReplayCauses.C_FF)) { 68714a67055Ssfencevma blockSqIdx(enqIndex) := replayInfo.data_inv_sq_idx 688e4f69d78Ssfencevma } 689b9e121dfShappy-lx // extra info 69014a67055Ssfencevma replayCarryReg(enqIndex) := replayInfo.rep_carry 691b9e121dfShappy-lx replacementUpdated(enqIndex) := enq.bits.replacementUpdated 6920d32f713Shappy-lx missDbUpdated(enqIndex) := enq.bits.missDbUpdated 69314a67055Ssfencevma // update mshr_id only when the load has already been handled by mshr 694b9e121dfShappy-lx when(enq.bits.handledByMSHR) { 69514a67055Ssfencevma missMSHRId(enqIndex) := replayInfo.mshr_id 696e4f69d78Ssfencevma } 697b9e121dfShappy-lx dataInLastBeatReg(enqIndex) := dataInLastBeat 698b9e121dfShappy-lx } 699e4f69d78Ssfencevma 700e4f69d78Ssfencevma // 70114a67055Ssfencevma val schedIndex = enq.bits.schedIndex 702e4f69d78Ssfencevma when (enq.valid && enq.bits.isLoadReplay) { 703e4f69d78Ssfencevma when (!needReplay(w) || hasExceptions(w)) { 70414a67055Ssfencevma allocated(schedIndex) := false.B 70514a67055Ssfencevma freeMaskVec(schedIndex) := true.B 706e4f69d78Ssfencevma } .otherwise { 70714a67055Ssfencevma scheduled(schedIndex) := false.B 708e4f69d78Ssfencevma } 709e4f69d78Ssfencevma } 710e4f69d78Ssfencevma } 711e4f69d78Ssfencevma 71226af847eSgood-circle // vector load, all replay entries of same robidx and uopidx 71326af847eSgood-circle // should be released when vlmergebuffer commit or flush 71426af847eSgood-circle val vecLdCancel = Wire(Vec(LoadQueueReplaySize, Bool())) 71526af847eSgood-circle val vecLdCommit = Wire(Vec(LoadQueueReplaySize, Bool())) 71626af847eSgood-circle for (i <- 0 until LoadQueueReplaySize) { 71726af847eSgood-circle vecLdCancel(i) := io.vecFeedback.valid && io.vecFeedback.bits.isFlush && uop(i).robIdx === io.vecFeedback.bits.robidx && uop(i).uopIdx === io.vecFeedback.bits.uopidx 71826af847eSgood-circle vecLdCommit(i) := io.vecFeedback.valid && io.vecFeedback.bits.isCommit && uop(i).robIdx === io.vecFeedback.bits.robidx && uop(i).uopIdx === io.vecFeedback.bits.uopidx 71926af847eSgood-circle XSError(vecLdCancel(i) || vecLdCommit(i), s"vector load, should not have replay entry $i when commit or flush.\n") 72026af847eSgood-circle } 72126af847eSgood-circle 722e4f69d78Ssfencevma // misprediction recovery / exception redirect 723e4f69d78Ssfencevma for (i <- 0 until LoadQueueReplaySize) { 724e4f69d78Ssfencevma needCancel(i) := uop(i).robIdx.needFlush(io.redirect) && allocated(i) 725e4f69d78Ssfencevma when (needCancel(i)) { 726e4f69d78Ssfencevma allocated(i) := false.B 727e4f69d78Ssfencevma freeMaskVec(i) := true.B 728e4f69d78Ssfencevma } 729e4f69d78Ssfencevma } 730e4f69d78Ssfencevma 731e4f69d78Ssfencevma freeList.io.free := freeMaskVec.asUInt 732e4f69d78Ssfencevma 733e4f69d78Ssfencevma io.lqFull := lqFull 734e4f69d78Ssfencevma 735d2b20d1aSTang Haojin // Topdown 73660ebee38STang Haojin val robHeadVaddr = io.debugTopDown.robHeadVaddr 737d2b20d1aSTang Haojin 738d2b20d1aSTang Haojin val uop_wrapper = Wire(Vec(LoadQueueReplaySize, new XSBundleWithMicroOp)) 739d2b20d1aSTang Haojin (uop_wrapper.zipWithIndex).foreach { 740d2b20d1aSTang Haojin case (u, i) => { 741d2b20d1aSTang Haojin u.uop := uop(i) 742d2b20d1aSTang Haojin } 743d2b20d1aSTang Haojin } 74460ebee38STang Haojin val lq_match_vec = (debug_vaddr.zip(allocated)).map{case(va, alloc) => alloc && (va === robHeadVaddr.bits)} 745d2b20d1aSTang Haojin val rob_head_lq_match = ParallelOperation(lq_match_vec.zip(uop_wrapper), (a: Tuple2[Bool, XSBundleWithMicroOp], b: Tuple2[Bool, XSBundleWithMicroOp]) => { 746d2b20d1aSTang Haojin val (a_v, a_uop) = (a._1, a._2) 747d2b20d1aSTang Haojin val (b_v, b_uop) = (b._1, b._2) 748d2b20d1aSTang Haojin 749d2b20d1aSTang Haojin val res = Mux(a_v && b_v, Mux(isAfter(a_uop.uop.robIdx, b_uop.uop.robIdx), b_uop, a_uop), 750d2b20d1aSTang Haojin Mux(a_v, a_uop, 751d2b20d1aSTang Haojin Mux(b_v, b_uop, 752d2b20d1aSTang Haojin a_uop))) 753d2b20d1aSTang Haojin (a_v || b_v, res) 754d2b20d1aSTang Haojin }) 755d2b20d1aSTang Haojin 756d2b20d1aSTang Haojin val lq_match_bits = rob_head_lq_match._2.uop 75760ebee38STang Haojin val lq_match = rob_head_lq_match._1 && robHeadVaddr.valid 758d2b20d1aSTang Haojin val lq_match_idx = lq_match_bits.lqIdx.value 759d2b20d1aSTang Haojin 76014a67055Ssfencevma val rob_head_tlb_miss = lq_match && cause(lq_match_idx)(LoadReplayCauses.C_TM) 76114a67055Ssfencevma val rob_head_nuke = lq_match && cause(lq_match_idx)(LoadReplayCauses.C_NK) 76214a67055Ssfencevma val rob_head_mem_amb = lq_match && cause(lq_match_idx)(LoadReplayCauses.C_MA) 76314a67055Ssfencevma val rob_head_confilct_replay = lq_match && cause(lq_match_idx)(LoadReplayCauses.C_BC) 76414a67055Ssfencevma val rob_head_forward_fail = lq_match && cause(lq_match_idx)(LoadReplayCauses.C_FF) 76514a67055Ssfencevma val rob_head_mshrfull_replay = lq_match && cause(lq_match_idx)(LoadReplayCauses.C_DR) 76614a67055Ssfencevma val rob_head_dcache_miss = lq_match && cause(lq_match_idx)(LoadReplayCauses.C_DM) 76714a67055Ssfencevma val rob_head_rar_nack = lq_match && cause(lq_match_idx)(LoadReplayCauses.C_RAR) 76814a67055Ssfencevma val rob_head_raw_nack = lq_match && cause(lq_match_idx)(LoadReplayCauses.C_RAW) 76914a67055Ssfencevma val rob_head_other_replay = lq_match && (rob_head_rar_nack || rob_head_raw_nack || rob_head_forward_fail) 770d2b20d1aSTang Haojin 77114a67055Ssfencevma val rob_head_vio_replay = rob_head_nuke || rob_head_mem_amb 772d2b20d1aSTang Haojin 77360ebee38STang Haojin val rob_head_miss_in_dtlb = io.debugTopDown.robHeadMissInDTlb 77460ebee38STang Haojin io.debugTopDown.robHeadTlbReplay := rob_head_tlb_miss && !rob_head_miss_in_dtlb 77560ebee38STang Haojin io.debugTopDown.robHeadTlbMiss := rob_head_tlb_miss && rob_head_miss_in_dtlb 77660ebee38STang Haojin io.debugTopDown.robHeadLoadVio := rob_head_vio_replay 77760ebee38STang Haojin io.debugTopDown.robHeadLoadMSHR := rob_head_mshrfull_replay 77860ebee38STang Haojin io.debugTopDown.robHeadOtherReplay := rob_head_other_replay 779d2b20d1aSTang Haojin val perfValidCount = RegNext(PopCount(allocated)) 780d2b20d1aSTang Haojin 781e4f69d78Ssfencevma // perf cnt 78214a67055Ssfencevma val enqNumber = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay)) 78314a67055Ssfencevma val deqNumber = PopCount(io.replay.map(_.fire)) 784e4f69d78Ssfencevma val deqBlockCount = PopCount(io.replay.map(r => r.valid && !r.ready)) 78514a67055Ssfencevma val replayTlbMissCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.rep_info.cause(LoadReplayCauses.C_TM))) 7867c0b4ffaSTang Haojin val replayMemAmbCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.rep_info.cause(LoadReplayCauses.C_MA))) 7877c0b4ffaSTang Haojin val replayNukeCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.rep_info.cause(LoadReplayCauses.C_NK))) 78814a67055Ssfencevma val replayRARRejectCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.rep_info.cause(LoadReplayCauses.C_RAR))) 78914a67055Ssfencevma val replayRAWRejectCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.rep_info.cause(LoadReplayCauses.C_RAW))) 79014a67055Ssfencevma val replayBankConflictCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.rep_info.cause(LoadReplayCauses.C_BC))) 79114a67055Ssfencevma val replayDCacheReplayCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.rep_info.cause(LoadReplayCauses.C_DR))) 79214a67055Ssfencevma val replayForwardFailCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.rep_info.cause(LoadReplayCauses.C_FF))) 79314a67055Ssfencevma val replayDCacheMissCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.rep_info.cause(LoadReplayCauses.C_DM))) 79414a67055Ssfencevma XSPerfAccumulate("enq", enqNumber) 79514a67055Ssfencevma XSPerfAccumulate("deq", deqNumber) 796e4f69d78Ssfencevma XSPerfAccumulate("deq_block", deqBlockCount) 797e4f69d78Ssfencevma XSPerfAccumulate("replay_full", io.lqFull) 79814a67055Ssfencevma XSPerfAccumulate("replay_rar_nack", replayRARRejectCount) 79914a67055Ssfencevma XSPerfAccumulate("replay_raw_nack", replayRAWRejectCount) 80014a67055Ssfencevma XSPerfAccumulate("replay_nuke", replayNukeCount) 80114a67055Ssfencevma XSPerfAccumulate("replay_mem_amb", replayMemAmbCount) 802e4f69d78Ssfencevma XSPerfAccumulate("replay_tlb_miss", replayTlbMissCount) 803e4f69d78Ssfencevma XSPerfAccumulate("replay_bank_conflict", replayBankConflictCount) 804e4f69d78Ssfencevma XSPerfAccumulate("replay_dcache_replay", replayDCacheReplayCount) 805e4f69d78Ssfencevma XSPerfAccumulate("replay_forward_fail", replayForwardFailCount) 806e4f69d78Ssfencevma XSPerfAccumulate("replay_dcache_miss", replayDCacheMissCount) 8078a610956Ssfencevma XSPerfAccumulate("replay_hint_wakeup", s0_hintSelValid) 808e4f69d78Ssfencevma 809e4f69d78Ssfencevma val perfEvents: Seq[(String, UInt)] = Seq( 81014a67055Ssfencevma ("enq", enqNumber), 81114a67055Ssfencevma ("deq", deqNumber), 812e4f69d78Ssfencevma ("deq_block", deqBlockCount), 813e4f69d78Ssfencevma ("replay_full", io.lqFull), 81414a67055Ssfencevma ("replay_rar_nack", replayRARRejectCount), 81514a67055Ssfencevma ("replay_raw_nack", replayRAWRejectCount), 81614a67055Ssfencevma ("replay_nuke", replayNukeCount), 81714a67055Ssfencevma ("replay_mem_amb", replayMemAmbCount), 818e4f69d78Ssfencevma ("replay_tlb_miss", replayTlbMissCount), 819e4f69d78Ssfencevma ("replay_bank_conflict", replayBankConflictCount), 820e4f69d78Ssfencevma ("replay_dcache_replay", replayDCacheReplayCount), 821e4f69d78Ssfencevma ("replay_forward_fail", replayForwardFailCount), 822e4f69d78Ssfencevma ("replay_dcache_miss", replayDCacheMissCount), 823e4f69d78Ssfencevma ) 824e4f69d78Ssfencevma generatePerfEvent() 825e4f69d78Ssfencevma // end 826e4f69d78Ssfencevma} 827