xref: /XiangShan/src/main/scala/xiangshan/mem/lsqueue/LoadQueueReplay.scala (revision 159372dddfc6d05c3cd1dd91f1f73cd33e26bad2)
1e4f69d78Ssfencevma/***************************************************************************************
2e4f69d78Ssfencevma* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3e4f69d78Ssfencevma* Copyright (c) 2020-2021 Peng Cheng Laboratory
4e4f69d78Ssfencevma*
5e4f69d78Ssfencevma* XiangShan is licensed under Mulan PSL v2.
6e4f69d78Ssfencevma* You can use this software according to the terms and conditions of the Mulan PSL v2.
7e4f69d78Ssfencevma* You may obtain a copy of Mulan PSL v2 at:
8e4f69d78Ssfencevma*          http://license.coscl.org.cn/MulanPSL2
9e4f69d78Ssfencevma*
10e4f69d78Ssfencevma* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11e4f69d78Ssfencevma* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12e4f69d78Ssfencevma* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13e4f69d78Ssfencevma*
14e4f69d78Ssfencevma* See the Mulan PSL v2 for more details.
15e4f69d78Ssfencevma***************************************************************************************/
16e4f69d78Ssfencevmapackage xiangshan.mem
17e4f69d78Ssfencevma
18e4f69d78Ssfencevmaimport chisel3._
19e4f69d78Ssfencevmaimport chisel3.util._
20e4f69d78Ssfencevmaimport chipsalliance.rocketchip.config._
21e4f69d78Ssfencevmaimport xiangshan._
22e4f69d78Ssfencevmaimport xiangshan.backend.rob.{RobPtr, RobLsqIO}
23e4f69d78Ssfencevmaimport xiangshan.cache._
24e4f69d78Ssfencevmaimport xiangshan.backend.fu.fpu.FPU
25e4f69d78Ssfencevmaimport xiangshan.cache._
26e4f69d78Ssfencevmaimport xiangshan.frontend.FtqPtr
27e4f69d78Ssfencevmaimport xiangshan.ExceptionNO._
28e4f69d78Ssfencevmaimport xiangshan.cache.dcache.ReplayCarry
29e4f69d78Ssfencevmaimport xiangshan.mem.mdp._
30e4f69d78Ssfencevmaimport utils._
31e4f69d78Ssfencevmaimport utility._
32e4f69d78Ssfencevma
33e4f69d78Ssfencevmaobject LoadReplayCauses {
34e4f69d78Ssfencevma  // these causes have priority, lower coding has higher priority.
35e4f69d78Ssfencevma  // when load replay happens, load unit will select highest priority
36e4f69d78Ssfencevma  // from replay causes vector
37e4f69d78Ssfencevma
38e4f69d78Ssfencevma  /*
39e4f69d78Ssfencevma   * Warning:
40e4f69d78Ssfencevma   * ************************************************************
41e4f69d78Ssfencevma   * * Don't change the priority. If the priority is changed,   *
42e4f69d78Ssfencevma   * * deadlock may occur. If you really need to change or      *
43e4f69d78Ssfencevma   * * add priority, please ensure that no deadlock will occur. *
44e4f69d78Ssfencevma   * ************************************************************
45e4f69d78Ssfencevma   *
46e4f69d78Ssfencevma   */
47e4f69d78Ssfencevma  // st-ld violation
48e4f69d78Ssfencevma  val waitStore         = 0
49e4f69d78Ssfencevma  // tlb miss check
50e4f69d78Ssfencevma  val tlbMiss           = 1
51e4f69d78Ssfencevma  // st-ld violation re-execute check
52e4f69d78Ssfencevma  val schedError        = 2
53e4f69d78Ssfencevma  // dcache bank conflict check
54e4f69d78Ssfencevma  val bankConflict      = 3
55e4f69d78Ssfencevma  // store-to-load-forwarding check
56e4f69d78Ssfencevma  val forwardFail       = 4
57e4f69d78Ssfencevma  // dcache replay check
58e4f69d78Ssfencevma  val dcacheReplay      = 5
59e4f69d78Ssfencevma  // dcache miss check
60e4f69d78Ssfencevma  val dcacheMiss        = 6
61e4f69d78Ssfencevma  // RAR/RAW queue accept check
62e4f69d78Ssfencevma  val rejectEnq         = 7
63e4f69d78Ssfencevma  // total causes
64e4f69d78Ssfencevma  val allCauses         = 8
65e4f69d78Ssfencevma}
66e4f69d78Ssfencevma
67e4f69d78Ssfencevmaclass AgeDetector(numEntries: Int, numEnq: Int, regOut: Boolean = true)(implicit p: Parameters) extends XSModule {
68e4f69d78Ssfencevma  val io = IO(new Bundle {
69e4f69d78Ssfencevma    // NOTE: deq and enq may come at the same cycle.
70e4f69d78Ssfencevma    val enq = Vec(numEnq, Input(UInt(numEntries.W)))
71e4f69d78Ssfencevma    val deq = Input(UInt(numEntries.W))
72e4f69d78Ssfencevma    val ready = Input(UInt(numEntries.W))
73e4f69d78Ssfencevma    val out = Output(UInt(numEntries.W))
74e4f69d78Ssfencevma  })
75e4f69d78Ssfencevma
76e4f69d78Ssfencevma  // age(i)(j): entry i enters queue before entry j
77e4f69d78Ssfencevma  val age = Seq.fill(numEntries)(Seq.fill(numEntries)(RegInit(false.B)))
78e4f69d78Ssfencevma  val nextAge = Seq.fill(numEntries)(Seq.fill(numEntries)(Wire(Bool())))
79e4f69d78Ssfencevma
80e4f69d78Ssfencevma  // to reduce reg usage, only use upper matrix
81e4f69d78Ssfencevma  def get_age(row: Int, col: Int): Bool = if (row <= col) age(row)(col) else !age(col)(row)
82e4f69d78Ssfencevma  def get_next_age(row: Int, col: Int): Bool = if (row <= col) nextAge(row)(col) else !nextAge(col)(row)
83e4f69d78Ssfencevma  def isFlushed(i: Int): Bool = io.deq(i)
84e4f69d78Ssfencevma  def isEnqueued(i: Int, numPorts: Int = -1): Bool = {
85e4f69d78Ssfencevma    val takePorts = if (numPorts == -1) io.enq.length else numPorts
86e4f69d78Ssfencevma    takePorts match {
87e4f69d78Ssfencevma      case 0 => false.B
88e4f69d78Ssfencevma      case 1 => io.enq.head(i) && !isFlushed(i)
89e4f69d78Ssfencevma      case n => VecInit(io.enq.take(n).map(_(i))).asUInt.orR && !isFlushed(i)
90e4f69d78Ssfencevma    }
91e4f69d78Ssfencevma  }
92e4f69d78Ssfencevma
93e4f69d78Ssfencevma  for ((row, i) <- nextAge.zipWithIndex) {
94e4f69d78Ssfencevma    val thisValid = get_age(i, i) || isEnqueued(i)
95e4f69d78Ssfencevma    for ((elem, j) <- row.zipWithIndex) {
96e4f69d78Ssfencevma      when (isFlushed(i)) {
97e4f69d78Ssfencevma        // (1) when entry i is flushed or dequeues, set row(i) to false.B
98e4f69d78Ssfencevma        elem := false.B
99e4f69d78Ssfencevma      }.elsewhen (isFlushed(j)) {
100e4f69d78Ssfencevma        // (2) when entry j is flushed or dequeues, set column(j) to validVec
101e4f69d78Ssfencevma        elem := thisValid
102e4f69d78Ssfencevma      }.elsewhen (isEnqueued(i)) {
103e4f69d78Ssfencevma        // (3) when entry i enqueues from port k,
104e4f69d78Ssfencevma        // (3.1) if entry j enqueues from previous ports, set to false
105e4f69d78Ssfencevma        // (3.2) otherwise, set to true if and only of entry j is invalid
106e4f69d78Ssfencevma        // overall: !jEnqFromPreviousPorts && !jIsValid
107e4f69d78Ssfencevma        val sel = io.enq.map(_(i))
108e4f69d78Ssfencevma        val result = (0 until numEnq).map(k => isEnqueued(j, k))
109e4f69d78Ssfencevma        // why ParallelMux: sel must be one-hot since enq is one-hot
110e4f69d78Ssfencevma        elem := !get_age(j, j) && !ParallelMux(sel, result)
111e4f69d78Ssfencevma      }.otherwise {
112e4f69d78Ssfencevma        // default: unchanged
113e4f69d78Ssfencevma        elem := get_age(i, j)
114e4f69d78Ssfencevma      }
115e4f69d78Ssfencevma      age(i)(j) := elem
116e4f69d78Ssfencevma    }
117e4f69d78Ssfencevma  }
118e4f69d78Ssfencevma
119e4f69d78Ssfencevma  def getOldest(get: (Int, Int) => Bool): UInt = {
120e4f69d78Ssfencevma    VecInit((0 until numEntries).map(i => {
121e4f69d78Ssfencevma      io.ready(i) & VecInit((0 until numEntries).map(j => if (i != j) !io.ready(j) || get(i, j) else true.B)).asUInt.andR
122e4f69d78Ssfencevma    })).asUInt
123e4f69d78Ssfencevma  }
124e4f69d78Ssfencevma  val best = getOldest(get_age)
125e4f69d78Ssfencevma  val nextBest = getOldest(get_next_age)
126e4f69d78Ssfencevma
127e4f69d78Ssfencevma  io.out := (if (regOut) best else nextBest)
128e4f69d78Ssfencevma}
129e4f69d78Ssfencevma
130e4f69d78Ssfencevmaobject AgeDetector {
131e4f69d78Ssfencevma  def apply(numEntries: Int, enq: Vec[UInt], deq: UInt, ready: UInt)(implicit p: Parameters): Valid[UInt] = {
132e4f69d78Ssfencevma    val age = Module(new AgeDetector(numEntries, enq.length, regOut = true))
133e4f69d78Ssfencevma    age.io.enq := enq
134e4f69d78Ssfencevma    age.io.deq := deq
135e4f69d78Ssfencevma    age.io.ready:= ready
136e4f69d78Ssfencevma    val out = Wire(Valid(UInt(deq.getWidth.W)))
137e4f69d78Ssfencevma    out.valid := age.io.out.orR
138e4f69d78Ssfencevma    out.bits := age.io.out
139e4f69d78Ssfencevma    out
140e4f69d78Ssfencevma  }
141e4f69d78Ssfencevma}
142e4f69d78Ssfencevma
143e4f69d78Ssfencevma
144e4f69d78Ssfencevmaclass LoadQueueReplay(implicit p: Parameters) extends XSModule
145e4f69d78Ssfencevma  with HasDCacheParameters
146e4f69d78Ssfencevma  with HasCircularQueuePtrHelper
147e4f69d78Ssfencevma  with HasLoadHelper
148e4f69d78Ssfencevma  with HasPerfEvents
149e4f69d78Ssfencevma{
150e4f69d78Ssfencevma  val io = IO(new Bundle() {
151e4f69d78Ssfencevma    val redirect = Flipped(ValidIO(new Redirect))
152e4f69d78Ssfencevma    val enq = Vec(LoadPipelineWidth, Flipped(Decoupled(new LqWriteBundle)))
153e4f69d78Ssfencevma    val storeAddrIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle)))
154e4f69d78Ssfencevma    val storeDataIn = Vec(StorePipelineWidth, Flipped(Valid(new ExuOutput)))
155e4f69d78Ssfencevma    val replay = Vec(LoadPipelineWidth, Decoupled(new LsPipelineBundle))
156e4f69d78Ssfencevma    val refill = Flipped(ValidIO(new Refill))
157e4f69d78Ssfencevma    val stAddrReadySqPtr = Input(new SqPtr)
158e4f69d78Ssfencevma    val stAddrReadyVec = Input(Vec(StoreQueueSize, Bool()))
159e4f69d78Ssfencevma    val stDataReadySqPtr = Input(new SqPtr)
160e4f69d78Ssfencevma    val stDataReadyVec = Input(Vec(StoreQueueSize, Bool()))
161e4f69d78Ssfencevma    val sqEmpty = Input(Bool())
162e4f69d78Ssfencevma    val lqFull = Output(Bool())
163e4f69d78Ssfencevma    val ldWbPtr = Input(new LqPtr)
164e4f69d78Ssfencevma    val tlbReplayDelayCycleCtrl = Vec(4, Input(UInt(ReSelectLen.W)))
165e4f69d78Ssfencevma  })
166e4f69d78Ssfencevma
167e4f69d78Ssfencevma  println("LoadQueueReplay size: " + LoadQueueReplaySize)
168e4f69d78Ssfencevma  //  LoadQueueReplay field:
169e4f69d78Ssfencevma  //  +-----------+---------+-------+-------------+--------+
170e4f69d78Ssfencevma  //  | Allocated | MicroOp | VAddr |    Cause    |  Flags |
171e4f69d78Ssfencevma  //  +-----------+---------+-------+-------------+--------+
172e4f69d78Ssfencevma  //  Allocated   : entry has been allocated already
173e4f69d78Ssfencevma  //  MicroOp     : inst's microOp
174e4f69d78Ssfencevma  //  VAddr       : virtual address
175e4f69d78Ssfencevma  //  Cause       : replay cause
176e4f69d78Ssfencevma  //  Flags       : rar/raw queue allocate flags
177e4f69d78Ssfencevma  val allocated = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B))) // The control signals need to explicitly indicate the initial value
178e4f69d78Ssfencevma  val sleep = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B)))
179e4f69d78Ssfencevma  val uop = Reg(Vec(LoadQueueReplaySize, new MicroOp))
180e4f69d78Ssfencevma  val vaddrModule = Module(new LqVAddrModule(
181e4f69d78Ssfencevma    gen = UInt(VAddrBits.W),
182e4f69d78Ssfencevma    numEntries = LoadQueueReplaySize,
183e4f69d78Ssfencevma    numRead = LoadPipelineWidth,
184e4f69d78Ssfencevma    numWrite = LoadPipelineWidth,
185e4f69d78Ssfencevma    numWBank = LoadQueueNWriteBanks,
186e4f69d78Ssfencevma    numWDelay = 2,
187e4f69d78Ssfencevma    numCamPort = 0))
188e4f69d78Ssfencevma  vaddrModule.io := DontCare
189e4f69d78Ssfencevma  val cause = RegInit(VecInit(List.fill(LoadQueueReplaySize)(0.U(LoadReplayCauses.allCauses.W))))
190e4f69d78Ssfencevma
191e4f69d78Ssfencevma  // freeliset: store valid entries index.
192e4f69d78Ssfencevma  // +---+---+--------------+-----+-----+
193e4f69d78Ssfencevma  // | 0 | 1 |      ......  | n-2 | n-1 |
194e4f69d78Ssfencevma  // +---+---+--------------+-----+-----+
195e4f69d78Ssfencevma  val freeList = Module(new FreeList(
196e4f69d78Ssfencevma    size = LoadQueueReplaySize,
197e4f69d78Ssfencevma    allocWidth = LoadPipelineWidth,
198e4f69d78Ssfencevma    freeWidth = 4,
199e4f69d78Ssfencevma    moduleName = "LoadQueueReplay freelist"
200e4f69d78Ssfencevma  ))
201e4f69d78Ssfencevma  freeList.io := DontCare
202e4f69d78Ssfencevma  /**
203e4f69d78Ssfencevma   * used for re-select control
204e4f69d78Ssfencevma   */
205e4f69d78Ssfencevma  val credit = RegInit(VecInit(List.fill(LoadQueueReplaySize)(0.U(ReSelectLen.W))))
206e4f69d78Ssfencevma  val selBlocked = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B)))
207e4f69d78Ssfencevma  //  Ptrs to control which cycle to choose
208e4f69d78Ssfencevma  val blockPtrTlb = RegInit(VecInit(List.fill(LoadQueueReplaySize)(0.U(2.W))))
209e4f69d78Ssfencevma  val blockPtrCache = RegInit(VecInit(List.fill(LoadQueueReplaySize)(0.U(2.W))))
210e4f69d78Ssfencevma  val blockPtrOthers = RegInit(VecInit(List.fill(LoadQueueReplaySize)(0.U(2.W))))
211e4f69d78Ssfencevma  //  Specific cycles to block
212e4f69d78Ssfencevma  val blockCyclesTlb = Reg(Vec(4, UInt(ReSelectLen.W)))
213e4f69d78Ssfencevma  blockCyclesTlb := io.tlbReplayDelayCycleCtrl
214e4f69d78Ssfencevma  val blockCyclesCache = RegInit(VecInit(Seq(11.U(ReSelectLen.W), 18.U(ReSelectLen.W), 127.U(ReSelectLen.W), 17.U(ReSelectLen.W))))
215e4f69d78Ssfencevma  val blockCyclesOthers = RegInit(VecInit(Seq(0.U(ReSelectLen.W), 0.U(ReSelectLen.W), 0.U(ReSelectLen.W), 0.U(ReSelectLen.W))))
216e4f69d78Ssfencevma  val blockSqIdx = Reg(Vec(LoadQueueReplaySize, new SqPtr))
217e4f69d78Ssfencevma  // block causes
218e4f69d78Ssfencevma  val blockByTlbMiss = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B)))
219e4f69d78Ssfencevma  val blockByForwardFail = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B)))
220e4f69d78Ssfencevma  val blockByWaitStore = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B)))
221e4f69d78Ssfencevma  val blockByCacheMiss = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B)))
222e4f69d78Ssfencevma  val blockByOthers = RegInit(VecInit(List.fill(LoadQueueReplaySize)(false.B)))
223e4f69d78Ssfencevma  //  DCache miss block
224e4f69d78Ssfencevma  val missMSHRId = RegInit(VecInit(List.fill(LoadQueueReplaySize)(0.U((log2Up(cfg.nMissEntries).W)))))
225e4f69d78Ssfencevma  val trueCacheMissReplay = WireInit(VecInit(cause.map(_(LoadReplayCauses.dcacheMiss))))
226e4f69d78Ssfencevma  val creditUpdate = WireInit(VecInit(List.fill(LoadQueueReplaySize)(0.U(ReSelectLen.W))))
227e4f69d78Ssfencevma  (0 until LoadQueueReplaySize).map(i => {
228e4f69d78Ssfencevma    creditUpdate(i) := Mux(credit(i) > 0.U(ReSelectLen.W), credit(i)-1.U(ReSelectLen.W), credit(i))
229e4f69d78Ssfencevma    selBlocked(i) := creditUpdate(i) =/= 0.U(ReSelectLen.W) || credit(i) =/= 0.U(ReSelectLen.W)
230e4f69d78Ssfencevma  })
231e4f69d78Ssfencevma  val replayCarryReg = RegInit(VecInit(List.fill(LoadQueueReplaySize)(ReplayCarry(0.U, false.B))))
232e4f69d78Ssfencevma
233e4f69d78Ssfencevma  /**
234e4f69d78Ssfencevma   * Enqueue
235e4f69d78Ssfencevma   */
236e4f69d78Ssfencevma  val canEnqueue = io.enq.map(_.valid)
237e4f69d78Ssfencevma  val cancelEnq = io.enq.map(enq => enq.bits.uop.robIdx.needFlush(io.redirect))
238e4f69d78Ssfencevma  val needReplay = io.enq.map(enq => enq.bits.replayInfo.needReplay())
239e4f69d78Ssfencevma  val hasExceptions = io.enq.map(enq => ExceptionNO.selectByFu(enq.bits.uop.cf.exceptionVec, lduCfg).asUInt.orR && !enq.bits.tlbMiss)
240e4f69d78Ssfencevma  val loadReplay = io.enq.map(enq => enq.bits.isLoadReplay)
241e4f69d78Ssfencevma  val needEnqueue = VecInit((0 until LoadPipelineWidth).map(w => {
242e4f69d78Ssfencevma    canEnqueue(w) && !cancelEnq(w) && needReplay(w) && !hasExceptions(w)
243e4f69d78Ssfencevma  }))
244e4f69d78Ssfencevma  val canFreeVec = VecInit((0 until LoadPipelineWidth).map(w => {
245e4f69d78Ssfencevma    canEnqueue(w) && loadReplay(w) && (!needReplay(w) || hasExceptions(w))
246e4f69d78Ssfencevma  }))
247e4f69d78Ssfencevma
248e4f69d78Ssfencevma  // select LoadPipelineWidth valid index.
249e4f69d78Ssfencevma  val lqFull = freeList.io.empty
250e4f69d78Ssfencevma  val lqFreeNums = freeList.io.validCount
251e4f69d78Ssfencevma
252e4f69d78Ssfencevma  // replay logic
253e4f69d78Ssfencevma  // release logic generation
254e4f69d78Ssfencevma  val storeAddrInSameCycleVec = Wire(Vec(LoadQueueReplaySize, Bool()))
255e4f69d78Ssfencevma  val storeDataInSameCycleVec = Wire(Vec(LoadQueueReplaySize, Bool()))
256e4f69d78Ssfencevma  val addrNotBlockVec = Wire(Vec(LoadQueueReplaySize, Bool()))
257e4f69d78Ssfencevma  val dataNotBlockVec = Wire(Vec(LoadQueueReplaySize, Bool()))
258e4f69d78Ssfencevma  val storeAddrValidVec = addrNotBlockVec.asUInt | storeAddrInSameCycleVec.asUInt
259e4f69d78Ssfencevma  val storeDataValidVec = dataNotBlockVec.asUInt | storeDataInSameCycleVec.asUInt
260e4f69d78Ssfencevma
261e4f69d78Ssfencevma  // store data valid check
262e4f69d78Ssfencevma  val stAddrReadyVec = io.stAddrReadyVec
263e4f69d78Ssfencevma  val stDataReadyVec = io.stDataReadyVec
264e4f69d78Ssfencevma
265e4f69d78Ssfencevma  for (i <- 0 until LoadQueueReplaySize) {
266e4f69d78Ssfencevma    // dequeue
267e4f69d78Ssfencevma    //  FIXME: store*Ptr is not accurate
268*159372ddSsfencevma    dataNotBlockVec(i) := !isBefore(io.stDataReadySqPtr, blockSqIdx(i)) || stDataReadyVec(blockSqIdx(i).value) || io.sqEmpty // for better timing
269e4f69d78Ssfencevma    addrNotBlockVec(i) := !isBefore(io.stAddrReadySqPtr, blockSqIdx(i)) || stAddrReadyVec(blockSqIdx(i).value) || io.sqEmpty // for better timing
270e4f69d78Ssfencevma
271e4f69d78Ssfencevma    // store address execute
272e4f69d78Ssfencevma    storeAddrInSameCycleVec(i) := VecInit((0 until StorePipelineWidth).map(w => {
273e4f69d78Ssfencevma      io.storeAddrIn(w).valid &&
274e4f69d78Ssfencevma      !io.storeAddrIn(w).bits.miss &&
275e4f69d78Ssfencevma      blockSqIdx(i) === io.storeAddrIn(w).bits.uop.sqIdx
276e4f69d78Ssfencevma    })).asUInt.orR // for better timing
277e4f69d78Ssfencevma
278e4f69d78Ssfencevma    // store data execute
279e4f69d78Ssfencevma    storeDataInSameCycleVec(i) := VecInit((0 until StorePipelineWidth).map(w => {
280e4f69d78Ssfencevma      io.storeDataIn(w).valid &&
281e4f69d78Ssfencevma      blockSqIdx(i) === io.storeDataIn(w).bits.uop.sqIdx
282e4f69d78Ssfencevma    })).asUInt.orR // for better timing
283e4f69d78Ssfencevma
284e4f69d78Ssfencevma  }
285e4f69d78Ssfencevma
286e4f69d78Ssfencevma  // store addr issue check
287e4f69d78Ssfencevma  val stAddrDeqVec = Wire(Vec(LoadQueueReplaySize, Bool()))
288e4f69d78Ssfencevma  (0 until LoadQueueReplaySize).map(i => {
289e4f69d78Ssfencevma    stAddrDeqVec(i) := allocated(i) && storeAddrValidVec(i)
290e4f69d78Ssfencevma  })
291e4f69d78Ssfencevma
292e4f69d78Ssfencevma  // store data issue check
293e4f69d78Ssfencevma  val stDataDeqVec = Wire(Vec(LoadQueueReplaySize, Bool()))
294e4f69d78Ssfencevma  (0 until LoadQueueReplaySize).map(i => {
295e4f69d78Ssfencevma    stDataDeqVec(i) := allocated(i) && storeDataValidVec(i)
296e4f69d78Ssfencevma  })
297e4f69d78Ssfencevma
298e4f69d78Ssfencevma  // update block condition
299e4f69d78Ssfencevma  (0 until LoadQueueReplaySize).map(i => {
300e4f69d78Ssfencevma    blockByForwardFail(i) := Mux(blockByForwardFail(i) && stDataDeqVec(i), false.B, blockByForwardFail(i))
301e4f69d78Ssfencevma    blockByWaitStore(i) := Mux(blockByWaitStore(i) && stAddrDeqVec(i), false.B, blockByWaitStore(i))
302e4f69d78Ssfencevma    blockByCacheMiss(i) := Mux(blockByCacheMiss(i) && io.refill.valid && io.refill.bits.id === missMSHRId(i), false.B, blockByCacheMiss(i))
303e4f69d78Ssfencevma
304e4f69d78Ssfencevma    when (blockByCacheMiss(i) && io.refill.valid && io.refill.bits.id === missMSHRId(i)) { creditUpdate(i) := 0.U }
305e4f69d78Ssfencevma    when (blockByCacheMiss(i) && creditUpdate(i) === 0.U) { blockByCacheMiss(i) := false.B }
306e4f69d78Ssfencevma    when (blockByTlbMiss(i) && creditUpdate(i) === 0.U) { blockByTlbMiss(i) := false.B }
307e4f69d78Ssfencevma    when (blockByOthers(i) && creditUpdate(i) === 0.U) { blockByOthers(i) := false.B }
308e4f69d78Ssfencevma  })
309e4f69d78Ssfencevma
310e4f69d78Ssfencevma  //  Replay is splitted into 3 stages
311e4f69d78Ssfencevma  def getRemBits(input: UInt)(rem: Int): UInt = {
312e4f69d78Ssfencevma    VecInit((0 until LoadQueueReplaySize / LoadPipelineWidth).map(i => { input(LoadPipelineWidth * i + rem) })).asUInt
313e4f69d78Ssfencevma  }
314e4f69d78Ssfencevma
315e4f69d78Ssfencevma  // stage1: select 2 entries and read their vaddr
316e4f69d78Ssfencevma  val s1_oldestSel = Wire(Vec(LoadPipelineWidth, Valid(UInt(log2Up(LoadQueueReplaySize).W))))
317e4f69d78Ssfencevma  val s2_oldestSel = Wire(Vec(LoadPipelineWidth, Valid(UInt(log2Up(LoadQueueReplaySize).W))))
318e4f69d78Ssfencevma
319e4f69d78Ssfencevma  // generate mask
320e4f69d78Ssfencevma  val needCancel = Wire(Vec(LoadQueueReplaySize, Bool()))
321e4f69d78Ssfencevma  // generate enq mask
322e4f69d78Ssfencevma  val selectIndexOH = Wire(Vec(LoadPipelineWidth, UInt(LoadQueueReplaySize.W)))
323e4f69d78Ssfencevma  val loadEnqFireMask = io.enq.map(x => x.fire && !x.bits.isLoadReplay).zip(selectIndexOH).map(x => Mux(x._1, x._2, 0.U))
324e4f69d78Ssfencevma  val remLoadEnqFireVec = loadEnqFireMask.map(x => VecInit((0 until LoadPipelineWidth).map(rem => getRemBits(x)(rem))))
325e4f69d78Ssfencevma  val remEnqSelVec = Seq.tabulate(LoadPipelineWidth)(w => VecInit(remLoadEnqFireVec.map(x => x(w))))
326e4f69d78Ssfencevma
327e4f69d78Ssfencevma  // generate free mask
328e4f69d78Ssfencevma  val loadReplayFreeMask = io.enq.map(_.bits).zip(canFreeVec).map(x => Mux(x._2, UIntToOH(x._1.sleepIndex), 0.U)).reduce(_|_)
329e4f69d78Ssfencevma  val loadFreeSelMask = VecInit((0 until LoadQueueReplaySize).map(i => {
330e4f69d78Ssfencevma    needCancel(i) || loadReplayFreeMask(i)
331e4f69d78Ssfencevma  })).asUInt
332e4f69d78Ssfencevma  val remFreeSelVec = VecInit(Seq.tabulate(LoadPipelineWidth)(rem => getRemBits(loadFreeSelMask)(rem)))
333e4f69d78Ssfencevma
334e4f69d78Ssfencevma  // generate cancel mask
335e4f69d78Ssfencevma  val loadReplayFireMask = (0 until LoadPipelineWidth).map(w => Mux(io.replay(w).fire, UIntToOH(s2_oldestSel(w).bits), 0.U)).reduce(_|_)
336e4f69d78Ssfencevma  val loadCancelSelMask = VecInit((0 until LoadQueueReplaySize).map(i => {
337e4f69d78Ssfencevma    needCancel(i) || loadReplayFireMask(i)
338e4f69d78Ssfencevma  })).asUInt
339e4f69d78Ssfencevma  val remCancelSelVec = VecInit(Seq.tabulate(LoadPipelineWidth)(rem => getRemBits(loadCancelSelMask)(rem)))
340e4f69d78Ssfencevma
341e4f69d78Ssfencevma  // generate replay mask
342e4f69d78Ssfencevma  val loadReplaySelMask = VecInit((0 until LoadQueueReplaySize).map(i => {
343e4f69d78Ssfencevma    val blocked = selBlocked(i) || blockByTlbMiss(i) || blockByForwardFail(i) || blockByCacheMiss(i) || blockByWaitStore(i) || blockByOthers(i)
344e4f69d78Ssfencevma    allocated(i) && sleep(i) && !blocked && !loadCancelSelMask(i)
345e4f69d78Ssfencevma  })).asUInt // use uint instead vec to reduce verilog lines
346e4f69d78Ssfencevma  val oldestPtr = VecInit((0 until CommitWidth).map(x => io.ldWbPtr + x.U))
347e4f69d78Ssfencevma  val oldestSelMask = VecInit((0 until LoadQueueReplaySize).map(i => {
348e4f69d78Ssfencevma    loadReplaySelMask(i) && VecInit(oldestPtr.map(_ === uop(i).lqIdx)).asUInt.orR
349e4f69d78Ssfencevma  })).asUInt // use uint instead vec to reduce verilog lines
350e4f69d78Ssfencevma  val remReplaySelVec = VecInit(Seq.tabulate(LoadPipelineWidth)(rem => getRemBits(loadReplaySelMask)(rem)))
351e4f69d78Ssfencevma  val remOldestSelVec = VecInit(Seq.tabulate(LoadPipelineWidth)(rem => getRemBits(oldestSelMask)(rem)))
352e4f69d78Ssfencevma
353e4f69d78Ssfencevma  // select oldest logic
354e4f69d78Ssfencevma  s1_oldestSel := VecInit((0 until LoadPipelineWidth).map(rport => {
355e4f69d78Ssfencevma    // select enqueue earlest inst
356e4f69d78Ssfencevma    val ageOldest = AgeDetector(LoadQueueReplaySize / LoadPipelineWidth, remEnqSelVec(rport), remFreeSelVec(rport), remReplaySelVec(rport))
357e4f69d78Ssfencevma    assert(!(ageOldest.valid && PopCount(ageOldest.bits) > 1.U), "oldest index must be one-hot!")
358e4f69d78Ssfencevma    val ageOldestValid = ageOldest.valid
359e4f69d78Ssfencevma    val ageOldestIndex = OHToUInt(ageOldest.bits)
360e4f69d78Ssfencevma
361e4f69d78Ssfencevma    // select program order oldest
362e4f69d78Ssfencevma    val issOldestValid = remOldestSelVec(rport).orR
363e4f69d78Ssfencevma    val issOldestIndex = OHToUInt(PriorityEncoderOH(remOldestSelVec(rport)))
364e4f69d78Ssfencevma
365e4f69d78Ssfencevma    val oldest = Wire(Valid(UInt()))
366e4f69d78Ssfencevma    oldest.valid := ageOldest.valid || issOldestValid
367e4f69d78Ssfencevma    oldest.bits := Cat(Mux(issOldestValid, issOldestIndex, ageOldestIndex), rport.U(log2Ceil(LoadPipelineWidth).W))
368e4f69d78Ssfencevma    oldest
369e4f69d78Ssfencevma  }))
370e4f69d78Ssfencevma
371e4f69d78Ssfencevma
372e4f69d78Ssfencevma  (0 until LoadPipelineWidth).map(w => {
373e4f69d78Ssfencevma    vaddrModule.io.raddr(w) := s1_oldestSel(w).bits
374e4f69d78Ssfencevma  })
375e4f69d78Ssfencevma
376e4f69d78Ssfencevma  // stage2: send replay request to load unit
377e4f69d78Ssfencevma  val hasBankConflictVec = RegNext(VecInit(s1_oldestSel.map(x => x.valid && cause(x.bits)(LoadReplayCauses.bankConflict))))
378e4f69d78Ssfencevma  val hasBankConflict = hasBankConflictVec.asUInt.orR
379e4f69d78Ssfencevma  val allBankConflict = hasBankConflictVec.asUInt.andR
380e4f69d78Ssfencevma
381e4f69d78Ssfencevma  // replay cold down
382e4f69d78Ssfencevma  val ColdDownCycles = 16
383e4f69d78Ssfencevma
384e4f69d78Ssfencevma  val coldCounter = RegInit(VecInit(List.fill(LoadPipelineWidth)(0.U(log2Up(ColdDownCycles).W))))
385e4f69d78Ssfencevma  val ColdDownThreshold = Wire(UInt(log2Up(ColdDownCycles).W))
386e4f69d78Ssfencevma  ColdDownThreshold := Constantin.createRecord("ColdDownThreshold_"+p(XSCoreParamsKey).HartId.toString(), initValue = 12.U)
387e4f69d78Ssfencevma  assert(ColdDownCycles.U > ColdDownThreshold, "ColdDownCycles must great than ColdDownThreshold!")
388e4f69d78Ssfencevma
389e4f69d78Ssfencevma  def replayCanFire(i: Int) = coldCounter(i) >= 0.U && coldCounter(i) < ColdDownThreshold
390e4f69d78Ssfencevma  def coldDownNow(i: Int) = coldCounter(i) >= ColdDownThreshold
391e4f69d78Ssfencevma
392e4f69d78Ssfencevma  for (i <- 0 until LoadPipelineWidth) {
393e4f69d78Ssfencevma    val s1_replayIdx = s1_oldestSel(i).bits
394e4f69d78Ssfencevma    val s2_replayUop = RegNext(uop(s1_replayIdx))
395e4f69d78Ssfencevma    val s2_replayMSHRId = RegNext(missMSHRId(s1_replayIdx))
396e4f69d78Ssfencevma    val s2_replayCauses = RegNext(cause(s1_replayIdx))
397e4f69d78Ssfencevma    val s2_replayCarry = RegNext(replayCarryReg(s1_replayIdx))
398e4f69d78Ssfencevma    val s2_replayCacheMissReplay = RegNext(trueCacheMissReplay(s1_replayIdx))
399e4f69d78Ssfencevma    val cancelReplay = s2_replayUop.robIdx.needFlush(io.redirect)
400e4f69d78Ssfencevma    // In order to avoid deadlock, replay one inst which blocked by bank conflict
401e4f69d78Ssfencevma    val bankConflictReplay = Mux(hasBankConflict && !allBankConflict, s2_replayCauses(LoadReplayCauses.bankConflict), true.B)
402e4f69d78Ssfencevma
403e4f69d78Ssfencevma    s2_oldestSel(i).valid := RegNext(s1_oldestSel(i).valid && !loadCancelSelMask(s1_replayIdx))
404e4f69d78Ssfencevma    s2_oldestSel(i).bits := RegNext(s1_oldestSel(i).bits)
405e4f69d78Ssfencevma
406e4f69d78Ssfencevma    io.replay(i).valid := s2_oldestSel(i).valid && !cancelReplay && bankConflictReplay && replayCanFire(i)
407e4f69d78Ssfencevma    io.replay(i).bits := DontCare
408e4f69d78Ssfencevma    io.replay(i).bits.uop := s2_replayUop
409e4f69d78Ssfencevma    io.replay(i).bits.vaddr := vaddrModule.io.rdata(i)
410e4f69d78Ssfencevma    io.replay(i).bits.isFirstIssue := false.B
411e4f69d78Ssfencevma    io.replay(i).bits.isLoadReplay := true.B
412e4f69d78Ssfencevma    io.replay(i).bits.replayCarry := s2_replayCarry
413e4f69d78Ssfencevma    io.replay(i).bits.mshrid := s2_replayMSHRId
414e4f69d78Ssfencevma    io.replay(i).bits.forward_tlDchannel := s2_replayCauses(LoadReplayCauses.dcacheMiss)
415e4f69d78Ssfencevma    io.replay(i).bits.sleepIndex := s2_oldestSel(i).bits
416e4f69d78Ssfencevma
417e4f69d78Ssfencevma    when (io.replay(i).fire) {
418e4f69d78Ssfencevma      sleep(s2_oldestSel(i).bits) := false.B
419e4f69d78Ssfencevma      assert(allocated(s2_oldestSel(i).bits), s"LoadQueueReplay: why replay an invalid entry ${s2_oldestSel(i).bits} ?\n")
420e4f69d78Ssfencevma    }
421e4f69d78Ssfencevma  }
422e4f69d78Ssfencevma
423e4f69d78Ssfencevma  // update cold counter
424e4f69d78Ssfencevma  val lastReplay = RegNext(VecInit(io.replay.map(_.fire)))
425e4f69d78Ssfencevma  for (i <- 0 until LoadPipelineWidth) {
426e4f69d78Ssfencevma    when (lastReplay(i) && io.replay(i).fire) {
427e4f69d78Ssfencevma      coldCounter(i) := coldCounter(i) + 1.U
428e4f69d78Ssfencevma    } .elsewhen (coldDownNow(i)) {
429e4f69d78Ssfencevma      coldCounter(i) := coldCounter(i) + 1.U
430e4f69d78Ssfencevma    } .otherwise {
431e4f69d78Ssfencevma      coldCounter(i) := 0.U
432e4f69d78Ssfencevma    }
433e4f69d78Ssfencevma  }
434e4f69d78Ssfencevma
435e4f69d78Ssfencevma  when(io.refill.valid) {
436e4f69d78Ssfencevma    XSDebug("miss resp: paddr:0x%x data %x\n", io.refill.bits.addr, io.refill.bits.data)
437e4f69d78Ssfencevma  }
438e4f69d78Ssfencevma
439e4f69d78Ssfencevma  //  LoadQueueReplay deallocate
440e4f69d78Ssfencevma  val freeMaskVec = Wire(Vec(LoadQueueReplaySize, Bool()))
441e4f69d78Ssfencevma
442e4f69d78Ssfencevma  // init
443e4f69d78Ssfencevma  freeMaskVec.map(e => e := false.B)
444e4f69d78Ssfencevma
445e4f69d78Ssfencevma  // Allocate logic
446e4f69d78Ssfencevma  val enqValidVec = Wire(Vec(LoadPipelineWidth, Bool()))
447e4f69d78Ssfencevma  val enqIndexVec = Wire(Vec(LoadPipelineWidth, UInt()))
448e4f69d78Ssfencevma  val enqOffset = Wire(Vec(LoadPipelineWidth, UInt()))
449e4f69d78Ssfencevma
450e4f69d78Ssfencevma  val newEnqueue = (0 until LoadPipelineWidth).map(i => {
451e4f69d78Ssfencevma    needEnqueue(i) && !io.enq(i).bits.isLoadReplay
452e4f69d78Ssfencevma  })
453e4f69d78Ssfencevma
454e4f69d78Ssfencevma  for ((enq, w) <- io.enq.zipWithIndex) {
455e4f69d78Ssfencevma    vaddrModule.io.wen(w) := false.B
456e4f69d78Ssfencevma    freeList.io.doAllocate(w) := false.B
457e4f69d78Ssfencevma
458e4f69d78Ssfencevma    enqOffset(w) := PopCount(newEnqueue.take(w))
459e4f69d78Ssfencevma    freeList.io.allocateReq(w) := newEnqueue(w)
460e4f69d78Ssfencevma
461e4f69d78Ssfencevma    //  Allocated ready
462e4f69d78Ssfencevma    enqValidVec(w) := freeList.io.canAllocate(enqOffset(w))
463e4f69d78Ssfencevma    enqIndexVec(w) := Mux(enq.bits.isLoadReplay, enq.bits.sleepIndex, freeList.io.allocateSlot(enqOffset(w)))
464e4f69d78Ssfencevma    selectIndexOH(w) := UIntToOH(enqIndexVec(w))
465e4f69d78Ssfencevma    enq.ready := Mux(enq.bits.isLoadReplay, true.B, enqValidVec(w))
466e4f69d78Ssfencevma
467e4f69d78Ssfencevma    val enqIndex = enqIndexVec(w)
468e4f69d78Ssfencevma    when (needEnqueue(w) && enq.ready) {
469e4f69d78Ssfencevma
470e4f69d78Ssfencevma      val debug_robIdx = enq.bits.uop.robIdx.asUInt
471e4f69d78Ssfencevma      XSError(allocated(enqIndex) && !enq.bits.isLoadReplay, p"LoadQueueReplay: can not accept more load, check: ldu $w, robIdx $debug_robIdx!")
472e4f69d78Ssfencevma      XSError(hasExceptions(w), p"LoadQueueReplay: The instruction has exception, it can not be replay, check: ldu $w, robIdx $debug_robIdx!")
473e4f69d78Ssfencevma
474e4f69d78Ssfencevma      freeList.io.doAllocate(w) := !enq.bits.isLoadReplay
475e4f69d78Ssfencevma
476e4f69d78Ssfencevma      //  Allocate new entry
477e4f69d78Ssfencevma      allocated(enqIndex) := true.B
478e4f69d78Ssfencevma      sleep(enqIndex) := true.B
479e4f69d78Ssfencevma      uop(enqIndex) := enq.bits.uop
480e4f69d78Ssfencevma
481e4f69d78Ssfencevma      vaddrModule.io.wen(w) := true.B
482e4f69d78Ssfencevma      vaddrModule.io.waddr(w) := enqIndex
483e4f69d78Ssfencevma      vaddrModule.io.wdata(w) := enq.bits.vaddr
484e4f69d78Ssfencevma
485e4f69d78Ssfencevma      /**
486e4f69d78Ssfencevma       * used for feedback and replay
487e4f69d78Ssfencevma       */
488e4f69d78Ssfencevma      // set flags
489e4f69d78Ssfencevma      val replayInfo = enq.bits.replayInfo
490e4f69d78Ssfencevma      val dataInLastBeat = replayInfo.dataInLastBeat
491e4f69d78Ssfencevma      cause(enqIndex) := replayInfo.cause.asUInt
492e4f69d78Ssfencevma
493e4f69d78Ssfencevma      // update credit
494e4f69d78Ssfencevma      val blockCyclesTlbPtr = blockPtrTlb(enqIndex)
495e4f69d78Ssfencevma      val blockCyclesCachePtr = blockPtrCache(enqIndex)
496e4f69d78Ssfencevma      val blockCyclesOtherPtr = blockPtrOthers(enqIndex)
497e4f69d78Ssfencevma      creditUpdate(enqIndex) := Mux(replayInfo.cause(LoadReplayCauses.tlbMiss), blockCyclesTlb(blockCyclesTlbPtr),
498e4f69d78Ssfencevma                                Mux(replayInfo.cause(LoadReplayCauses.dcacheMiss), blockCyclesCache(blockCyclesCachePtr) + dataInLastBeat, blockCyclesOthers(blockCyclesOtherPtr)))
499e4f69d78Ssfencevma
500e4f69d78Ssfencevma      // init
501e4f69d78Ssfencevma      blockByTlbMiss(enqIndex) := false.B
502e4f69d78Ssfencevma      blockByWaitStore(enqIndex) := false.B
503e4f69d78Ssfencevma      blockByForwardFail(enqIndex) := false.B
504e4f69d78Ssfencevma      blockByCacheMiss(enqIndex) := false.B
505e4f69d78Ssfencevma      blockByOthers(enqIndex) := false.B
506e4f69d78Ssfencevma
507e4f69d78Ssfencevma      // update block pointer
508e4f69d78Ssfencevma      when (replayInfo.cause(LoadReplayCauses.dcacheReplay) || replayInfo.cause(LoadReplayCauses.rejectEnq)) {
509e4f69d78Ssfencevma        // normal case: dcache replay or rar/raw reject
510e4f69d78Ssfencevma        blockByOthers(enqIndex) := true.B
511e4f69d78Ssfencevma        blockPtrOthers(enqIndex) :=  Mux(blockPtrOthers(enqIndex) === 3.U(2.W), blockPtrOthers(enqIndex), blockPtrOthers(enqIndex) + 1.U(2.W))
512e4f69d78Ssfencevma      } .elsewhen (replayInfo.cause(LoadReplayCauses.bankConflict) || replayInfo.cause(LoadReplayCauses.schedError)) {
513e4f69d78Ssfencevma        // normal case: bank conflict or schedule error
514e4f69d78Ssfencevma        // can replay next cycle
515e4f69d78Ssfencevma        creditUpdate(enqIndex) := 0.U
516e4f69d78Ssfencevma        blockByOthers(enqIndex) := false.B
517e4f69d78Ssfencevma      }
518e4f69d78Ssfencevma
519e4f69d78Ssfencevma      // special case: tlb miss
520e4f69d78Ssfencevma      when (replayInfo.cause(LoadReplayCauses.tlbMiss)) {
521e4f69d78Ssfencevma        blockByTlbMiss(enqIndex) := true.B
522e4f69d78Ssfencevma        blockPtrTlb(enqIndex) := Mux(blockPtrTlb(enqIndex) === 3.U(2.W), blockPtrTlb(enqIndex), blockPtrTlb(enqIndex) + 1.U(2.W))
523e4f69d78Ssfencevma      }
524e4f69d78Ssfencevma
525e4f69d78Ssfencevma      // special case: dcache miss
526e4f69d78Ssfencevma      when (replayInfo.cause(LoadReplayCauses.dcacheMiss)) {
527e4f69d78Ssfencevma        blockByCacheMiss(enqIndex) := !replayInfo.canForwardFullData && //  dcache miss
528e4f69d78Ssfencevma                                  !(io.refill.valid && io.refill.bits.id === replayInfo.missMSHRId) && // no refill in this cycle
529e4f69d78Ssfencevma                                  creditUpdate(enqIndex) =/= 0.U //  credit is not zero
530e4f69d78Ssfencevma        blockPtrCache(enqIndex) := Mux(blockPtrCache(enqIndex) === 3.U(2.W), blockPtrCache(enqIndex), blockPtrCache(enqIndex) + 1.U(2.W))
531e4f69d78Ssfencevma      }
532e4f69d78Ssfencevma
533e4f69d78Ssfencevma      // special case: st-ld violation
534e4f69d78Ssfencevma      when (replayInfo.cause(LoadReplayCauses.waitStore)) {
535e4f69d78Ssfencevma        blockByWaitStore(enqIndex) := true.B
536e4f69d78Ssfencevma        blockSqIdx(enqIndex) := replayInfo.addrInvalidSqIdx
537e4f69d78Ssfencevma        blockPtrOthers(enqIndex) :=  Mux(blockPtrOthers(enqIndex) === 3.U(2.W), blockPtrOthers(enqIndex), blockPtrOthers(enqIndex) + 1.U(2.W))
538e4f69d78Ssfencevma      }
539e4f69d78Ssfencevma
540e4f69d78Ssfencevma      // special case: data forward fail
541e4f69d78Ssfencevma      when (replayInfo.cause(LoadReplayCauses.forwardFail)) {
542e4f69d78Ssfencevma        blockByForwardFail(enqIndex) := true.B
543e4f69d78Ssfencevma        blockSqIdx(enqIndex) := replayInfo.dataInvalidSqIdx
544e4f69d78Ssfencevma        blockPtrOthers(enqIndex) :=  Mux(blockPtrOthers(enqIndex) === 3.U(2.W), blockPtrOthers(enqIndex), blockPtrOthers(enqIndex) + 1.U(2.W))
545e4f69d78Ssfencevma      }
546e4f69d78Ssfencevma
547e4f69d78Ssfencevma      //
548e4f69d78Ssfencevma      replayCarryReg(enqIndex) := replayInfo.replayCarry
549e4f69d78Ssfencevma      missMSHRId(enqIndex) := replayInfo.missMSHRId
550e4f69d78Ssfencevma    }
551e4f69d78Ssfencevma
552e4f69d78Ssfencevma    //
553e4f69d78Ssfencevma    val sleepIndex = enq.bits.sleepIndex
554e4f69d78Ssfencevma    when (enq.valid && enq.bits.isLoadReplay) {
555e4f69d78Ssfencevma      when (!needReplay(w) || hasExceptions(w)) {
556e4f69d78Ssfencevma        allocated(sleepIndex) := false.B
557e4f69d78Ssfencevma        freeMaskVec(sleepIndex) := true.B
558e4f69d78Ssfencevma      } .otherwise {
559e4f69d78Ssfencevma        sleep(sleepIndex) := true.B
560e4f69d78Ssfencevma      }
561e4f69d78Ssfencevma    }
562e4f69d78Ssfencevma  }
563e4f69d78Ssfencevma
564e4f69d78Ssfencevma  // misprediction recovery / exception redirect
565e4f69d78Ssfencevma  for (i <- 0 until LoadQueueReplaySize) {
566e4f69d78Ssfencevma    needCancel(i) := uop(i).robIdx.needFlush(io.redirect) && allocated(i)
567e4f69d78Ssfencevma    when (needCancel(i)) {
568e4f69d78Ssfencevma      allocated(i) := false.B
569e4f69d78Ssfencevma      freeMaskVec(i) := true.B
570e4f69d78Ssfencevma    }
571e4f69d78Ssfencevma  }
572e4f69d78Ssfencevma
573e4f69d78Ssfencevma  freeList.io.free := freeMaskVec.asUInt
574e4f69d78Ssfencevma
575e4f69d78Ssfencevma  io.lqFull := lqFull
576e4f69d78Ssfencevma
577e4f69d78Ssfencevma  //  perf cnt
578e4f69d78Ssfencevma  val enqCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay))
579e4f69d78Ssfencevma  val deqCount = PopCount(io.replay.map(_.fire))
580e4f69d78Ssfencevma  val deqBlockCount = PopCount(io.replay.map(r => r.valid && !r.ready))
581e4f69d78Ssfencevma  val replayTlbMissCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.replayInfo.cause(LoadReplayCauses.tlbMiss)))
582e4f69d78Ssfencevma  val replayWaitStoreCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.replayInfo.cause(LoadReplayCauses.waitStore)))
583e4f69d78Ssfencevma  val replaySchedErrorCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.replayInfo.cause(LoadReplayCauses.schedError)))
584e4f69d78Ssfencevma  val replayRejectEnqCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.replayInfo.cause(LoadReplayCauses.rejectEnq)))
585e4f69d78Ssfencevma  val replayBankConflictCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.replayInfo.cause(LoadReplayCauses.bankConflict)))
586e4f69d78Ssfencevma  val replayDCacheReplayCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.replayInfo.cause(LoadReplayCauses.dcacheReplay)))
587e4f69d78Ssfencevma  val replayForwardFailCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.replayInfo.cause(LoadReplayCauses.forwardFail)))
588e4f69d78Ssfencevma  val replayDCacheMissCount = PopCount(io.enq.map(enq => enq.fire && !enq.bits.isLoadReplay && enq.bits.replayInfo.cause(LoadReplayCauses.dcacheMiss)))
589e4f69d78Ssfencevma  XSPerfAccumulate("enq", enqCount)
590e4f69d78Ssfencevma  XSPerfAccumulate("deq", deqCount)
591e4f69d78Ssfencevma  XSPerfAccumulate("deq_block", deqBlockCount)
592e4f69d78Ssfencevma  XSPerfAccumulate("replay_full", io.lqFull)
593e4f69d78Ssfencevma  XSPerfAccumulate("replay_reject_enq", replayRejectEnqCount)
594e4f69d78Ssfencevma  XSPerfAccumulate("replay_sched_error", replaySchedErrorCount)
595e4f69d78Ssfencevma  XSPerfAccumulate("replay_wait_store", replayWaitStoreCount)
596e4f69d78Ssfencevma  XSPerfAccumulate("replay_tlb_miss", replayTlbMissCount)
597e4f69d78Ssfencevma  XSPerfAccumulate("replay_bank_conflict", replayBankConflictCount)
598e4f69d78Ssfencevma  XSPerfAccumulate("replay_dcache_replay", replayDCacheReplayCount)
599e4f69d78Ssfencevma  XSPerfAccumulate("replay_forward_fail", replayForwardFailCount)
600e4f69d78Ssfencevma  XSPerfAccumulate("replay_dcache_miss", replayDCacheMissCount)
601e4f69d78Ssfencevma
602e4f69d78Ssfencevma  val perfEvents: Seq[(String, UInt)] = Seq(
603e4f69d78Ssfencevma    ("enq", enqCount),
604e4f69d78Ssfencevma    ("deq", deqCount),
605e4f69d78Ssfencevma    ("deq_block", deqBlockCount),
606e4f69d78Ssfencevma    ("replay_full", io.lqFull),
607e4f69d78Ssfencevma    ("replay_reject_enq", replayRejectEnqCount),
608e4f69d78Ssfencevma    ("replay_advance_sched", replaySchedErrorCount),
609e4f69d78Ssfencevma    ("replay_wait_store", replayWaitStoreCount),
610e4f69d78Ssfencevma    ("replay_tlb_miss", replayTlbMissCount),
611e4f69d78Ssfencevma    ("replay_bank_conflict", replayBankConflictCount),
612e4f69d78Ssfencevma    ("replay_dcache_replay", replayDCacheReplayCount),
613e4f69d78Ssfencevma    ("replay_forward_fail", replayForwardFailCount),
614e4f69d78Ssfencevma    ("replay_dcache_miss", replayDCacheMissCount),
615e4f69d78Ssfencevma  )
616e4f69d78Ssfencevma  generatePerfEvent()
617e4f69d78Ssfencevma  // end
618e4f69d78Ssfencevma}
619