xref: /XiangShan/src/main/scala/xiangshan/mem/lsqueue/LoadQueueRAR.scala (revision bd65812fbfc0ffd0a5356b14ef4986190c31b999)
1e4f69d78Ssfencevma/***************************************************************************************
2e4f69d78Ssfencevma* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3e4f69d78Ssfencevma* Copyright (c) 2020-2021 Peng Cheng Laboratory
4e4f69d78Ssfencevma*
5e4f69d78Ssfencevma* XiangShan is licensed under Mulan PSL v2.
6e4f69d78Ssfencevma* You can use this software according to the terms and conditions of the Mulan PSL v2.
7e4f69d78Ssfencevma* You may obtain a copy of Mulan PSL v2 at:
8e4f69d78Ssfencevma*          http://license.coscl.org.cn/MulanPSL2
9e4f69d78Ssfencevma*
10e4f69d78Ssfencevma* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11e4f69d78Ssfencevma* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12e4f69d78Ssfencevma* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13e4f69d78Ssfencevma*
14e4f69d78Ssfencevma* See the Mulan PSL v2 for more details.
15e4f69d78Ssfencevma***************************************************************************************/
16e4f69d78Ssfencevmapackage xiangshan.mem
17e4f69d78Ssfencevma
18e4f69d78Ssfencevmaimport chisel3._
19e4f69d78Ssfencevmaimport chisel3.util._
20e4f69d78Ssfencevmaimport chipsalliance.rocketchip.config._
21e4f69d78Ssfencevmaimport xiangshan._
22e4f69d78Ssfencevmaimport xiangshan.backend.rob.RobPtr
23e4f69d78Ssfencevmaimport xiangshan.cache._
24e4f69d78Ssfencevmaimport utils._
25e4f69d78Ssfencevmaimport utility._
26e4f69d78Ssfencevma
27e4f69d78Ssfencevmaclass LoadQueueRAR(implicit p: Parameters) extends XSModule
28e4f69d78Ssfencevma  with HasDCacheParameters
29e4f69d78Ssfencevma  with HasCircularQueuePtrHelper
30e4f69d78Ssfencevma  with HasLoadHelper
31e4f69d78Ssfencevma  with HasPerfEvents
32e4f69d78Ssfencevma{
33e4f69d78Ssfencevma  val io = IO(new Bundle() {
34e4f69d78Ssfencevma    val redirect = Flipped(Valid(new Redirect))
35e4f69d78Ssfencevma    val query = Vec(LoadPipelineWidth, Flipped(new LoadViolationQueryIO))
36e4f69d78Ssfencevma    val release = Flipped(Valid(new Release))
37e4f69d78Ssfencevma    val ldWbPtr = Input(new LqPtr)
38e4f69d78Ssfencevma    val lqFull = Output(Bool())
39e4f69d78Ssfencevma  })
40e4f69d78Ssfencevma
41e4f69d78Ssfencevma  println("LoadQueueRAR: size: " + LoadQueueRARSize)
42e4f69d78Ssfencevma  //  LoadQueueRAR field
43e4f69d78Ssfencevma  //  +-------+-------+-------+----------+
44e4f69d78Ssfencevma  //  | Valid |  Uop  | PAddr | Released |
45e4f69d78Ssfencevma  //  +-------+-------+-------+----------+
46e4f69d78Ssfencevma  //
47e4f69d78Ssfencevma  //  Field descriptions:
48e4f69d78Ssfencevma  //  Allocated   : entry is valid.
49e4f69d78Ssfencevma  //  MicroOp     : Micro-op
50e4f69d78Ssfencevma  //  PAddr       : physical address.
51e4f69d78Ssfencevma  //  Released    : DCache released.
52e4f69d78Ssfencevma  //
53e4f69d78Ssfencevma  val allocated = RegInit(VecInit(List.fill(LoadQueueRARSize)(false.B))) // The control signals need to explicitly indicate the initial value
54e4f69d78Ssfencevma  val uop = Reg(Vec(LoadQueueRARSize, new MicroOp))
55e4f69d78Ssfencevma  val paddrModule = Module(new LqPAddrModule(
56e4f69d78Ssfencevma    gen = UInt(PAddrBits.W),
57e4f69d78Ssfencevma    numEntries = LoadQueueRARSize,
58e4f69d78Ssfencevma    numRead = LoadPipelineWidth,
59e4f69d78Ssfencevma    numWrite = LoadPipelineWidth,
60e4f69d78Ssfencevma    numWBank = LoadQueueNWriteBanks,
61e4f69d78Ssfencevma    numWDelay = 2,
62e4f69d78Ssfencevma    numCamPort = LoadPipelineWidth
63e4f69d78Ssfencevma  ))
64e4f69d78Ssfencevma  paddrModule.io := DontCare
65e4f69d78Ssfencevma  val released = RegInit(VecInit(List.fill(LoadQueueRARSize)(false.B)))
66e4f69d78Ssfencevma
67e4f69d78Ssfencevma  // freeliset: store valid entries index.
68e4f69d78Ssfencevma  // +---+---+--------------+-----+-----+
69e4f69d78Ssfencevma  // | 0 | 1 |      ......  | n-2 | n-1 |
70e4f69d78Ssfencevma  // +---+---+--------------+-----+-----+
71e4f69d78Ssfencevma  val freeList = Module(new FreeList(
72e4f69d78Ssfencevma    size = LoadQueueRARSize,
73e4f69d78Ssfencevma    allocWidth = LoadPipelineWidth,
74e4f69d78Ssfencevma    freeWidth = 4,
75e4f69d78Ssfencevma    moduleName = "LoadQueueRAR freelist"
76e4f69d78Ssfencevma  ))
77e4f69d78Ssfencevma  freeList.io := DontCare
78e4f69d78Ssfencevma
79e4f69d78Ssfencevma  // Real-allocation: load_s2
80e4f69d78Ssfencevma  // PAddr write needs 2 cycles, release signal should delay 1 cycle so that
81e4f69d78Ssfencevma  // load enqueue can catch release.
82e4f69d78Ssfencevma  val release1Cycle = io.release
83e4f69d78Ssfencevma  val release2Cycle = RegNext(io.release)
84e4f69d78Ssfencevma  val release2Cycle_dup_lsu = RegNext(io.release)
85e4f69d78Ssfencevma
86e4f69d78Ssfencevma  // LoadQueueRAR enqueue condition:
87e4f69d78Ssfencevma  // There are still not completed load instructions before the current load instruction.
88e4f69d78Ssfencevma  // (e.g. "not completed" means that load instruction get the data or exception).
89e4f69d78Ssfencevma  val canEnqueue = io.query.map(_.req.valid)
90e4f69d78Ssfencevma  val cancelEnqueue = io.query.map(_.req.bits.uop.robIdx.needFlush(io.redirect))
91e4f69d78Ssfencevma  val hasNotWritebackedLoad = io.query.map(_.req.bits.uop.lqIdx).map(lqIdx => isAfter(lqIdx, io.ldWbPtr))
92e4f69d78Ssfencevma  val needEnqueue = canEnqueue.zip(hasNotWritebackedLoad).zip(cancelEnqueue).map { case ((v, r), c) => v && r && !c }
93e4f69d78Ssfencevma
94e4f69d78Ssfencevma  // Allocate logic
95e4f69d78Ssfencevma  val enqValidVec = Wire(Vec(LoadPipelineWidth, Bool()))
96e4f69d78Ssfencevma  val enqIndexVec = Wire(Vec(LoadPipelineWidth, UInt()))
97e4f69d78Ssfencevma
98e4f69d78Ssfencevma  for ((enq, w) <- io.query.map(_.req).zipWithIndex) {
99e4f69d78Ssfencevma    paddrModule.io.wen(w) := false.B
100e4f69d78Ssfencevma    freeList.io.doAllocate(w) := false.B
101e4f69d78Ssfencevma
102e4f69d78Ssfencevma    freeList.io.allocateReq(w) := needEnqueue(w)
103e4f69d78Ssfencevma
104e4f69d78Ssfencevma    //  Allocate ready
105*bd65812fSsfencevma    enqValidVec(w) := freeList.io.canAllocate(w)
106*bd65812fSsfencevma    enqIndexVec(w) := freeList.io.allocateSlot(w)
107e4f69d78Ssfencevma    enq.ready := Mux(needEnqueue(w), enqValidVec(w), true.B)
108e4f69d78Ssfencevma
109e4f69d78Ssfencevma    val enqIndex = enqIndexVec(w)
110e4f69d78Ssfencevma    when (needEnqueue(w) && enq.ready) {
111e4f69d78Ssfencevma      val debug_robIdx = enq.bits.uop.robIdx.asUInt
112e4f69d78Ssfencevma      XSError(allocated(enqIndex), p"LoadQueueRAR: You can not write an valid entry! check: ldu $w, robIdx $debug_robIdx")
113e4f69d78Ssfencevma
114e4f69d78Ssfencevma      freeList.io.doAllocate(w) := true.B
115e4f69d78Ssfencevma
116e4f69d78Ssfencevma      //  Allocate new entry
117e4f69d78Ssfencevma      allocated(enqIndex) := true.B
118e4f69d78Ssfencevma
119e4f69d78Ssfencevma      //  Write paddr
120e4f69d78Ssfencevma      paddrModule.io.wen(w) := true.B
121e4f69d78Ssfencevma      paddrModule.io.waddr(w) := enqIndex
122e4f69d78Ssfencevma      paddrModule.io.wdata(w) := enq.bits.paddr
123e4f69d78Ssfencevma
124e4f69d78Ssfencevma      //  Fill info
125e4f69d78Ssfencevma      uop(enqIndex) := enq.bits.uop
126e4f69d78Ssfencevma      released(enqIndex) :=
127e4f69d78Ssfencevma        enq.bits.datavalid &&
1284ab5d137Ssfencevma        (release2Cycle.valid &&
129e4f69d78Ssfencevma        enq.bits.paddr(PAddrBits-1, DCacheLineOffset) === release2Cycle.bits.paddr(PAddrBits-1, DCacheLineOffset) ||
130e4f69d78Ssfencevma        release1Cycle.valid &&
1314ab5d137Ssfencevma        enq.bits.paddr(PAddrBits-1, DCacheLineOffset) === release1Cycle.bits.paddr(PAddrBits-1, DCacheLineOffset))
132e4f69d78Ssfencevma    }
133e4f69d78Ssfencevma  }
134e4f69d78Ssfencevma
135e4f69d78Ssfencevma  //  LoadQueueRAR deallocate
136e4f69d78Ssfencevma  val freeMaskVec = Wire(Vec(LoadQueueRARSize, Bool()))
137e4f69d78Ssfencevma
138e4f69d78Ssfencevma  // init
139e4f69d78Ssfencevma  freeMaskVec.map(e => e := false.B)
140e4f69d78Ssfencevma
141e4f69d78Ssfencevma  // when the loads that "older than" current load were writebacked,
142e4f69d78Ssfencevma  // current load will be released.
143e4f69d78Ssfencevma  for (i <- 0 until LoadQueueRARSize) {
144e4f69d78Ssfencevma    val deqNotBlock = !isBefore(io.ldWbPtr, uop(i).lqIdx)
145e4f69d78Ssfencevma    val needFlush = uop(i).robIdx.needFlush(io.redirect)
146e4f69d78Ssfencevma
147e4f69d78Ssfencevma    when (allocated(i) && (deqNotBlock || needFlush)) {
148e4f69d78Ssfencevma      allocated(i) := false.B
149e4f69d78Ssfencevma      freeMaskVec(i) := true.B
150e4f69d78Ssfencevma    }
151e4f69d78Ssfencevma  }
152e4f69d78Ssfencevma
153e4f69d78Ssfencevma  // if need replay release entry
154e4f69d78Ssfencevma  val lastCanAccept = RegNext(VecInit(needEnqueue.zip(enqValidVec).map(x => x._1 && x._2)))
155e4f69d78Ssfencevma  val lastAllocIndex = RegNext(enqIndexVec)
156e4f69d78Ssfencevma
157e4f69d78Ssfencevma  for ((release, w) <- io.query.map(_.release).zipWithIndex) {
158e4f69d78Ssfencevma    val releaseValid = release && lastCanAccept(w)
159e4f69d78Ssfencevma    val releaseIndex = lastAllocIndex(w)
160e4f69d78Ssfencevma
161e4f69d78Ssfencevma    when (allocated(releaseIndex) && releaseValid) {
162e4f69d78Ssfencevma      allocated(releaseIndex) := false.B
163e4f69d78Ssfencevma      freeMaskVec(releaseIndex) := true.B
164e4f69d78Ssfencevma    }
165e4f69d78Ssfencevma  }
166e4f69d78Ssfencevma
167e4f69d78Ssfencevma  freeList.io.free := freeMaskVec.asUInt
168e4f69d78Ssfencevma
169e4f69d78Ssfencevma  // LoadQueueRAR Query
170e4f69d78Ssfencevma  // Load-to-Load violation check condition:
171e4f69d78Ssfencevma  // 1. Physical address match by CAM port.
172e4f69d78Ssfencevma  // 2. release is set.
173e4f69d78Ssfencevma  // 3. Younger than current load instruction.
174e4f69d78Ssfencevma  val ldLdViolation = Wire(Vec(LoadPipelineWidth, Bool()))
175e4f69d78Ssfencevma  val allocatedUInt = RegNext(allocated.asUInt)
176e4f69d78Ssfencevma  for ((query, w) <- io.query.zipWithIndex) {
177e4f69d78Ssfencevma    ldLdViolation(w) := false.B
178e4f69d78Ssfencevma    paddrModule.io.releaseViolationMdata(w) := query.req.bits.paddr
179e4f69d78Ssfencevma
180e4f69d78Ssfencevma    query.resp.valid := RegNext(query.req.valid)
181e4f69d78Ssfencevma    // Generate real violation mask
182e4f69d78Ssfencevma    val robIdxMask = VecInit(uop.map(_.robIdx).map(isAfter(_, query.req.bits.uop.robIdx)))
183e4f69d78Ssfencevma    val matchMask = allocatedUInt &
184e4f69d78Ssfencevma                    RegNext(paddrModule.io.releaseViolationMmask(w).asUInt) &
185e4f69d78Ssfencevma                    RegNext(robIdxMask.asUInt)
186e4f69d78Ssfencevma    //  Load-to-Load violation check result
187e4f69d78Ssfencevma    val ldLdViolationMask = WireInit(matchMask & RegNext(released.asUInt))
188e4f69d78Ssfencevma    ldLdViolationMask.suggestName("ldLdViolationMask_" + w)
1894ab5d137Ssfencevma    query.resp.bits.replayFromFetch := ldLdViolationMask.orR
190e4f69d78Ssfencevma  }
191e4f69d78Ssfencevma
192e4f69d78Ssfencevma
193e4f69d78Ssfencevma  // When io.release.valid (release1cycle.valid), it uses the last ld-ld paddr cam port to
194e4f69d78Ssfencevma  // update release flag in 1 cycle
195e4f69d78Ssfencevma  val releaseVioMask = Reg(Vec(LoadQueueRARSize, Bool()))
196e4f69d78Ssfencevma  when (release1Cycle.valid) {
197e4f69d78Ssfencevma    paddrModule.io.releaseMdata.takeRight(1)(0) := release1Cycle.bits.paddr
198e4f69d78Ssfencevma  }
199e4f69d78Ssfencevma
200e4f69d78Ssfencevma  (0 until LoadQueueRARSize).map(i => {
201e4f69d78Ssfencevma    when (RegNext(paddrModule.io.releaseMmask.takeRight(1)(0)(i) && allocated(i) && release1Cycle.valid)) {
202e4f69d78Ssfencevma      // Note: if a load has missed in dcache and is waiting for refill in load queue,
203e4f69d78Ssfencevma      // its released flag still needs to be set as true if addr matches.
204e4f69d78Ssfencevma      released(i) := true.B
205e4f69d78Ssfencevma    }
206e4f69d78Ssfencevma  })
207e4f69d78Ssfencevma
208e4f69d78Ssfencevma  io.lqFull := freeList.io.empty
209e4f69d78Ssfencevma
210e4f69d78Ssfencevma  // perf cnt
211e4f69d78Ssfencevma  val canEnqCount = PopCount(io.query.map(_.req.fire))
212e4f69d78Ssfencevma  val validCount = freeList.io.validCount
213e4f69d78Ssfencevma  val allowEnqueue = validCount <= (LoadQueueRARSize - LoadPipelineWidth).U
214e4f69d78Ssfencevma  val ldLdViolationCount = PopCount(io.query.map(_.resp).map(resp => resp.valid && resp.bits.replayFromFetch))
215e4f69d78Ssfencevma
216e4f69d78Ssfencevma  QueuePerf(LoadQueueRARSize, validCount, !allowEnqueue)
217e4f69d78Ssfencevma  XSPerfAccumulate("enq", canEnqCount)
218e4f69d78Ssfencevma  XSPerfAccumulate("ld_ld_violation", ldLdViolationCount)
219e4f69d78Ssfencevma  val perfEvents: Seq[(String, UInt)] = Seq(
220e4f69d78Ssfencevma    ("enq", canEnqCount),
221e4f69d78Ssfencevma    ("ld_ld_violation", ldLdViolationCount)
222e4f69d78Ssfencevma  )
223e4f69d78Ssfencevma  generatePerfEvent()
224e4f69d78Ssfencevma  // End
225e4f69d78Ssfencevma}