xref: /XiangShan/src/main/scala/xiangshan/mem/lsqueue/LoadQueueRAR.scala (revision 9b12a106827b6e35819112d7aa615bbd6cc411bc)
1e4f69d78Ssfencevma/***************************************************************************************
2e4f69d78Ssfencevma* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3e4f69d78Ssfencevma* Copyright (c) 2020-2021 Peng Cheng Laboratory
4e4f69d78Ssfencevma*
5e4f69d78Ssfencevma* XiangShan is licensed under Mulan PSL v2.
6e4f69d78Ssfencevma* You can use this software according to the terms and conditions of the Mulan PSL v2.
7e4f69d78Ssfencevma* You may obtain a copy of Mulan PSL v2 at:
8e4f69d78Ssfencevma*          http://license.coscl.org.cn/MulanPSL2
9e4f69d78Ssfencevma*
10e4f69d78Ssfencevma* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11e4f69d78Ssfencevma* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12e4f69d78Ssfencevma* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13e4f69d78Ssfencevma*
14e4f69d78Ssfencevma* See the Mulan PSL v2 for more details.
15e4f69d78Ssfencevma***************************************************************************************/
16e4f69d78Ssfencevmapackage xiangshan.mem
17e4f69d78Ssfencevma
18e4f69d78Ssfencevmaimport chisel3._
19e4f69d78Ssfencevmaimport chisel3.util._
208891a219SYinan Xuimport org.chipsalliance.cde.config._
21e4f69d78Ssfencevmaimport xiangshan._
22e4f69d78Ssfencevmaimport xiangshan.backend.rob.RobPtr
23e4f69d78Ssfencevmaimport xiangshan.cache._
24e4f69d78Ssfencevmaimport utils._
25e4f69d78Ssfencevmaimport utility._
26dfb4c5dcSXuan Huimport xiangshan.backend.Bundles.DynInst
27e4f69d78Ssfencevma
28e4f69d78Ssfencevmaclass LoadQueueRAR(implicit p: Parameters) extends XSModule
29e4f69d78Ssfencevma  with HasDCacheParameters
30e4f69d78Ssfencevma  with HasCircularQueuePtrHelper
31e4f69d78Ssfencevma  with HasLoadHelper
32e4f69d78Ssfencevma  with HasPerfEvents
33e4f69d78Ssfencevma{
34e4f69d78Ssfencevma  val io = IO(new Bundle() {
3514a67055Ssfencevma    // control
36e4f69d78Ssfencevma    val redirect = Flipped(Valid(new Redirect))
3714a67055Ssfencevma
3814a67055Ssfencevma    // violation query
3914a67055Ssfencevma    val query = Vec(LoadPipelineWidth, Flipped(new LoadNukeQueryIO))
4014a67055Ssfencevma
4114a67055Ssfencevma    // release cacheline
42e4f69d78Ssfencevma    val release = Flipped(Valid(new Release))
4314a67055Ssfencevma
4414a67055Ssfencevma    // from VirtualLoadQueue
45e4f69d78Ssfencevma    val ldWbPtr = Input(new LqPtr)
4614a67055Ssfencevma
4714a67055Ssfencevma    // global
48e4f69d78Ssfencevma    val lqFull = Output(Bool())
49e4f69d78Ssfencevma  })
50e4f69d78Ssfencevma
51549073a0Scz4e  private val PartialPAddrStride: Int = 6
52549073a0Scz4e  private val PartialPAddrBits: Int = 16
53549073a0Scz4e  private val PartialPAddrLowBits: Int = (PartialPAddrBits - PartialPAddrStride) / 2 // avoid overlap
54549073a0Scz4e  private val PartialPAddrHighBits: Int = PartialPAddrBits - PartialPAddrLowBits
55549073a0Scz4e  private def boundary(x: Int, h: Int) = if (x < h) Some(x) else None
56549073a0Scz4e  private def lowMapping = (0 until PartialPAddrLowBits).map(i => Seq(
57549073a0Scz4e      boundary(PartialPAddrStride + i  , PartialPAddrBits),
58549073a0Scz4e      boundary(PartialPAddrBits - i - 1, PartialPAddrBits)
59549073a0Scz4e    )
60549073a0Scz4e  )
61549073a0Scz4e  private def highMapping = (0 until PartialPAddrHighBits).map(i => Seq(
62549073a0Scz4e      boundary(i + PartialPAddrStride     , PAddrBits),
63549073a0Scz4e      boundary(i + PartialPAddrStride + 11, PAddrBits),
64549073a0Scz4e      boundary(i + PartialPAddrStride + 22, PAddrBits),
65549073a0Scz4e      boundary(i + PartialPAddrStride + 33, PAddrBits)
66549073a0Scz4e    )
67549073a0Scz4e  )
68549073a0Scz4e  private def genPartialPAddr(paddr: UInt) = {
69549073a0Scz4e    val ppaddr_low = Wire(Vec(PartialPAddrLowBits, Bool()))
70549073a0Scz4e    ppaddr_low.zip(lowMapping).foreach {
71549073a0Scz4e      case (bit, mapping) =>
72549073a0Scz4e        bit := mapping.filter(_.isDefined).map(x => paddr(x.get)).reduce(_^_)
73549073a0Scz4e    }
74549073a0Scz4e
75549073a0Scz4e    val ppaddr_high = Wire(Vec(PartialPAddrHighBits, Bool()))
76549073a0Scz4e    ppaddr_high.zip(highMapping).foreach {
77549073a0Scz4e      case (bit, mapping) =>
78549073a0Scz4e        bit := mapping.filter(_.isDefined).map(x => paddr(x.get)).reduce(_^_)
79549073a0Scz4e    }
80549073a0Scz4e    Cat(ppaddr_high.asUInt, ppaddr_low.asUInt)
81549073a0Scz4e  }
82549073a0Scz4e
83e4f69d78Ssfencevma  println("LoadQueueRAR: size: " + LoadQueueRARSize)
84e4f69d78Ssfencevma  //  LoadQueueRAR field
85e10e20c6SYanqin Li  //  +-------+-------+-------+----------+
86e10e20c6SYanqin Li  //  | Valid |  Uop  | PAddr | Released |
87e10e20c6SYanqin Li  //  +-------+-------+-------+----------+
88e4f69d78Ssfencevma  //
89e4f69d78Ssfencevma  //  Field descriptions:
90e4f69d78Ssfencevma  //  Allocated   : entry is valid.
91e4f69d78Ssfencevma  //  MicroOp     : Micro-op
92e4f69d78Ssfencevma  //  PAddr       : physical address.
93e4f69d78Ssfencevma  //  Released    : DCache released.
94e4f69d78Ssfencevma  val allocated = RegInit(VecInit(List.fill(LoadQueueRARSize)(false.B))) // The control signals need to explicitly indicate the initial value
95dfb4c5dcSXuan Hu  val uop = Reg(Vec(LoadQueueRARSize, new DynInst))
96e4f69d78Ssfencevma  val paddrModule = Module(new LqPAddrModule(
97549073a0Scz4e    gen = UInt(PartialPAddrBits.W),
98e4f69d78Ssfencevma    numEntries = LoadQueueRARSize,
99e4f69d78Ssfencevma    numRead = LoadPipelineWidth,
100e4f69d78Ssfencevma    numWrite = LoadPipelineWidth,
101e4f69d78Ssfencevma    numWBank = LoadQueueNWriteBanks,
102e4f69d78Ssfencevma    numWDelay = 2,
103e4f69d78Ssfencevma    numCamPort = LoadPipelineWidth
104e4f69d78Ssfencevma  ))
105e4f69d78Ssfencevma  paddrModule.io := DontCare
106e4f69d78Ssfencevma  val released = RegInit(VecInit(List.fill(LoadQueueRARSize)(false.B)))
107e4f69d78Ssfencevma
108e4f69d78Ssfencevma  // freeliset: store valid entries index.
109e4f69d78Ssfencevma  // +---+---+--------------+-----+-----+
110e4f69d78Ssfencevma  // | 0 | 1 |      ......  | n-2 | n-1 |
111e4f69d78Ssfencevma  // +---+---+--------------+-----+-----+
112e4f69d78Ssfencevma  val freeList = Module(new FreeList(
113e4f69d78Ssfencevma    size = LoadQueueRARSize,
114e4f69d78Ssfencevma    allocWidth = LoadPipelineWidth,
115e4f69d78Ssfencevma    freeWidth = 4,
116f275998aSsfencevma    enablePreAlloc = true,
117e4f69d78Ssfencevma    moduleName = "LoadQueueRAR freelist"
118e4f69d78Ssfencevma  ))
119e4f69d78Ssfencevma  freeList.io := DontCare
120e4f69d78Ssfencevma
121e4f69d78Ssfencevma  // Real-allocation: load_s2
122e4f69d78Ssfencevma  // PAddr write needs 2 cycles, release signal should delay 1 cycle so that
123e4f69d78Ssfencevma  // load enqueue can catch release.
124e4f69d78Ssfencevma  val release1Cycle = io.release
1255003e6f8SHuijin Li  // val release2Cycle = RegNext(io.release)
1265003e6f8SHuijin Li  // val release2Cycle_dup_lsu = RegNext(io.release)
1275003e6f8SHuijin Li  val release2Cycle = RegEnable(io.release, io.release.valid)
1285003e6f8SHuijin Li  release2Cycle.valid := RegNext(io.release.valid)
1295003e6f8SHuijin Li  //val release2Cycle_dup_lsu = RegEnable(io.release, io.release.valid)
130e4f69d78Ssfencevma
131e4f69d78Ssfencevma  // LoadQueueRAR enqueue condition:
132e4f69d78Ssfencevma  // There are still not completed load instructions before the current load instruction.
133e4f69d78Ssfencevma  // (e.g. "not completed" means that load instruction get the data or exception).
134e4f69d78Ssfencevma  val canEnqueue = io.query.map(_.req.valid)
135e4f69d78Ssfencevma  val cancelEnqueue = io.query.map(_.req.bits.uop.robIdx.needFlush(io.redirect))
136e4f69d78Ssfencevma  val hasNotWritebackedLoad = io.query.map(_.req.bits.uop.lqIdx).map(lqIdx => isAfter(lqIdx, io.ldWbPtr))
137e4f69d78Ssfencevma  val needEnqueue = canEnqueue.zip(hasNotWritebackedLoad).zip(cancelEnqueue).map { case ((v, r), c) => v && r && !c }
138e4f69d78Ssfencevma
139e4f69d78Ssfencevma  // Allocate logic
140f275998aSsfencevma  val acceptedVec = Wire(Vec(LoadPipelineWidth, Bool()))
14131fae68eSYanqin Li  val enqIndexVec = Wire(Vec(LoadPipelineWidth, UInt(log2Up(LoadQueueRARSize).W)))
142e4f69d78Ssfencevma
143e4f69d78Ssfencevma  for ((enq, w) <- io.query.map(_.req).zipWithIndex) {
144f275998aSsfencevma    acceptedVec(w) := false.B
145e4f69d78Ssfencevma    paddrModule.io.wen(w) := false.B
146e4f69d78Ssfencevma    freeList.io.doAllocate(w) := false.B
147e4f69d78Ssfencevma
148f275998aSsfencevma    freeList.io.allocateReq(w) := true.B
149e4f69d78Ssfencevma
150e4f69d78Ssfencevma    //  Allocate ready
151f275998aSsfencevma    val offset = PopCount(needEnqueue.take(w))
152f275998aSsfencevma    val canAccept = freeList.io.canAllocate(offset)
153f275998aSsfencevma    val enqIndex = freeList.io.allocateSlot(offset)
154f275998aSsfencevma    enq.ready := Mux(needEnqueue(w), canAccept, true.B)
155e4f69d78Ssfencevma
156f275998aSsfencevma    enqIndexVec(w) := enqIndex
157e4f69d78Ssfencevma    when (needEnqueue(w) && enq.ready) {
158f275998aSsfencevma      acceptedVec(w) := true.B
159f275998aSsfencevma
160e4f69d78Ssfencevma      freeList.io.doAllocate(w) := true.B
161e4f69d78Ssfencevma      //  Allocate new entry
162e4f69d78Ssfencevma      allocated(enqIndex) := true.B
163e4f69d78Ssfencevma
164e4f69d78Ssfencevma      //  Write paddr
165e4f69d78Ssfencevma      paddrModule.io.wen(w) := true.B
166e4f69d78Ssfencevma      paddrModule.io.waddr(w) := enqIndex
167549073a0Scz4e      paddrModule.io.wdata(w) := genPartialPAddr(enq.bits.paddr)
168e4f69d78Ssfencevma
169e4f69d78Ssfencevma      //  Fill info
170e4f69d78Ssfencevma      uop(enqIndex) := enq.bits.uop
171e10e20c6SYanqin Li      //  NC is uncachable and will not be explicitly released.
172e10e20c6SYanqin Li      //  So NC requests are not allowed to have RAR
173e10e20c6SYanqin Li      released(enqIndex) := enq.bits.is_nc || (
17414a67055Ssfencevma        enq.bits.data_valid &&
1754ab5d137Ssfencevma        (release2Cycle.valid &&
176e4f69d78Ssfencevma        enq.bits.paddr(PAddrBits-1, DCacheLineOffset) === release2Cycle.bits.paddr(PAddrBits-1, DCacheLineOffset) ||
177e4f69d78Ssfencevma        release1Cycle.valid &&
1784ab5d137Ssfencevma        enq.bits.paddr(PAddrBits-1, DCacheLineOffset) === release1Cycle.bits.paddr(PAddrBits-1, DCacheLineOffset))
179e10e20c6SYanqin Li      )
180e4f69d78Ssfencevma    }
1818b33cd30Sklin02    val debug_robIdx = enq.bits.uop.robIdx.asUInt
1828b33cd30Sklin02    XSError(
1838b33cd30Sklin02      needEnqueue(w) && enq.ready && allocated(enqIndex),
1848b33cd30Sklin02      p"LoadQueueRAR: You can not write an valid entry! check: ldu $w, robIdx $debug_robIdx")
185e4f69d78Ssfencevma  }
186e4f69d78Ssfencevma
187e4f69d78Ssfencevma  //  LoadQueueRAR deallocate
188e4f69d78Ssfencevma  val freeMaskVec = Wire(Vec(LoadQueueRARSize, Bool()))
189e4f69d78Ssfencevma
190e4f69d78Ssfencevma  // init
191e4f69d78Ssfencevma  freeMaskVec.map(e => e := false.B)
192e4f69d78Ssfencevma
193e4f69d78Ssfencevma  // when the loads that "older than" current load were writebacked,
194e4f69d78Ssfencevma  // current load will be released.
195e4f69d78Ssfencevma  for (i <- 0 until LoadQueueRARSize) {
196e4f69d78Ssfencevma    val deqNotBlock = !isBefore(io.ldWbPtr, uop(i).lqIdx)
197e4f69d78Ssfencevma    val needFlush = uop(i).robIdx.needFlush(io.redirect)
198e4f69d78Ssfencevma
199*9b12a106SAnzo    when (allocated(i) && (deqNotBlock || needFlush)) {
200e4f69d78Ssfencevma      allocated(i) := false.B
201e4f69d78Ssfencevma      freeMaskVec(i) := true.B
202e4f69d78Ssfencevma    }
203e4f69d78Ssfencevma  }
204e4f69d78Ssfencevma
20514a67055Ssfencevma  // if need replay revoke entry
2065003e6f8SHuijin Li  val lastCanAccept = GatedRegNext(acceptedVec)
2075003e6f8SHuijin Li  val lastAllocIndex = GatedRegNext(enqIndexVec)
208e4f69d78Ssfencevma
20914a67055Ssfencevma  for ((revoke, w) <- io.query.map(_.revoke).zipWithIndex) {
21014a67055Ssfencevma    val revokeValid = revoke && lastCanAccept(w)
21114a67055Ssfencevma    val revokeIndex = lastAllocIndex(w)
212e4f69d78Ssfencevma
21314a67055Ssfencevma    when (allocated(revokeIndex) && revokeValid) {
21414a67055Ssfencevma      allocated(revokeIndex) := false.B
21514a67055Ssfencevma      freeMaskVec(revokeIndex) := true.B
216e4f69d78Ssfencevma    }
217e4f69d78Ssfencevma  }
218e4f69d78Ssfencevma
219e4f69d78Ssfencevma  freeList.io.free := freeMaskVec.asUInt
220e4f69d78Ssfencevma
221e4f69d78Ssfencevma  // LoadQueueRAR Query
222e4f69d78Ssfencevma  // Load-to-Load violation check condition:
223e4f69d78Ssfencevma  // 1. Physical address match by CAM port.
224c7353d05SYanqin Li  // 2. release or nc_with_data is set.
225e4f69d78Ssfencevma  // 3. Younger than current load instruction.
226e4f69d78Ssfencevma  val ldLdViolation = Wire(Vec(LoadPipelineWidth, Bool()))
2275003e6f8SHuijin Li  //val allocatedUInt = RegNext(allocated.asUInt)
228e4f69d78Ssfencevma  for ((query, w) <- io.query.zipWithIndex) {
229e4f69d78Ssfencevma    ldLdViolation(w) := false.B
230549073a0Scz4e    paddrModule.io.releaseViolationMdata(w) := genPartialPAddr(query.req.bits.paddr)
231e4f69d78Ssfencevma
232e4f69d78Ssfencevma    query.resp.valid := RegNext(query.req.valid)
233e4f69d78Ssfencevma    // Generate real violation mask
234e4f69d78Ssfencevma    val robIdxMask = VecInit(uop.map(_.robIdx).map(isAfter(_, query.req.bits.uop.robIdx)))
2355003e6f8SHuijin Li    val matchMaskReg = Wire(Vec(LoadQueueRARSize, Bool()))
2365003e6f8SHuijin Li    for(i <- 0 until LoadQueueRARSize) {
2375003e6f8SHuijin Li      matchMaskReg(i) := (allocated(i) &
238cd2ff98bShappy-lx                         paddrModule.io.releaseViolationMmask(w)(i) &
239cd2ff98bShappy-lx                         robIdxMask(i) &&
240e10e20c6SYanqin Li                         released(i))
2415003e6f8SHuijin Li      }
2425003e6f8SHuijin Li    val matchMask = GatedValidRegNext(matchMaskReg)
243e4f69d78Ssfencevma    //  Load-to-Load violation check result
2445003e6f8SHuijin Li    val ldLdViolationMask = matchMask
245e4f69d78Ssfencevma    ldLdViolationMask.suggestName("ldLdViolationMask_" + w)
246cd2ff98bShappy-lx    query.resp.bits.rep_frm_fetch := ParallelORR(ldLdViolationMask)
247e4f69d78Ssfencevma  }
248e4f69d78Ssfencevma
249e4f69d78Ssfencevma
250e4f69d78Ssfencevma  // When io.release.valid (release1cycle.valid), it uses the last ld-ld paddr cam port to
251e4f69d78Ssfencevma  // update release flag in 1 cycle
252e4f69d78Ssfencevma  val releaseVioMask = Reg(Vec(LoadQueueRARSize, Bool()))
253e4f69d78Ssfencevma  when (release1Cycle.valid) {
254549073a0Scz4e    paddrModule.io.releaseMdata.takeRight(1)(0) := genPartialPAddr(release1Cycle.bits.paddr)
255e4f69d78Ssfencevma  }
256e4f69d78Ssfencevma
257e4f69d78Ssfencevma  (0 until LoadQueueRARSize).map(i => {
258549073a0Scz4e    when (RegNext((paddrModule.io.releaseMmask.takeRight(1)(0)(i)) && allocated(i) && release1Cycle.valid)) {
259e4f69d78Ssfencevma      // Note: if a load has missed in dcache and is waiting for refill in load queue,
260e4f69d78Ssfencevma      // its released flag still needs to be set as true if addr matches.
261e4f69d78Ssfencevma      released(i) := true.B
262e4f69d78Ssfencevma    }
263e4f69d78Ssfencevma  })
264e4f69d78Ssfencevma
265e4f69d78Ssfencevma  io.lqFull := freeList.io.empty
266e4f69d78Ssfencevma
267e4f69d78Ssfencevma  // perf cnt
268e4f69d78Ssfencevma  val canEnqCount = PopCount(io.query.map(_.req.fire))
269e4f69d78Ssfencevma  val validCount = freeList.io.validCount
270e4f69d78Ssfencevma  val allowEnqueue = validCount <= (LoadQueueRARSize - LoadPipelineWidth).U
27114a67055Ssfencevma  val ldLdViolationCount = PopCount(io.query.map(_.resp).map(resp => resp.valid && resp.bits.rep_frm_fetch))
272e4f69d78Ssfencevma
273e4f69d78Ssfencevma  QueuePerf(LoadQueueRARSize, validCount, !allowEnqueue)
274e4f69d78Ssfencevma  XSPerfAccumulate("enq", canEnqCount)
275e4f69d78Ssfencevma  XSPerfAccumulate("ld_ld_violation", ldLdViolationCount)
276e4f69d78Ssfencevma  val perfEvents: Seq[(String, UInt)] = Seq(
277e4f69d78Ssfencevma    ("enq", canEnqCount),
278e4f69d78Ssfencevma    ("ld_ld_violation", ldLdViolationCount)
279e4f69d78Ssfencevma  )
280e4f69d78Ssfencevma  generatePerfEvent()
281e4f69d78Ssfencevma  // End
282e4f69d78Ssfencevma}