xref: /XiangShan/src/main/scala/xiangshan/mem/lsqueue/LoadQueue.scala (revision f27e03e01f25a4ef8524cc977899b76d8bd767a1)
1package xiangshan.mem
2
3import chisel3._
4import chisel3.util._
5import freechips.rocketchip.tile.HasFPUParameters
6import utils._
7import xiangshan._
8import xiangshan.cache._
9import xiangshan.cache.{DCacheLineIO, DCacheWordIO, MemoryOpConstants, TlbRequestIO}
10import xiangshan.backend.LSUOpType
11import xiangshan.mem._
12import xiangshan.backend.roq.RoqLsqIO
13import xiangshan.backend.fu.HasExceptionNO
14
15
16class LqPtr extends CircularQueuePtr(LqPtr.LoadQueueSize) { }
17
18object LqPtr extends HasXSParameter {
19  def apply(f: Bool, v: UInt): LqPtr = {
20    val ptr = Wire(new LqPtr)
21    ptr.flag := f
22    ptr.value := v
23    ptr
24  }
25}
26
27trait HasLoadHelper { this: XSModule =>
28  def rdataHelper(uop: MicroOp, rdata: UInt): UInt = {
29    val fpWen = uop.ctrl.fpWen
30    LookupTree(uop.ctrl.fuOpType, List(
31      LSUOpType.lb   -> SignExt(rdata(7, 0) , XLEN),
32      LSUOpType.lh   -> SignExt(rdata(15, 0), XLEN),
33      LSUOpType.lw   -> Mux(fpWen, rdata, SignExt(rdata(31, 0), XLEN)),
34      LSUOpType.ld   -> Mux(fpWen, rdata, SignExt(rdata(63, 0), XLEN)),
35      LSUOpType.lbu  -> ZeroExt(rdata(7, 0) , XLEN),
36      LSUOpType.lhu  -> ZeroExt(rdata(15, 0), XLEN),
37      LSUOpType.lwu  -> ZeroExt(rdata(31, 0), XLEN),
38    ))
39  }
40
41  def fpRdataHelper(uop: MicroOp, rdata: UInt): UInt = {
42    LookupTree(uop.ctrl.fuOpType, List(
43      LSUOpType.lw   -> recode(rdata(31, 0), S),
44      LSUOpType.ld   -> recode(rdata(63, 0), D)
45    ))
46  }
47}
48
49class LqEnqIO extends XSBundle {
50  val canAccept = Output(Bool())
51  val sqCanAccept = Input(Bool())
52  val needAlloc = Vec(RenameWidth, Input(Bool()))
53  val req = Vec(RenameWidth, Flipped(ValidIO(new MicroOp)))
54  val resp = Vec(RenameWidth, Output(new LqPtr))
55}
56
57// Load Queue
58class LoadQueue extends XSModule
59  with HasDCacheParameters
60  with HasCircularQueuePtrHelper
61  with HasLoadHelper
62  with HasExceptionNO
63{
64  val io = IO(new Bundle() {
65    val enq = new LqEnqIO
66    val brqRedirect = Flipped(ValidIO(new Redirect))
67    val flush = Input(Bool())
68    val loadIn = Vec(LoadPipelineWidth, Flipped(Valid(new LsPipelineBundle)))
69    val storeIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle)))
70    val loadDataForwarded = Vec(LoadPipelineWidth, Input(Bool()))
71    val needReplayFromRS = Vec(LoadPipelineWidth, Input(Bool()))
72    val ldout = Vec(2, DecoupledIO(new ExuOutput)) // writeback int load
73    val load_s1 = Vec(LoadPipelineWidth, Flipped(new MaskedLoadForwardQueryIO))
74    val roq = Flipped(new RoqLsqIO)
75    val rollback = Output(Valid(new Redirect)) // replay now starts from load instead of store
76    val dcache = Flipped(ValidIO(new Refill))
77    val uncache = new DCacheWordIO
78    val exceptionAddr = new ExceptionAddrIO
79  })
80
81  val uop = Reg(Vec(LoadQueueSize, new MicroOp))
82  // val data = Reg(Vec(LoadQueueSize, new LsRoqEntry))
83  val dataModule = Module(new LoadQueueData(LoadQueueSize, wbNumRead = LoadPipelineWidth, wbNumWrite = LoadPipelineWidth))
84  dataModule.io := DontCare
85  val vaddrModule = Module(new SyncDataModuleTemplate(UInt(VAddrBits.W), LoadQueueSize, numRead = 1, numWrite = LoadPipelineWidth))
86  vaddrModule.io := DontCare
87  val allocated = RegInit(VecInit(List.fill(LoadQueueSize)(false.B))) // lq entry has been allocated
88  val datavalid = RegInit(VecInit(List.fill(LoadQueueSize)(false.B))) // data is valid
89  val writebacked = RegInit(VecInit(List.fill(LoadQueueSize)(false.B))) // inst has been writebacked to CDB
90  val miss = Reg(Vec(LoadQueueSize, Bool())) // load inst missed, waiting for miss queue to accept miss request
91  // val listening = Reg(Vec(LoadQueueSize, Bool())) // waiting for refill result
92  val pending = Reg(Vec(LoadQueueSize, Bool())) // mmio pending: inst is an mmio inst, it will not be executed until it reachs the end of roq
93
94  val debug_mmio = Reg(Vec(LoadQueueSize, Bool())) // mmio: inst is an mmio inst
95  val debug_paddr = Reg(Vec(LoadQueueSize, UInt(PAddrBits.W))) // mmio: inst is an mmio inst
96
97  val enqPtrExt = RegInit(VecInit((0 until RenameWidth).map(_.U.asTypeOf(new LqPtr))))
98  val deqPtrExt = RegInit(0.U.asTypeOf(new LqPtr))
99  val deqPtrExtNext = Wire(new LqPtr)
100  val allowEnqueue = RegInit(true.B)
101
102  val enqPtr = enqPtrExt(0).value
103  val deqPtr = deqPtrExt.value
104
105  val deqMask = UIntToMask(deqPtr, LoadQueueSize)
106  val enqMask = UIntToMask(enqPtr, LoadQueueSize)
107
108  val commitCount = RegNext(io.roq.lcommit)
109
110  /**
111    * Enqueue at dispatch
112    *
113    * Currently, LoadQueue only allows enqueue when #emptyEntries > RenameWidth(EnqWidth)
114    */
115  io.enq.canAccept := allowEnqueue
116
117  for (i <- 0 until RenameWidth) {
118    val offset = if (i == 0) 0.U else PopCount(io.enq.needAlloc.take(i))
119    val lqIdx = enqPtrExt(offset)
120    val index = lqIdx.value
121    when (io.enq.req(i).valid && io.enq.canAccept && io.enq.sqCanAccept && !(io.brqRedirect.valid || io.flush)) {
122      uop(index) := io.enq.req(i).bits
123      allocated(index) := true.B
124      datavalid(index) := false.B
125      writebacked(index) := false.B
126      miss(index) := false.B
127      // listening(index) := false.B
128      pending(index) := false.B
129    }
130    io.enq.resp(i) := lqIdx
131  }
132  XSDebug(p"(ready, valid): ${io.enq.canAccept}, ${Binary(Cat(io.enq.req.map(_.valid)))}\n")
133
134  /**
135    * Writeback load from load units
136    *
137    * Most load instructions writeback to regfile at the same time.
138    * However,
139    *   (1) For an mmio instruction with exceptions, it writes back to ROB immediately.
140    *   (2) For an mmio instruction without exceptions, it does not write back.
141    * The mmio instruction will be sent to lower level when it reaches ROB's head.
142    * After uncache response, it will write back through arbiter with loadUnit.
143    *   (3) For cache misses, it is marked miss and sent to dcache later.
144    * After cache refills, it will write back through arbiter with loadUnit.
145    */
146  for (i <- 0 until LoadPipelineWidth) {
147    dataModule.io.wb.wen(i) := false.B
148    val loadWbIndex = io.loadIn(i).bits.uop.lqIdx.value
149    when(io.loadIn(i).fire()) {
150      when(io.loadIn(i).bits.miss) {
151        XSInfo(io.loadIn(i).valid, "load miss write to lq idx %d pc 0x%x vaddr %x paddr %x data %x mask %x forwardData %x forwardMask: %x mmio %x\n",
152          io.loadIn(i).bits.uop.lqIdx.asUInt,
153          io.loadIn(i).bits.uop.cf.pc,
154          io.loadIn(i).bits.vaddr,
155          io.loadIn(i).bits.paddr,
156          io.loadIn(i).bits.data,
157          io.loadIn(i).bits.mask,
158          io.loadIn(i).bits.forwardData.asUInt,
159          io.loadIn(i).bits.forwardMask.asUInt,
160          io.loadIn(i).bits.mmio
161        )
162      }.otherwise {
163        XSInfo(io.loadIn(i).valid, "load hit write to cbd lqidx %d pc 0x%x vaddr %x paddr %x data %x mask %x forwardData %x forwardMask: %x mmio %x\n",
164        io.loadIn(i).bits.uop.lqIdx.asUInt,
165        io.loadIn(i).bits.uop.cf.pc,
166        io.loadIn(i).bits.vaddr,
167        io.loadIn(i).bits.paddr,
168        io.loadIn(i).bits.data,
169        io.loadIn(i).bits.mask,
170        io.loadIn(i).bits.forwardData.asUInt,
171        io.loadIn(i).bits.forwardMask.asUInt,
172        io.loadIn(i).bits.mmio
173      )}
174      datavalid(loadWbIndex) := (!io.loadIn(i).bits.miss || io.loadDataForwarded(i)) && !io.loadIn(i).bits.mmio
175      writebacked(loadWbIndex) := !io.loadIn(i).bits.miss && !io.loadIn(i).bits.mmio
176
177      val loadWbData = Wire(new LQDataEntry)
178      loadWbData.paddr := io.loadIn(i).bits.paddr
179      loadWbData.mask := io.loadIn(i).bits.mask
180      loadWbData.data := io.loadIn(i).bits.forwardData.asUInt // fwd data
181      loadWbData.fwdMask := io.loadIn(i).bits.forwardMask
182      dataModule.io.wbWrite(i, loadWbIndex, loadWbData)
183      dataModule.io.wb.wen(i) := true.B
184
185
186      debug_mmio(loadWbIndex) := io.loadIn(i).bits.mmio
187      debug_paddr(loadWbIndex) := io.loadIn(i).bits.paddr
188
189      val dcacheMissed = io.loadIn(i).bits.miss && !io.loadIn(i).bits.mmio
190      miss(loadWbIndex) := dcacheMissed && !io.loadDataForwarded(i) && !io.needReplayFromRS(i)
191      pending(loadWbIndex) := io.loadIn(i).bits.mmio
192      uop(loadWbIndex).debugInfo.issueTime := io.loadIn(i).bits.uop.debugInfo.issueTime
193    }
194    // vaddrModule write is delayed, as vaddrModule will not be read right after write
195    vaddrModule.io.waddr(i) := RegNext(loadWbIndex)
196    vaddrModule.io.wdata(i) := RegNext(io.loadIn(i).bits.vaddr)
197    vaddrModule.io.wen(i) := RegNext(io.loadIn(i).fire())
198  }
199
200  when(io.dcache.valid) {
201    XSDebug("miss resp: paddr:0x%x data %x\n", io.dcache.bits.addr, io.dcache.bits.data)
202  }
203
204  // Refill 64 bit in a cycle
205  // Refill data comes back from io.dcache.resp
206  dataModule.io.refill.valid := io.dcache.valid
207  dataModule.io.refill.paddr := io.dcache.bits.addr
208  dataModule.io.refill.data := io.dcache.bits.data
209
210  (0 until LoadQueueSize).map(i => {
211    dataModule.io.refill.refillMask(i) := allocated(i) && miss(i)
212    when(dataModule.io.refill.valid && dataModule.io.refill.refillMask(i) && dataModule.io.refill.matchMask(i)) {
213      datavalid(i) := true.B
214      miss(i) := false.B
215    }
216  })
217
218  // Writeback up to 2 missed load insts to CDB
219  //
220  // Pick 2 missed load (data refilled), write them back to cdb
221  // 2 refilled load will be selected from even/odd entry, separately
222
223  // Stage 0
224  // Generate writeback indexes
225
226  def getEvenBits(input: UInt): UInt = {
227    require(input.getWidth == LoadQueueSize)
228    VecInit((0 until LoadQueueSize/2).map(i => {input(2*i)})).asUInt
229  }
230  def getOddBits(input: UInt): UInt = {
231    require(input.getWidth == LoadQueueSize)
232    VecInit((0 until LoadQueueSize/2).map(i => {input(2*i+1)})).asUInt
233  }
234
235  val loadWbSel = Wire(Vec(LoadPipelineWidth, UInt(log2Up(LoadQueueSize).W))) // index selected last cycle
236  val loadWbSelV = Wire(Vec(LoadPipelineWidth, Bool())) // index selected in last cycle is valid
237
238  val loadWbSelVec = VecInit((0 until LoadQueueSize).map(i => {
239    allocated(i) && !writebacked(i) && datavalid(i)
240  })).asUInt() // use uint instead vec to reduce verilog lines
241  val evenDeqMask = getEvenBits(deqMask)
242  val oddDeqMask = getOddBits(deqMask)
243  // generate lastCycleSelect mask
244  val evenSelectMask = Mux(io.ldout(0).fire(), getEvenBits(UIntToOH(loadWbSel(0))), 0.U)
245  val oddSelectMask = Mux(io.ldout(1).fire(), getOddBits(UIntToOH(loadWbSel(1))), 0.U)
246  // generate real select vec
247  val loadEvenSelVec = getEvenBits(loadWbSelVec) & ~evenSelectMask
248  val loadOddSelVec = getOddBits(loadWbSelVec) & ~oddSelectMask
249
250  def toVec(a: UInt): Vec[Bool] = {
251    VecInit(a.asBools)
252  }
253
254  val loadWbSelGen = Wire(Vec(LoadPipelineWidth, UInt(log2Up(LoadQueueSize).W)))
255  val loadWbSelVGen = Wire(Vec(LoadPipelineWidth, Bool()))
256  loadWbSelGen(0) := Cat(getFirstOne(toVec(loadEvenSelVec), evenDeqMask), 0.U(1.W))
257  loadWbSelVGen(0):= loadEvenSelVec.asUInt.orR
258  loadWbSelGen(1) := Cat(getFirstOne(toVec(loadOddSelVec), oddDeqMask), 1.U(1.W))
259  loadWbSelVGen(1) := loadOddSelVec.asUInt.orR
260
261  (0 until LoadPipelineWidth).map(i => {
262    loadWbSel(i) := RegNext(loadWbSelGen(i))
263    loadWbSelV(i) := RegNext(loadWbSelVGen(i), init = false.B)
264    when(io.ldout(i).fire()){
265      // Mark them as writebacked, so they will not be selected in the next cycle
266      writebacked(loadWbSel(i)) := true.B
267    }
268  })
269
270  // Stage 1
271  // Use indexes generated in cycle 0 to read data
272  // writeback data to cdb
273  (0 until LoadPipelineWidth).map(i => {
274    // data select
275    dataModule.io.wb.raddr(i) := loadWbSelGen(i)
276    val rdata = dataModule.io.wb.rdata(i).data
277    val seluop = uop(loadWbSel(i))
278    val func = seluop.ctrl.fuOpType
279    val raddr = dataModule.io.wb.rdata(i).paddr
280    val rdataSel = LookupTree(raddr(2, 0), List(
281      "b000".U -> rdata(63, 0),
282      "b001".U -> rdata(63, 8),
283      "b010".U -> rdata(63, 16),
284      "b011".U -> rdata(63, 24),
285      "b100".U -> rdata(63, 32),
286      "b101".U -> rdata(63, 40),
287      "b110".U -> rdata(63, 48),
288      "b111".U -> rdata(63, 56)
289    ))
290    val rdataPartialLoad = rdataHelper(seluop, rdataSel)
291
292    // writeback missed int/fp load
293    //
294    // Int load writeback will finish (if not blocked) in one cycle
295    io.ldout(i).bits.uop := seluop
296    io.ldout(i).bits.uop.lqIdx := loadWbSel(i).asTypeOf(new LqPtr)
297    io.ldout(i).bits.data := rdataPartialLoad
298    io.ldout(i).bits.redirectValid := false.B
299    io.ldout(i).bits.redirect := DontCare
300    io.ldout(i).bits.debug.isMMIO := debug_mmio(loadWbSel(i))
301    io.ldout(i).bits.debug.isPerfCnt := false.B
302    io.ldout(i).bits.debug.paddr := debug_paddr(loadWbSel(i))
303    io.ldout(i).bits.fflags := DontCare
304    io.ldout(i).valid := loadWbSelV(i)
305
306    when(io.ldout(i).fire()) {
307      XSInfo("int load miss write to cbd roqidx %d lqidx %d pc 0x%x mmio %x\n",
308        io.ldout(i).bits.uop.roqIdx.asUInt,
309        io.ldout(i).bits.uop.lqIdx.asUInt,
310        io.ldout(i).bits.uop.cf.pc,
311        debug_mmio(loadWbSel(i))
312      )
313    }
314
315  })
316
317  /**
318    * Load commits
319    *
320    * When load commited, mark it as !allocated and move deqPtrExt forward.
321    */
322  (0 until CommitWidth).map(i => {
323    when(commitCount > i.U){
324      allocated(deqPtr+i.U) := false.B
325    }
326  })
327
328  def getFirstOne(mask: Vec[Bool], startMask: UInt) = {
329    val length = mask.length
330    val highBits = (0 until length).map(i => mask(i) & ~startMask(i))
331    val highBitsUint = Cat(highBits.reverse)
332    PriorityEncoder(Mux(highBitsUint.orR(), highBitsUint, mask.asUInt))
333  }
334
335  def getOldestInTwo(valid: Seq[Bool], uop: Seq[MicroOp]) = {
336    assert(valid.length == uop.length)
337    assert(valid.length == 2)
338    Mux(valid(0) && valid(1),
339      Mux(isAfter(uop(0).roqIdx, uop(1).roqIdx), uop(1), uop(0)),
340      Mux(valid(0) && !valid(1), uop(0), uop(1)))
341  }
342
343  def getAfterMask(valid: Seq[Bool], uop: Seq[MicroOp]) = {
344    assert(valid.length == uop.length)
345    val length = valid.length
346    (0 until length).map(i => {
347      (0 until length).map(j => {
348        Mux(valid(i) && valid(j),
349          isAfter(uop(i).roqIdx, uop(j).roqIdx),
350          Mux(!valid(i), true.B, false.B))
351      })
352    })
353  }
354
355  /**
356    * Memory violation detection
357    *
358    * When store writes back, it searches LoadQueue for younger load instructions
359    * with the same load physical address. They loaded wrong data and need re-execution.
360    *
361    * Cycle 0: Store Writeback
362    *   Generate match vector for store address with rangeMask(stPtr, enqPtr).
363    *   Besides, load instructions in LoadUnit_S1 and S2 are also checked.
364    * Cycle 1: Redirect Generation
365    *   There're three possible types of violations, up to 6 possible redirect requests.
366    *   Choose the oldest load (part 1). (4 + 2) -> (1 + 2)
367    * Cycle 2: Redirect Fire
368    *   Choose the oldest load (part 2). (3 -> 1)
369    *   Prepare redirect request according to the detected violation.
370    *   Fire redirect request (if valid)
371    */
372
373  // stage 0:        lq l1 wb     l1 wb lq
374  //                 |  |  |      |  |  |  (paddr match)
375  // stage 1:        lq l1 wb     l1 wb lq
376  //                 |  |  |      |  |  |
377  //                 |  |------------|  |
378  //                 |        |         |
379  // stage 2:        lq      l1wb       lq
380  //                 |        |         |
381  //                 --------------------
382  //                          |
383  //                      rollback req
384  io.load_s1 := DontCare
385  def detectRollback(i: Int) = {
386    val startIndex = io.storeIn(i).bits.uop.lqIdx.value
387    val lqIdxMask = UIntToMask(startIndex, LoadQueueSize)
388    val xorMask = lqIdxMask ^ enqMask
389    val sameFlag = io.storeIn(i).bits.uop.lqIdx.flag === enqPtrExt(0).flag
390    val toEnqPtrMask = Mux(sameFlag, xorMask, ~xorMask)
391
392    // check if load already in lq needs to be rolledback
393    dataModule.io.violation(i).paddr := io.storeIn(i).bits.paddr
394    dataModule.io.violation(i).mask := io.storeIn(i).bits.mask
395    val addrMaskMatch = RegNext(dataModule.io.violation(i).violationMask)
396    val entryNeedCheck = RegNext(VecInit((0 until LoadQueueSize).map(j => {
397      allocated(j) && toEnqPtrMask(j) && (datavalid(j) || miss(j))
398    })))
399    val lqViolationVec = VecInit((0 until LoadQueueSize).map(j => {
400      addrMaskMatch(j) && entryNeedCheck(j)
401    }))
402    val lqViolation = lqViolationVec.asUInt().orR()
403    val lqViolationIndex = getFirstOne(lqViolationVec, RegNext(lqIdxMask))
404    val lqViolationUop = uop(lqViolationIndex)
405    // lqViolationUop.lqIdx.flag := deqMask(lqViolationIndex) ^ deqPtrExt.flag
406    // lqViolationUop.lqIdx.value := lqViolationIndex
407    XSDebug(lqViolation, p"${Binary(Cat(lqViolationVec))}, $startIndex, $lqViolationIndex\n")
408
409    // when l/s writeback to roq together, check if rollback is needed
410    val wbViolationVec = RegNext(VecInit((0 until LoadPipelineWidth).map(j => {
411      io.loadIn(j).valid &&
412        isAfter(io.loadIn(j).bits.uop.roqIdx, io.storeIn(i).bits.uop.roqIdx) &&
413        io.storeIn(i).bits.paddr(PAddrBits - 1, 3) === io.loadIn(j).bits.paddr(PAddrBits - 1, 3) &&
414        (io.storeIn(i).bits.mask & io.loadIn(j).bits.mask).orR
415    })))
416    val wbViolation = wbViolationVec.asUInt().orR()
417    val wbViolationUop = getOldestInTwo(wbViolationVec, RegNext(VecInit(io.loadIn.map(_.bits.uop))))
418    XSDebug(wbViolation, p"${Binary(Cat(wbViolationVec))}, $wbViolationUop\n")
419
420    // check if rollback is needed for load in l1
421    val l1ViolationVec = RegNext(VecInit((0 until LoadPipelineWidth).map(j => {
422      io.load_s1(j).valid && // L1 valid
423        isAfter(io.load_s1(j).uop.roqIdx, io.storeIn(i).bits.uop.roqIdx) &&
424        io.storeIn(i).bits.paddr(PAddrBits - 1, 3) === io.load_s1(j).paddr(PAddrBits - 1, 3) &&
425        (io.storeIn(i).bits.mask & io.load_s1(j).mask).orR
426    })))
427    val l1Violation = l1ViolationVec.asUInt().orR()
428    val l1ViolationUop = getOldestInTwo(l1ViolationVec, RegNext(VecInit(io.load_s1.map(_.uop))))
429    XSDebug(l1Violation, p"${Binary(Cat(l1ViolationVec))}, $l1ViolationUop\n")
430
431    XSDebug(
432      l1Violation,
433      "need rollback (l4 load) pc %x roqidx %d target %x\n",
434      io.storeIn(i).bits.uop.cf.pc, io.storeIn(i).bits.uop.roqIdx.asUInt, l1ViolationUop.roqIdx.asUInt
435    )
436    XSDebug(
437      lqViolation,
438      "need rollback (ld wb before store) pc %x roqidx %d target %x\n",
439      io.storeIn(i).bits.uop.cf.pc, io.storeIn(i).bits.uop.roqIdx.asUInt, lqViolationUop.roqIdx.asUInt
440    )
441    XSDebug(
442      wbViolation,
443      "need rollback (ld/st wb together) pc %x roqidx %d target %x\n",
444      io.storeIn(i).bits.uop.cf.pc, io.storeIn(i).bits.uop.roqIdx.asUInt, wbViolationUop.roqIdx.asUInt
445    )
446
447    ((lqViolation, lqViolationUop), (wbViolation, wbViolationUop), (l1Violation, l1ViolationUop))
448  }
449
450  def rollbackSel(a: Valid[MicroOp], b: Valid[MicroOp]): ValidIO[MicroOp] = {
451    Mux(
452      a.valid,
453      Mux(
454        b.valid,
455        Mux(isAfter(a.bits.roqIdx, b.bits.roqIdx), b, a), // a,b both valid, sel oldest
456        a // sel a
457      ),
458      b // sel b
459    )
460  }
461  val lastCycleRedirect = RegNext(io.brqRedirect)
462  val lastlastCycleRedirect = RegNext(lastCycleRedirect)
463  val lastCycleFlush = RegNext(io.flush)
464  val lastlastCycleFlush = RegNext(lastCycleFlush)
465
466  // S2: select rollback (part1) and generate rollback request
467  // rollback check
468  // Wb/L1 rollback seq check is done in s2
469  val rollbackWb = Wire(Vec(StorePipelineWidth, Valid(new MicroOp)))
470  val rollbackL1 = Wire(Vec(StorePipelineWidth, Valid(new MicroOp)))
471  val rollbackL1Wb = Wire(Vec(StorePipelineWidth*2, Valid(new MicroOp)))
472  // Lq rollback seq check is done in s3 (next stage), as getting rollbackLq MicroOp is slow
473  val rollbackLq = Wire(Vec(StorePipelineWidth, Valid(new MicroOp)))
474  for (i <- 0 until StorePipelineWidth) {
475    val detectedRollback = detectRollback(i)
476    rollbackLq(i).valid := detectedRollback._1._1 && RegNext(io.storeIn(i).valid)
477    rollbackLq(i).bits := detectedRollback._1._2
478    rollbackWb(i).valid := detectedRollback._2._1 && RegNext(io.storeIn(i).valid)
479    rollbackWb(i).bits := detectedRollback._2._2
480    rollbackL1(i).valid := detectedRollback._3._1 && RegNext(io.storeIn(i).valid)
481    rollbackL1(i).bits := detectedRollback._3._2
482    rollbackL1Wb(2*i) := rollbackL1(i)
483    rollbackL1Wb(2*i+1) := rollbackWb(i)
484  }
485
486  val rollbackL1WbSelected = ParallelOperation(rollbackL1Wb, rollbackSel)
487  val rollbackL1WbVReg = RegNext(rollbackL1WbSelected.valid)
488  val rollbackL1WbReg = RegEnable(rollbackL1WbSelected.bits, rollbackL1WbSelected.valid)
489  val rollbackLq0VReg = RegNext(rollbackLq(0).valid)
490  val rollbackLq0Reg = RegEnable(rollbackLq(0).bits, rollbackLq(0).valid)
491  val rollbackLq1VReg = RegNext(rollbackLq(1).valid)
492  val rollbackLq1Reg = RegEnable(rollbackLq(1).bits, rollbackLq(1).valid)
493
494  // S3: select rollback (part2), generate rollback request, then fire rollback request
495  // Note that we use roqIdx - 1.U to flush the load instruction itself.
496  // Thus, here if last cycle's roqIdx equals to this cycle's roqIdx, it still triggers the redirect.
497
498  // FIXME: this is ugly
499  val rollbackValidVec = Seq(rollbackL1WbVReg, rollbackLq0VReg, rollbackLq1VReg)
500  val rollbackUopVec = Seq(rollbackL1WbReg, rollbackLq0Reg, rollbackLq1Reg)
501
502  // select uop in parallel
503  val mask = getAfterMask(rollbackValidVec, rollbackUopVec)
504  val oneAfterZero = mask(1)(0)
505  val rollbackUop = Mux(oneAfterZero && mask(2)(0),
506    rollbackUopVec(0),
507    Mux(!oneAfterZero && mask(2)(1), rollbackUopVec(1), rollbackUopVec(2)))
508
509  // check if rollback request is still valid in parallel
510  val rollbackValidVecChecked = Wire(Vec(3, Bool()))
511  for(((v, uop), idx) <- rollbackValidVec.zip(rollbackUopVec).zipWithIndex) {
512    rollbackValidVecChecked(idx) := v &&
513      (!lastCycleRedirect.valid || !isAfter(uop.roqIdx, lastCycleRedirect.bits.roqIdx)) &&
514      (!lastlastCycleRedirect.valid || !isAfter(uop.roqIdx, lastlastCycleRedirect.bits.roqIdx))
515  }
516
517  io.rollback.bits.roqIdx := rollbackUop.roqIdx
518  io.rollback.bits.ftqIdx := rollbackUop.cf.ftqPtr
519  io.rollback.bits.ftqOffset := rollbackUop.cf.ftqOffset
520  io.rollback.bits.level := RedirectLevel.flush
521  io.rollback.bits.interrupt := DontCare
522  io.rollback.bits.cfiUpdate := DontCare
523  io.rollback.bits.cfiUpdate.target := rollbackUop.cf.pc
524  // io.rollback.bits.pc := DontCare
525
526  io.rollback.valid := rollbackValidVecChecked.asUInt.orR && !lastCycleFlush && !lastlastCycleFlush
527
528  when(io.rollback.valid) {
529    // XSDebug("Mem rollback: pc %x roqidx %d\n", io.rollback.bits.cfi, io.rollback.bits.roqIdx.asUInt)
530  }
531
532  /**
533    * Memory mapped IO / other uncached operations
534    *
535    * States:
536    * (1) writeback from store units: mark as pending
537    * (2) when they reach ROB's head, they can be sent to uncache channel
538    * (3) response from uncache channel: mark as datavalid
539    * (4) writeback to ROB (and other units): mark as writebacked
540    * (5) ROB commits the instruction: same as normal instructions
541    */
542  //(2) when they reach ROB's head, they can be sent to uncache channel
543  val lqTailMmioPending = WireInit(pending(deqPtr))
544  val lqTailAllocated = WireInit(allocated(deqPtr))
545  val s_idle :: s_req :: s_resp :: s_wait :: Nil = Enum(4)
546  val uncacheState = RegInit(s_idle)
547  switch(uncacheState) {
548    is(s_idle) {
549      when(io.roq.pendingld && lqTailMmioPending && lqTailAllocated) {
550        uncacheState := s_req
551      }
552    }
553    is(s_req) {
554      when(io.uncache.req.fire()) {
555        uncacheState := s_resp
556      }
557    }
558    is(s_resp) {
559      when(io.uncache.resp.fire()) {
560        uncacheState := s_wait
561      }
562    }
563    is(s_wait) {
564      when(io.roq.commit) {
565        uncacheState := s_idle // ready for next mmio
566      }
567    }
568  }
569  io.uncache.req.valid := uncacheState === s_req
570
571  dataModule.io.uncache.raddr := deqPtrExtNext.value
572
573  io.uncache.req.bits.cmd  := MemoryOpConstants.M_XRD
574  io.uncache.req.bits.addr := dataModule.io.uncache.rdata.paddr
575  io.uncache.req.bits.data := dataModule.io.uncache.rdata.data
576  io.uncache.req.bits.mask := dataModule.io.uncache.rdata.mask
577
578  io.uncache.req.bits.id   := DontCare
579
580  io.uncache.resp.ready := true.B
581
582  when (io.uncache.req.fire()) {
583    pending(deqPtr) := false.B
584
585    XSDebug("uncache req: pc %x addr %x data %x op %x mask %x\n",
586      uop(deqPtr).cf.pc,
587      io.uncache.req.bits.addr,
588      io.uncache.req.bits.data,
589      io.uncache.req.bits.cmd,
590      io.uncache.req.bits.mask
591    )
592  }
593
594  // (3) response from uncache channel: mark as datavalid
595  dataModule.io.uncache.wen := false.B
596  when(io.uncache.resp.fire()){
597    datavalid(deqPtr) := true.B
598    dataModule.io.uncacheWrite(deqPtr, io.uncache.resp.bits.data(XLEN-1, 0))
599    dataModule.io.uncache.wen := true.B
600
601    XSDebug("uncache resp: data %x\n", io.dcache.bits.data)
602  }
603
604  // Read vaddr for mem exception
605  vaddrModule.io.raddr(0) := deqPtr + io.roq.lcommit
606  io.exceptionAddr.vaddr := vaddrModule.io.rdata(0)
607
608  // misprediction recovery / exception redirect
609  // invalidate lq term using robIdx
610  val needCancel = Wire(Vec(LoadQueueSize, Bool()))
611  for (i <- 0 until LoadQueueSize) {
612    needCancel(i) := uop(i).roqIdx.needFlush(io.brqRedirect, io.flush) && allocated(i)
613    when (needCancel(i)) {
614        allocated(i) := false.B
615    }
616  }
617
618  /**
619    * update pointers
620    */
621  val lastCycleCancelCount = PopCount(RegNext(needCancel))
622  // when io.brqRedirect.valid, we don't allow eneuque even though it may fire.
623  val enqNumber = Mux(io.enq.canAccept && io.enq.sqCanAccept && !(io.brqRedirect.valid || io.flush), PopCount(io.enq.req.map(_.valid)), 0.U)
624  when (lastCycleRedirect.valid || lastCycleFlush) {
625    // we recover the pointers in the next cycle after redirect
626    enqPtrExt := VecInit(enqPtrExt.map(_ - lastCycleCancelCount))
627  }.otherwise {
628    enqPtrExt := VecInit(enqPtrExt.map(_ + enqNumber))
629  }
630
631  deqPtrExtNext := deqPtrExt + commitCount
632  deqPtrExt := deqPtrExtNext
633
634  val validCount = distanceBetween(enqPtrExt(0), deqPtrExt)
635
636  allowEnqueue := validCount + enqNumber <= (LoadQueueSize - RenameWidth).U
637
638  // debug info
639  XSDebug("enqPtrExt %d:%d deqPtrExt %d:%d\n", enqPtrExt(0).flag, enqPtr, deqPtrExt.flag, deqPtr)
640
641  def PrintFlag(flag: Bool, name: String): Unit = {
642    when(flag) {
643      XSDebug(false, true.B, name)
644    }.otherwise {
645      XSDebug(false, true.B, " ")
646    }
647  }
648
649  for (i <- 0 until LoadQueueSize) {
650    if (i % 4 == 0) XSDebug("")
651    XSDebug(false, true.B, "%x [%x] ", uop(i).cf.pc, dataModule.io.debug(i).paddr)
652    PrintFlag(allocated(i), "a")
653    PrintFlag(allocated(i) && datavalid(i), "v")
654    PrintFlag(allocated(i) && writebacked(i), "w")
655    PrintFlag(allocated(i) && miss(i), "m")
656    // PrintFlag(allocated(i) && listening(i), "l")
657    PrintFlag(allocated(i) && pending(i), "p")
658    XSDebug(false, true.B, " ")
659    if (i % 4 == 3 || i == LoadQueueSize - 1) XSDebug(false, true.B, "\n")
660  }
661
662}
663