1package xiangshan.mem 2 3import chisel3._ 4import chisel3.util._ 5import freechips.rocketchip.tile.HasFPUParameters 6import utils._ 7import xiangshan._ 8import xiangshan.cache._ 9import xiangshan.cache.{DCacheLineIO, DCacheWordIO, MemoryOpConstants, TlbRequestIO} 10import xiangshan.backend.LSUOpType 11import xiangshan.mem._ 12import xiangshan.backend.roq.RoqLsqIO 13import xiangshan.backend.fu.HasExceptionNO 14 15 16class LqPtr extends CircularQueuePtr(LqPtr.LoadQueueSize) { } 17 18object LqPtr extends HasXSParameter { 19 def apply(f: Bool, v: UInt): LqPtr = { 20 val ptr = Wire(new LqPtr) 21 ptr.flag := f 22 ptr.value := v 23 ptr 24 } 25} 26 27trait HasLoadHelper { this: XSModule => 28 def rdataHelper(uop: MicroOp, rdata: UInt): UInt = { 29 val fpWen = uop.ctrl.fpWen 30 LookupTree(uop.ctrl.fuOpType, List( 31 LSUOpType.lb -> SignExt(rdata(7, 0) , XLEN), 32 LSUOpType.lh -> SignExt(rdata(15, 0), XLEN), 33 LSUOpType.lw -> Mux(fpWen, rdata, SignExt(rdata(31, 0), XLEN)), 34 LSUOpType.ld -> Mux(fpWen, rdata, SignExt(rdata(63, 0), XLEN)), 35 LSUOpType.lbu -> ZeroExt(rdata(7, 0) , XLEN), 36 LSUOpType.lhu -> ZeroExt(rdata(15, 0), XLEN), 37 LSUOpType.lwu -> ZeroExt(rdata(31, 0), XLEN), 38 )) 39 } 40 41 def fpRdataHelper(uop: MicroOp, rdata: UInt): UInt = { 42 LookupTree(uop.ctrl.fuOpType, List( 43 LSUOpType.lw -> recode(rdata(31, 0), S), 44 LSUOpType.ld -> recode(rdata(63, 0), D) 45 )) 46 } 47} 48 49class LqEnqIO extends XSBundle { 50 val canAccept = Output(Bool()) 51 val sqCanAccept = Input(Bool()) 52 val needAlloc = Vec(RenameWidth, Input(Bool())) 53 val req = Vec(RenameWidth, Flipped(ValidIO(new MicroOp))) 54 val resp = Vec(RenameWidth, Output(new LqPtr)) 55} 56 57// Load Queue 58class LoadQueue extends XSModule 59 with HasDCacheParameters 60 with HasCircularQueuePtrHelper 61 with HasLoadHelper 62 with HasExceptionNO 63{ 64 val io = IO(new Bundle() { 65 val enq = new LqEnqIO 66 val brqRedirect = Flipped(ValidIO(new Redirect)) 67 val flush = Input(Bool()) 68 val loadIn = Vec(LoadPipelineWidth, Flipped(Valid(new LsPipelineBundle))) 69 val storeIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle))) 70 val loadDataForwarded = Vec(LoadPipelineWidth, Input(Bool())) 71 val needReplayFromRS = Vec(LoadPipelineWidth, Input(Bool())) 72 val ldout = Vec(2, DecoupledIO(new ExuOutput)) // writeback int load 73 val load_s1 = Vec(LoadPipelineWidth, Flipped(new MaskedLoadForwardQueryIO)) 74 val roq = Flipped(new RoqLsqIO) 75 val rollback = Output(Valid(new Redirect)) // replay now starts from load instead of store 76 val dcache = Flipped(ValidIO(new Refill)) 77 val uncache = new DCacheWordIO 78 val exceptionAddr = new ExceptionAddrIO 79 }) 80 81 val uop = Reg(Vec(LoadQueueSize, new MicroOp)) 82 // val data = Reg(Vec(LoadQueueSize, new LsRoqEntry)) 83 val dataModule = Module(new LoadQueueData(LoadQueueSize, wbNumRead = LoadPipelineWidth, wbNumWrite = LoadPipelineWidth)) 84 dataModule.io := DontCare 85 val vaddrModule = Module(new SyncDataModuleTemplate(UInt(VAddrBits.W), LoadQueueSize, numRead = 1, numWrite = LoadPipelineWidth)) 86 vaddrModule.io := DontCare 87 val allocated = RegInit(VecInit(List.fill(LoadQueueSize)(false.B))) // lq entry has been allocated 88 val datavalid = RegInit(VecInit(List.fill(LoadQueueSize)(false.B))) // data is valid 89 val writebacked = RegInit(VecInit(List.fill(LoadQueueSize)(false.B))) // inst has been writebacked to CDB 90 val miss = Reg(Vec(LoadQueueSize, Bool())) // load inst missed, waiting for miss queue to accept miss request 91 // val listening = Reg(Vec(LoadQueueSize, Bool())) // waiting for refill result 92 val pending = Reg(Vec(LoadQueueSize, Bool())) // mmio pending: inst is an mmio inst, it will not be executed until it reachs the end of roq 93 94 val debug_mmio = Reg(Vec(LoadQueueSize, Bool())) // mmio: inst is an mmio inst 95 96 val enqPtrExt = RegInit(VecInit((0 until RenameWidth).map(_.U.asTypeOf(new LqPtr)))) 97 val deqPtrExt = RegInit(0.U.asTypeOf(new LqPtr)) 98 val deqPtrExtNext = Wire(new LqPtr) 99 val allowEnqueue = RegInit(true.B) 100 101 val enqPtr = enqPtrExt(0).value 102 val deqPtr = deqPtrExt.value 103 104 val deqMask = UIntToMask(deqPtr, LoadQueueSize) 105 val enqMask = UIntToMask(enqPtr, LoadQueueSize) 106 107 val commitCount = RegNext(io.roq.lcommit) 108 109 /** 110 * Enqueue at dispatch 111 * 112 * Currently, LoadQueue only allows enqueue when #emptyEntries > RenameWidth(EnqWidth) 113 */ 114 io.enq.canAccept := allowEnqueue 115 116 for (i <- 0 until RenameWidth) { 117 val offset = if (i == 0) 0.U else PopCount(io.enq.needAlloc.take(i)) 118 val lqIdx = enqPtrExt(offset) 119 val index = lqIdx.value 120 when (io.enq.req(i).valid && io.enq.canAccept && io.enq.sqCanAccept && !(io.brqRedirect.valid || io.flush)) { 121 uop(index) := io.enq.req(i).bits 122 allocated(index) := true.B 123 datavalid(index) := false.B 124 writebacked(index) := false.B 125 miss(index) := false.B 126 // listening(index) := false.B 127 pending(index) := false.B 128 } 129 io.enq.resp(i) := lqIdx 130 } 131 XSDebug(p"(ready, valid): ${io.enq.canAccept}, ${Binary(Cat(io.enq.req.map(_.valid)))}\n") 132 133 /** 134 * Writeback load from load units 135 * 136 * Most load instructions writeback to regfile at the same time. 137 * However, 138 * (1) For an mmio instruction with exceptions, it writes back to ROB immediately. 139 * (2) For an mmio instruction without exceptions, it does not write back. 140 * The mmio instruction will be sent to lower level when it reaches ROB's head. 141 * After uncache response, it will write back through arbiter with loadUnit. 142 * (3) For cache misses, it is marked miss and sent to dcache later. 143 * After cache refills, it will write back through arbiter with loadUnit. 144 */ 145 for (i <- 0 until LoadPipelineWidth) { 146 dataModule.io.wb.wen(i) := false.B 147 val loadWbIndex = io.loadIn(i).bits.uop.lqIdx.value 148 when(io.loadIn(i).fire()) { 149 when(io.loadIn(i).bits.miss) { 150 XSInfo(io.loadIn(i).valid, "load miss write to lq idx %d pc 0x%x vaddr %x paddr %x data %x mask %x forwardData %x forwardMask: %x mmio %x\n", 151 io.loadIn(i).bits.uop.lqIdx.asUInt, 152 io.loadIn(i).bits.uop.cf.pc, 153 io.loadIn(i).bits.vaddr, 154 io.loadIn(i).bits.paddr, 155 io.loadIn(i).bits.data, 156 io.loadIn(i).bits.mask, 157 io.loadIn(i).bits.forwardData.asUInt, 158 io.loadIn(i).bits.forwardMask.asUInt, 159 io.loadIn(i).bits.mmio 160 ) 161 }.otherwise { 162 XSInfo(io.loadIn(i).valid, "load hit write to cbd lqidx %d pc 0x%x vaddr %x paddr %x data %x mask %x forwardData %x forwardMask: %x mmio %x\n", 163 io.loadIn(i).bits.uop.lqIdx.asUInt, 164 io.loadIn(i).bits.uop.cf.pc, 165 io.loadIn(i).bits.vaddr, 166 io.loadIn(i).bits.paddr, 167 io.loadIn(i).bits.data, 168 io.loadIn(i).bits.mask, 169 io.loadIn(i).bits.forwardData.asUInt, 170 io.loadIn(i).bits.forwardMask.asUInt, 171 io.loadIn(i).bits.mmio 172 )} 173 datavalid(loadWbIndex) := (!io.loadIn(i).bits.miss || io.loadDataForwarded(i)) && !io.loadIn(i).bits.mmio 174 writebacked(loadWbIndex) := !io.loadIn(i).bits.miss && !io.loadIn(i).bits.mmio 175 176 val loadWbData = Wire(new LQDataEntry) 177 loadWbData.paddr := io.loadIn(i).bits.paddr 178 loadWbData.mask := io.loadIn(i).bits.mask 179 loadWbData.data := io.loadIn(i).bits.forwardData.asUInt // fwd data 180 loadWbData.fwdMask := io.loadIn(i).bits.forwardMask 181 dataModule.io.wbWrite(i, loadWbIndex, loadWbData) 182 dataModule.io.wb.wen(i) := true.B 183 184 185 debug_mmio(loadWbIndex) := io.loadIn(i).bits.mmio 186 187 val dcacheMissed = io.loadIn(i).bits.miss && !io.loadIn(i).bits.mmio 188 miss(loadWbIndex) := dcacheMissed && !io.loadDataForwarded(i) && !io.needReplayFromRS(i) 189 pending(loadWbIndex) := io.loadIn(i).bits.mmio 190 uop(loadWbIndex).debugInfo.issueTime := io.loadIn(i).bits.uop.debugInfo.issueTime 191 } 192 // vaddrModule write is delayed, as vaddrModule will not be read right after write 193 vaddrModule.io.waddr(i) := RegNext(loadWbIndex) 194 vaddrModule.io.wdata(i) := RegNext(io.loadIn(i).bits.vaddr) 195 vaddrModule.io.wen(i) := RegNext(io.loadIn(i).fire()) 196 } 197 198 when(io.dcache.valid) { 199 XSDebug("miss resp: paddr:0x%x data %x\n", io.dcache.bits.addr, io.dcache.bits.data) 200 } 201 202 // Refill 64 bit in a cycle 203 // Refill data comes back from io.dcache.resp 204 dataModule.io.refill.valid := io.dcache.valid 205 dataModule.io.refill.paddr := io.dcache.bits.addr 206 dataModule.io.refill.data := io.dcache.bits.data 207 208 (0 until LoadQueueSize).map(i => { 209 dataModule.io.refill.refillMask(i) := allocated(i) && miss(i) 210 when(dataModule.io.refill.valid && dataModule.io.refill.refillMask(i) && dataModule.io.refill.matchMask(i)) { 211 datavalid(i) := true.B 212 miss(i) := false.B 213 } 214 }) 215 216 // Writeback up to 2 missed load insts to CDB 217 // 218 // Pick 2 missed load (data refilled), write them back to cdb 219 // 2 refilled load will be selected from even/odd entry, separately 220 221 // Stage 0 222 // Generate writeback indexes 223 224 def getEvenBits(input: UInt): UInt = { 225 require(input.getWidth == LoadQueueSize) 226 VecInit((0 until LoadQueueSize/2).map(i => {input(2*i)})).asUInt 227 } 228 def getOddBits(input: UInt): UInt = { 229 require(input.getWidth == LoadQueueSize) 230 VecInit((0 until LoadQueueSize/2).map(i => {input(2*i+1)})).asUInt 231 } 232 233 val loadWbSel = Wire(Vec(LoadPipelineWidth, UInt(log2Up(LoadQueueSize).W))) // index selected last cycle 234 val loadWbSelV = Wire(Vec(LoadPipelineWidth, Bool())) // index selected in last cycle is valid 235 236 val loadWbSelVec = VecInit((0 until LoadQueueSize).map(i => { 237 allocated(i) && !writebacked(i) && datavalid(i) 238 })).asUInt() // use uint instead vec to reduce verilog lines 239 val evenDeqMask = getEvenBits(deqMask) 240 val oddDeqMask = getOddBits(deqMask) 241 // generate lastCycleSelect mask 242 val evenSelectMask = Mux(io.ldout(0).fire(), getEvenBits(UIntToOH(loadWbSel(0))), 0.U) 243 val oddSelectMask = Mux(io.ldout(1).fire(), getOddBits(UIntToOH(loadWbSel(1))), 0.U) 244 // generate real select vec 245 val loadEvenSelVec = getEvenBits(loadWbSelVec) & ~evenSelectMask 246 val loadOddSelVec = getOddBits(loadWbSelVec) & ~oddSelectMask 247 248 def toVec(a: UInt): Vec[Bool] = { 249 VecInit(a.asBools) 250 } 251 252 val loadWbSelGen = Wire(Vec(LoadPipelineWidth, UInt(log2Up(LoadQueueSize).W))) 253 val loadWbSelVGen = Wire(Vec(LoadPipelineWidth, Bool())) 254 loadWbSelGen(0) := Cat(getFirstOne(toVec(loadEvenSelVec), evenDeqMask), 0.U(1.W)) 255 loadWbSelVGen(0):= loadEvenSelVec.asUInt.orR 256 loadWbSelGen(1) := Cat(getFirstOne(toVec(loadOddSelVec), oddDeqMask), 1.U(1.W)) 257 loadWbSelVGen(1) := loadOddSelVec.asUInt.orR 258 259 (0 until LoadPipelineWidth).map(i => { 260 loadWbSel(i) := RegNext(loadWbSelGen(i)) 261 loadWbSelV(i) := RegNext(loadWbSelVGen(i), init = false.B) 262 when(io.ldout(i).fire()){ 263 // Mark them as writebacked, so they will not be selected in the next cycle 264 writebacked(loadWbSel(i)) := true.B 265 } 266 }) 267 268 // Stage 1 269 // Use indexes generated in cycle 0 to read data 270 // writeback data to cdb 271 (0 until LoadPipelineWidth).map(i => { 272 // data select 273 dataModule.io.wb.raddr(i) := loadWbSelGen(i) 274 val rdata = dataModule.io.wb.rdata(i).data 275 val seluop = uop(loadWbSel(i)) 276 val func = seluop.ctrl.fuOpType 277 val raddr = dataModule.io.wb.rdata(i).paddr 278 val rdataSel = LookupTree(raddr(2, 0), List( 279 "b000".U -> rdata(63, 0), 280 "b001".U -> rdata(63, 8), 281 "b010".U -> rdata(63, 16), 282 "b011".U -> rdata(63, 24), 283 "b100".U -> rdata(63, 32), 284 "b101".U -> rdata(63, 40), 285 "b110".U -> rdata(63, 48), 286 "b111".U -> rdata(63, 56) 287 )) 288 val rdataPartialLoad = rdataHelper(seluop, rdataSel) 289 290 // writeback missed int/fp load 291 // 292 // Int load writeback will finish (if not blocked) in one cycle 293 io.ldout(i).bits.uop := seluop 294 io.ldout(i).bits.uop.lqIdx := loadWbSel(i).asTypeOf(new LqPtr) 295 io.ldout(i).bits.data := rdataPartialLoad 296 io.ldout(i).bits.redirectValid := false.B 297 io.ldout(i).bits.redirect := DontCare 298 io.ldout(i).bits.debug.isMMIO := debug_mmio(loadWbSel(i)) 299 io.ldout(i).bits.debug.isPerfCnt := false.B 300 io.ldout(i).bits.fflags := DontCare 301 io.ldout(i).valid := loadWbSelV(i) 302 303 when(io.ldout(i).fire()) { 304 XSInfo("int load miss write to cbd roqidx %d lqidx %d pc 0x%x mmio %x\n", 305 io.ldout(i).bits.uop.roqIdx.asUInt, 306 io.ldout(i).bits.uop.lqIdx.asUInt, 307 io.ldout(i).bits.uop.cf.pc, 308 debug_mmio(loadWbSel(i)) 309 ) 310 } 311 312 }) 313 314 /** 315 * Load commits 316 * 317 * When load commited, mark it as !allocated and move deqPtrExt forward. 318 */ 319 (0 until CommitWidth).map(i => { 320 when(commitCount > i.U){ 321 allocated(deqPtr+i.U) := false.B 322 } 323 }) 324 325 def getFirstOne(mask: Vec[Bool], startMask: UInt) = { 326 val length = mask.length 327 val highBits = (0 until length).map(i => mask(i) & ~startMask(i)) 328 val highBitsUint = Cat(highBits.reverse) 329 PriorityEncoder(Mux(highBitsUint.orR(), highBitsUint, mask.asUInt)) 330 } 331 332 def getOldestInTwo(valid: Seq[Bool], uop: Seq[MicroOp]) = { 333 assert(valid.length == uop.length) 334 assert(valid.length == 2) 335 Mux(valid(0) && valid(1), 336 Mux(isAfter(uop(0).roqIdx, uop(1).roqIdx), uop(1), uop(0)), 337 Mux(valid(0) && !valid(1), uop(0), uop(1))) 338 } 339 340 def getAfterMask(valid: Seq[Bool], uop: Seq[MicroOp]) = { 341 assert(valid.length == uop.length) 342 val length = valid.length 343 (0 until length).map(i => { 344 (0 until length).map(j => { 345 Mux(valid(i) && valid(j), 346 isAfter(uop(i).roqIdx, uop(j).roqIdx), 347 Mux(!valid(i), true.B, false.B)) 348 }) 349 }) 350 } 351 352 /** 353 * Memory violation detection 354 * 355 * When store writes back, it searches LoadQueue for younger load instructions 356 * with the same load physical address. They loaded wrong data and need re-execution. 357 * 358 * Cycle 0: Store Writeback 359 * Generate match vector for store address with rangeMask(stPtr, enqPtr). 360 * Besides, load instructions in LoadUnit_S1 and S2 are also checked. 361 * Cycle 1: Redirect Generation 362 * There're three possible types of violations, up to 6 possible redirect requests. 363 * Choose the oldest load (part 1). (4 + 2) -> (1 + 2) 364 * Cycle 2: Redirect Fire 365 * Choose the oldest load (part 2). (3 -> 1) 366 * Prepare redirect request according to the detected violation. 367 * Fire redirect request (if valid) 368 */ 369 370 // stage 0: lq l1 wb l1 wb lq 371 // | | | | | | (paddr match) 372 // stage 1: lq l1 wb l1 wb lq 373 // | | | | | | 374 // | |------------| | 375 // | | | 376 // stage 2: lq l1wb lq 377 // | | | 378 // -------------------- 379 // | 380 // rollback req 381 io.load_s1 := DontCare 382 def detectRollback(i: Int) = { 383 val startIndex = io.storeIn(i).bits.uop.lqIdx.value 384 val lqIdxMask = UIntToMask(startIndex, LoadQueueSize) 385 val xorMask = lqIdxMask ^ enqMask 386 val sameFlag = io.storeIn(i).bits.uop.lqIdx.flag === enqPtrExt(0).flag 387 val toEnqPtrMask = Mux(sameFlag, xorMask, ~xorMask) 388 389 // check if load already in lq needs to be rolledback 390 dataModule.io.violation(i).paddr := io.storeIn(i).bits.paddr 391 dataModule.io.violation(i).mask := io.storeIn(i).bits.mask 392 val addrMaskMatch = RegNext(dataModule.io.violation(i).violationMask) 393 val entryNeedCheck = RegNext(VecInit((0 until LoadQueueSize).map(j => { 394 allocated(j) && toEnqPtrMask(j) && (datavalid(j) || miss(j)) 395 }))) 396 val lqViolationVec = VecInit((0 until LoadQueueSize).map(j => { 397 addrMaskMatch(j) && entryNeedCheck(j) 398 })) 399 val lqViolation = lqViolationVec.asUInt().orR() 400 val lqViolationIndex = getFirstOne(lqViolationVec, RegNext(lqIdxMask)) 401 val lqViolationUop = uop(lqViolationIndex) 402 // lqViolationUop.lqIdx.flag := deqMask(lqViolationIndex) ^ deqPtrExt.flag 403 // lqViolationUop.lqIdx.value := lqViolationIndex 404 XSDebug(lqViolation, p"${Binary(Cat(lqViolationVec))}, $startIndex, $lqViolationIndex\n") 405 406 // when l/s writeback to roq together, check if rollback is needed 407 val wbViolationVec = RegNext(VecInit((0 until LoadPipelineWidth).map(j => { 408 io.loadIn(j).valid && 409 isAfter(io.loadIn(j).bits.uop.roqIdx, io.storeIn(i).bits.uop.roqIdx) && 410 io.storeIn(i).bits.paddr(PAddrBits - 1, 3) === io.loadIn(j).bits.paddr(PAddrBits - 1, 3) && 411 (io.storeIn(i).bits.mask & io.loadIn(j).bits.mask).orR 412 }))) 413 val wbViolation = wbViolationVec.asUInt().orR() 414 val wbViolationUop = getOldestInTwo(wbViolationVec, RegNext(VecInit(io.loadIn.map(_.bits.uop)))) 415 XSDebug(wbViolation, p"${Binary(Cat(wbViolationVec))}, $wbViolationUop\n") 416 417 // check if rollback is needed for load in l1 418 val l1ViolationVec = RegNext(VecInit((0 until LoadPipelineWidth).map(j => { 419 io.load_s1(j).valid && // L1 valid 420 isAfter(io.load_s1(j).uop.roqIdx, io.storeIn(i).bits.uop.roqIdx) && 421 io.storeIn(i).bits.paddr(PAddrBits - 1, 3) === io.load_s1(j).paddr(PAddrBits - 1, 3) && 422 (io.storeIn(i).bits.mask & io.load_s1(j).mask).orR 423 }))) 424 val l1Violation = l1ViolationVec.asUInt().orR() 425 val l1ViolationUop = getOldestInTwo(l1ViolationVec, RegNext(VecInit(io.load_s1.map(_.uop)))) 426 XSDebug(l1Violation, p"${Binary(Cat(l1ViolationVec))}, $l1ViolationUop\n") 427 428 XSDebug( 429 l1Violation, 430 "need rollback (l4 load) pc %x roqidx %d target %x\n", 431 io.storeIn(i).bits.uop.cf.pc, io.storeIn(i).bits.uop.roqIdx.asUInt, l1ViolationUop.roqIdx.asUInt 432 ) 433 XSDebug( 434 lqViolation, 435 "need rollback (ld wb before store) pc %x roqidx %d target %x\n", 436 io.storeIn(i).bits.uop.cf.pc, io.storeIn(i).bits.uop.roqIdx.asUInt, lqViolationUop.roqIdx.asUInt 437 ) 438 XSDebug( 439 wbViolation, 440 "need rollback (ld/st wb together) pc %x roqidx %d target %x\n", 441 io.storeIn(i).bits.uop.cf.pc, io.storeIn(i).bits.uop.roqIdx.asUInt, wbViolationUop.roqIdx.asUInt 442 ) 443 444 ((lqViolation, lqViolationUop), (wbViolation, wbViolationUop), (l1Violation, l1ViolationUop)) 445 } 446 447 def rollbackSel(a: Valid[MicroOp], b: Valid[MicroOp]): ValidIO[MicroOp] = { 448 Mux( 449 a.valid, 450 Mux( 451 b.valid, 452 Mux(isAfter(a.bits.roqIdx, b.bits.roqIdx), b, a), // a,b both valid, sel oldest 453 a // sel a 454 ), 455 b // sel b 456 ) 457 } 458 val lastCycleRedirect = RegNext(io.brqRedirect) 459 val lastlastCycleRedirect = RegNext(lastCycleRedirect) 460 val lastCycleFlush = RegNext(io.flush) 461 val lastlastCycleFlush = RegNext(lastCycleFlush) 462 463 // S2: select rollback (part1) and generate rollback request 464 // rollback check 465 // Wb/L1 rollback seq check is done in s2 466 val rollbackWb = Wire(Vec(StorePipelineWidth, Valid(new MicroOp))) 467 val rollbackL1 = Wire(Vec(StorePipelineWidth, Valid(new MicroOp))) 468 val rollbackL1Wb = Wire(Vec(StorePipelineWidth*2, Valid(new MicroOp))) 469 // Lq rollback seq check is done in s3 (next stage), as getting rollbackLq MicroOp is slow 470 val rollbackLq = Wire(Vec(StorePipelineWidth, Valid(new MicroOp))) 471 for (i <- 0 until StorePipelineWidth) { 472 val detectedRollback = detectRollback(i) 473 rollbackLq(i).valid := detectedRollback._1._1 && RegNext(io.storeIn(i).valid) 474 rollbackLq(i).bits := detectedRollback._1._2 475 rollbackWb(i).valid := detectedRollback._2._1 && RegNext(io.storeIn(i).valid) 476 rollbackWb(i).bits := detectedRollback._2._2 477 rollbackL1(i).valid := detectedRollback._3._1 && RegNext(io.storeIn(i).valid) 478 rollbackL1(i).bits := detectedRollback._3._2 479 rollbackL1Wb(2*i) := rollbackL1(i) 480 rollbackL1Wb(2*i+1) := rollbackWb(i) 481 } 482 483 val rollbackL1WbSelected = ParallelOperation(rollbackL1Wb, rollbackSel) 484 val rollbackL1WbVReg = RegNext(rollbackL1WbSelected.valid) 485 val rollbackL1WbReg = RegEnable(rollbackL1WbSelected.bits, rollbackL1WbSelected.valid) 486 val rollbackLq0VReg = RegNext(rollbackLq(0).valid) 487 val rollbackLq0Reg = RegEnable(rollbackLq(0).bits, rollbackLq(0).valid) 488 val rollbackLq1VReg = RegNext(rollbackLq(1).valid) 489 val rollbackLq1Reg = RegEnable(rollbackLq(1).bits, rollbackLq(1).valid) 490 491 // S3: select rollback (part2), generate rollback request, then fire rollback request 492 // Note that we use roqIdx - 1.U to flush the load instruction itself. 493 // Thus, here if last cycle's roqIdx equals to this cycle's roqIdx, it still triggers the redirect. 494 495 // FIXME: this is ugly 496 val rollbackValidVec = Seq(rollbackL1WbVReg, rollbackLq0VReg, rollbackLq1VReg) 497 val rollbackUopVec = Seq(rollbackL1WbReg, rollbackLq0Reg, rollbackLq1Reg) 498 499 // select uop in parallel 500 val mask = getAfterMask(rollbackValidVec, rollbackUopVec) 501 val oneAfterZero = mask(1)(0) 502 val rollbackUop = Mux(oneAfterZero && mask(2)(0), 503 rollbackUopVec(0), 504 Mux(!oneAfterZero && mask(2)(1), rollbackUopVec(1), rollbackUopVec(2))) 505 506 // check if rollback request is still valid in parallel 507 val rollbackValidVecChecked = Wire(Vec(3, Bool())) 508 for(((v, uop), idx) <- rollbackValidVec.zip(rollbackUopVec).zipWithIndex) { 509 rollbackValidVecChecked(idx) := v && 510 (!lastCycleRedirect.valid || !isAfter(uop.roqIdx, lastCycleRedirect.bits.roqIdx)) && 511 (!lastlastCycleRedirect.valid || !isAfter(uop.roqIdx, lastlastCycleRedirect.bits.roqIdx)) 512 } 513 514 io.rollback.bits.roqIdx := rollbackUop.roqIdx 515 io.rollback.bits.ftqIdx := rollbackUop.cf.ftqPtr 516 io.rollback.bits.ftqOffset := rollbackUop.cf.ftqOffset 517 io.rollback.bits.level := RedirectLevel.flush 518 io.rollback.bits.interrupt := DontCare 519 io.rollback.bits.cfiUpdate := DontCare 520 io.rollback.bits.cfiUpdate.target := rollbackUop.cf.pc 521 // io.rollback.bits.pc := DontCare 522 523 io.rollback.valid := rollbackValidVecChecked.asUInt.orR && !lastCycleFlush && !lastlastCycleFlush 524 525 when(io.rollback.valid) { 526 // XSDebug("Mem rollback: pc %x roqidx %d\n", io.rollback.bits.cfi, io.rollback.bits.roqIdx.asUInt) 527 } 528 529 /** 530 * Memory mapped IO / other uncached operations 531 * 532 * States: 533 * (1) writeback from store units: mark as pending 534 * (2) when they reach ROB's head, they can be sent to uncache channel 535 * (3) response from uncache channel: mark as datavalid 536 * (4) writeback to ROB (and other units): mark as writebacked 537 * (5) ROB commits the instruction: same as normal instructions 538 */ 539 //(2) when they reach ROB's head, they can be sent to uncache channel 540 val lqTailMmioPending = WireInit(pending(deqPtr)) 541 val lqTailAllocated = WireInit(allocated(deqPtr)) 542 val s_idle :: s_req :: s_resp :: s_wait :: Nil = Enum(4) 543 val uncacheState = RegInit(s_idle) 544 switch(uncacheState) { 545 is(s_idle) { 546 when(io.roq.pendingld && lqTailMmioPending && lqTailAllocated) { 547 uncacheState := s_req 548 } 549 } 550 is(s_req) { 551 when(io.uncache.req.fire()) { 552 uncacheState := s_resp 553 } 554 } 555 is(s_resp) { 556 when(io.uncache.resp.fire()) { 557 uncacheState := s_wait 558 } 559 } 560 is(s_wait) { 561 when(io.roq.commit) { 562 uncacheState := s_idle // ready for next mmio 563 } 564 } 565 } 566 io.uncache.req.valid := uncacheState === s_req 567 568 dataModule.io.uncache.raddr := deqPtrExtNext.value 569 570 io.uncache.req.bits.cmd := MemoryOpConstants.M_XRD 571 io.uncache.req.bits.addr := dataModule.io.uncache.rdata.paddr 572 io.uncache.req.bits.data := dataModule.io.uncache.rdata.data 573 io.uncache.req.bits.mask := dataModule.io.uncache.rdata.mask 574 575 io.uncache.req.bits.id := DontCare 576 577 io.uncache.resp.ready := true.B 578 579 when (io.uncache.req.fire()) { 580 pending(deqPtr) := false.B 581 582 XSDebug("uncache req: pc %x addr %x data %x op %x mask %x\n", 583 uop(deqPtr).cf.pc, 584 io.uncache.req.bits.addr, 585 io.uncache.req.bits.data, 586 io.uncache.req.bits.cmd, 587 io.uncache.req.bits.mask 588 ) 589 } 590 591 // (3) response from uncache channel: mark as datavalid 592 dataModule.io.uncache.wen := false.B 593 when(io.uncache.resp.fire()){ 594 datavalid(deqPtr) := true.B 595 dataModule.io.uncacheWrite(deqPtr, io.uncache.resp.bits.data(XLEN-1, 0)) 596 dataModule.io.uncache.wen := true.B 597 598 XSDebug("uncache resp: data %x\n", io.dcache.bits.data) 599 } 600 601 // Read vaddr for mem exception 602 vaddrModule.io.raddr(0) := deqPtr + io.roq.lcommit 603 io.exceptionAddr.vaddr := vaddrModule.io.rdata(0) 604 605 // misprediction recovery / exception redirect 606 // invalidate lq term using robIdx 607 val needCancel = Wire(Vec(LoadQueueSize, Bool())) 608 for (i <- 0 until LoadQueueSize) { 609 needCancel(i) := uop(i).roqIdx.needFlush(io.brqRedirect, io.flush) && allocated(i) 610 when (needCancel(i)) { 611 allocated(i) := false.B 612 } 613 } 614 615 /** 616 * update pointers 617 */ 618 val lastCycleCancelCount = PopCount(RegNext(needCancel)) 619 // when io.brqRedirect.valid, we don't allow eneuque even though it may fire. 620 val enqNumber = Mux(io.enq.canAccept && io.enq.sqCanAccept && !(io.brqRedirect.valid || io.flush), PopCount(io.enq.req.map(_.valid)), 0.U) 621 when (lastCycleRedirect.valid || lastCycleFlush) { 622 // we recover the pointers in the next cycle after redirect 623 enqPtrExt := VecInit(enqPtrExt.map(_ - lastCycleCancelCount)) 624 }.otherwise { 625 enqPtrExt := VecInit(enqPtrExt.map(_ + enqNumber)) 626 } 627 628 deqPtrExtNext := deqPtrExt + commitCount 629 deqPtrExt := deqPtrExtNext 630 631 val validCount = distanceBetween(enqPtrExt(0), deqPtrExt) 632 633 allowEnqueue := validCount + enqNumber <= (LoadQueueSize - RenameWidth).U 634 635 // debug info 636 XSDebug("enqPtrExt %d:%d deqPtrExt %d:%d\n", enqPtrExt(0).flag, enqPtr, deqPtrExt.flag, deqPtr) 637 638 def PrintFlag(flag: Bool, name: String): Unit = { 639 when(flag) { 640 XSDebug(false, true.B, name) 641 }.otherwise { 642 XSDebug(false, true.B, " ") 643 } 644 } 645 646 for (i <- 0 until LoadQueueSize) { 647 if (i % 4 == 0) XSDebug("") 648 XSDebug(false, true.B, "%x [%x] ", uop(i).cf.pc, dataModule.io.debug(i).paddr) 649 PrintFlag(allocated(i), "a") 650 PrintFlag(allocated(i) && datavalid(i), "v") 651 PrintFlag(allocated(i) && writebacked(i), "w") 652 PrintFlag(allocated(i) && miss(i), "m") 653 // PrintFlag(allocated(i) && listening(i), "l") 654 PrintFlag(allocated(i) && pending(i), "p") 655 XSDebug(false, true.B, " ") 656 if (i % 4 == 3 || i == LoadQueueSize - 1) XSDebug(false, true.B, "\n") 657 } 658 659} 660