1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.mem 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import utils._ 23import utility._ 24import xiangshan._ 25import xiangshan.backend.Bundles.{DynInst, MemExuOutput} 26import xiangshan.cache._ 27import xiangshan.cache.{DCacheWordIO, DCacheLineIO, MemoryOpConstants} 28import xiangshan.cache.mmu.{TlbRequestIO, TlbHintIO} 29import xiangshan.mem._ 30import xiangshan.backend._ 31import xiangshan.backend.rob.RobLsqIO 32 33class ExceptionAddrIO(implicit p: Parameters) extends XSBundle { 34 val isStore = Input(Bool()) 35 val vaddr = Output(UInt(VAddrBits.W)) 36} 37 38class FwdEntry extends Bundle { 39 val validFast = Bool() // validFast is generated the same cycle with query 40 val valid = Bool() // valid is generated 1 cycle after query request 41 val data = UInt(8.W) // data is generated 1 cycle after query request 42} 43 44// inflight miss block reqs 45class InflightBlockInfo(implicit p: Parameters) extends XSBundle { 46 val block_addr = UInt(PAddrBits.W) 47 val valid = Bool() 48} 49 50class LsqEnqIO(implicit p: Parameters) extends MemBlockBundle { 51 val canAccept = Output(Bool()) 52 val needAlloc = Vec(LSQEnqWidth, Input(UInt(2.W))) 53 val req = Vec(LSQEnqWidth, Flipped(ValidIO(new DynInst))) 54 val resp = Vec(LSQEnqWidth, Output(new LSIdx)) 55} 56 57// Load / Store Queue Wrapper for XiangShan Out of Order LSU 58class LsqWrapper(implicit p: Parameters) extends XSModule with HasDCacheParameters with HasPerfEvents { 59 val io = IO(new Bundle() { 60 val hartId = Input(UInt(8.W)) 61 val brqRedirect = Flipped(ValidIO(new Redirect)) 62 val enq = new LsqEnqIO 63 val ldu = new Bundle() { 64 val stld_nuke_query = Vec(LoadPipelineWidth, Flipped(new LoadNukeQueryIO)) // from load_s2 65 val ldld_nuke_query = Vec(LoadPipelineWidth, Flipped(new LoadNukeQueryIO)) // from load_s2 66 val ldin = Vec(LoadPipelineWidth, Flipped(Decoupled(new LqWriteBundle))) // from load_s3 67 } 68 val sta = new Bundle() { 69 val storeMaskIn = Vec(StorePipelineWidth, Flipped(Valid(new StoreMaskBundle))) // from store_s0, store mask, send to sq from rs 70 val storeAddrIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle))) // from store_s1 71 val storeAddrInRe = Vec(StorePipelineWidth, Input(new LsPipelineBundle())) // from store_s2 72 val vecStoreAddrIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle))) //from store_s2 73 val vecStoreFlowAddrIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle))) // from vsFlowQueue last element issue 74 } 75 val std = new Bundle() { 76 val storeDataIn = Vec(StorePipelineWidth, Flipped(Valid(new MemExuOutput))) // from store_s0, store data, send to sq from rs 77 } 78 val ldout = Vec(LoadPipelineWidth, DecoupledIO(new MemExuOutput)) 79 val ld_raw_data = Vec(LoadPipelineWidth, Output(new LoadDataFromLQBundle)) 80 val replay = Vec(LoadPipelineWidth, Decoupled(new LsPipelineBundle)) 81 val sbuffer = Vec(EnsbufferWidth, Decoupled(new DCacheWordReqWithVaddrAndPfFlag)) 82 val forward = Vec(LoadPipelineWidth, Flipped(new PipeLoadForwardQueryIO)) 83 val rob = Flipped(new RobLsqIO) 84 val nuke_rollback = Output(Valid(new Redirect)) 85 val nack_rollback = Output(Valid(new Redirect)) 86 val release = Flipped(Valid(new Release)) 87 val refill = Flipped(Valid(new Refill)) 88 val tl_d_channel = Input(new DcacheToLduForwardIO) 89 val uncacheOutstanding = Input(Bool()) 90 val uncache = new UncacheWordIO 91 val mmioStout = DecoupledIO(new MemExuOutput) // writeback uncached store 92 val sqEmpty = Output(Bool()) 93 val lq_rep_full = Output(Bool()) 94 val sqFull = Output(Bool()) 95 val lqFull = Output(Bool()) 96 val sqCancelCnt = Output(UInt(log2Up(StoreQueueSize+1).W)) 97 val lqCancelCnt = Output(UInt(log2Up(VirtualLoadQueueSize+1).W)) 98 val lqDeq = Output(UInt(log2Up(CommitWidth + 1).W)) 99 val sqDeq = Output(UInt(log2Ceil(EnsbufferWidth + 1).W)) 100 val lqCanAccept = Output(Bool()) 101 val sqCanAccept = Output(Bool()) 102 val lqDeqPtr = Output(new LqPtr) 103 val sqDeqPtr = Output(new SqPtr) 104 val exceptionAddr = new ExceptionAddrIO 105 val trigger = Vec(LoadPipelineWidth, new LqTriggerIO) 106 val issuePtrExt = Output(new SqPtr) 107 val l2_hint = Input(Valid(new L2ToL1Hint())) 108 val tlb_hint = Flipped(new TlbHintIO) 109 val force_write = Output(Bool()) 110 val lqEmpty = Output(Bool()) 111 112 // vector 113 val vecWriteback = Flipped(ValidIO(new MemExuOutput(isVector = true))) 114 val vecStoreRetire = Flipped(ValidIO(new SqPtr)) 115 val vecMMIOReplay = Vec(VecLoadPipelineWidth, DecoupledIO(new LsPipelineBundle())) 116 117 // top-down 118 val debugTopDown = new LoadQueueTopDownIO 119 }) 120 121 val loadQueue = Module(new LoadQueue) 122 val storeQueue = Module(new StoreQueue) 123 124 storeQueue.io.hartId := io.hartId 125 storeQueue.io.uncacheOutstanding := io.uncacheOutstanding 126 127 128 dontTouch(loadQueue.io.tlbReplayDelayCycleCtrl) 129 // Todo: imm 130 val tlbReplayDelayCycleCtrl = WireInit(VecInit(Seq(14.U(ReSelectLen.W), 0.U(ReSelectLen.W), 125.U(ReSelectLen.W), 0.U(ReSelectLen.W)))) 131 loadQueue.io.tlbReplayDelayCycleCtrl := tlbReplayDelayCycleCtrl 132 133 // io.enq logic 134 // LSQ: send out canAccept when both load queue and store queue are ready 135 // Dispatch: send instructions to LSQ only when they are ready 136 io.enq.canAccept := loadQueue.io.enq.canAccept && storeQueue.io.enq.canAccept 137 io.lqCanAccept := loadQueue.io.enq.canAccept 138 io.sqCanAccept := storeQueue.io.enq.canAccept 139 loadQueue.io.enq.sqCanAccept := storeQueue.io.enq.canAccept 140 storeQueue.io.enq.lqCanAccept := loadQueue.io.enq.canAccept 141 io.lqDeqPtr := loadQueue.io.lqDeqPtr 142 io.sqDeqPtr := storeQueue.io.sqDeqPtr 143 for (i <- io.enq.req.indices) { 144 loadQueue.io.enq.needAlloc(i) := io.enq.needAlloc(i)(0) 145 loadQueue.io.enq.req(i).valid := io.enq.needAlloc(i)(0) && io.enq.req(i).valid 146 loadQueue.io.enq.req(i).bits := io.enq.req(i).bits 147 loadQueue.io.enq.req(i).bits.sqIdx := storeQueue.io.enq.resp(i) 148 149 storeQueue.io.enq.needAlloc(i) := io.enq.needAlloc(i)(1) 150 storeQueue.io.enq.req(i).valid := io.enq.needAlloc(i)(1) && io.enq.req(i).valid 151 storeQueue.io.enq.req(i).bits := io.enq.req(i).bits 152 storeQueue.io.enq.req(i).bits := io.enq.req(i).bits 153 storeQueue.io.enq.req(i).bits.lqIdx := loadQueue.io.enq.resp(i) 154 155 io.enq.resp(i).lqIdx := loadQueue.io.enq.resp(i) 156 io.enq.resp(i).sqIdx := storeQueue.io.enq.resp(i) 157 } 158 159 // store queue wiring 160 storeQueue.io.brqRedirect <> io.brqRedirect 161 storeQueue.io.storeAddrIn <> io.sta.storeAddrIn // from store_s1 162 storeQueue.io.vecStoreAddrIn <> io.sta.vecStoreFlowAddrIn // from VsFlowQueue inactivative element isuue 163 storeQueue.io.storeAddrInRe <> io.sta.storeAddrInRe // from store_s2 164 storeQueue.io.storeDataIn <> io.std.storeDataIn // from store_s0 165 storeQueue.io.storeMaskIn <> io.sta.storeMaskIn // from store_s0 166 storeQueue.io.sbuffer <> io.sbuffer 167 storeQueue.io.mmioStout <> io.mmioStout 168 storeQueue.io.rob <> io.rob 169 storeQueue.io.exceptionAddr.isStore := DontCare 170 storeQueue.io.sqCancelCnt <> io.sqCancelCnt 171 storeQueue.io.sqDeq <> io.sqDeq 172 storeQueue.io.sqEmpty <> io.sqEmpty 173 storeQueue.io.sqFull <> io.sqFull 174 storeQueue.io.forward <> io.forward // overlap forwardMask & forwardData, DO NOT CHANGE SEQUENCE 175 storeQueue.io.force_write <> io.force_write 176 storeQueue.io.vecStoreRetire <> io.vecStoreRetire 177 178 /* <------- DANGEROUS: Don't change sequence here ! -------> */ 179 180 // load queue wiring 181 loadQueue.io.redirect <> io.brqRedirect 182 loadQueue.io.ldu <> io.ldu 183 loadQueue.io.ldout <> io.ldout 184 loadQueue.io.ld_raw_data <> io.ld_raw_data 185 loadQueue.io.rob <> io.rob 186 loadQueue.io.nuke_rollback <> io.nuke_rollback 187 loadQueue.io.nack_rollback <> io.nack_rollback 188 loadQueue.io.replay <> io.replay 189 loadQueue.io.refill <> io.refill 190 loadQueue.io.tl_d_channel <> io.tl_d_channel 191 loadQueue.io.release <> io.release 192 loadQueue.io.trigger <> io.trigger 193 loadQueue.io.exceptionAddr.isStore := DontCare 194 loadQueue.io.lqCancelCnt <> io.lqCancelCnt 195 loadQueue.io.sq.stAddrReadySqPtr <> storeQueue.io.stAddrReadySqPtr 196 loadQueue.io.sq.stAddrReadyVec <> storeQueue.io.stAddrReadyVec 197 loadQueue.io.sq.stDataReadySqPtr <> storeQueue.io.stDataReadySqPtr 198 loadQueue.io.sq.stDataReadyVec <> storeQueue.io.stDataReadyVec 199 loadQueue.io.sq.stIssuePtr <> storeQueue.io.stIssuePtr 200 loadQueue.io.sq.sqEmpty <> storeQueue.io.sqEmpty 201 loadQueue.io.sta.storeAddrIn <> io.sta.storeAddrIn // store_s1 202 loadQueue.io.sta.vecStoreAddrIn <> io.sta.vecStoreAddrIn // store_s1 203 loadQueue.io.std.storeDataIn <> io.std.storeDataIn // store_s0 204 loadQueue.io.lqFull <> io.lqFull 205 loadQueue.io.lq_rep_full <> io.lq_rep_full 206 loadQueue.io.lqDeq <> io.lqDeq 207 loadQueue.io.l2_hint <> io.l2_hint 208 loadQueue.io.tlb_hint <> io.tlb_hint 209 loadQueue.io.lqEmpty <> io.lqEmpty 210 loadQueue.io.vecWriteback <> io.vecWriteback 211 loadQueue.io.vecMMIOReplay <> io.vecMMIOReplay 212 213 // rob commits for lsq is delayed for two cycles, which causes the delayed update for deqPtr in lq/sq 214 // s0: commit 215 // s1: exception find 216 // s2: exception triggered 217 // s3: ptr updated & new address 218 // address will be used at the next cycle after exception is triggered 219 io.exceptionAddr.vaddr := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.vaddr, loadQueue.io.exceptionAddr.vaddr) 220 io.issuePtrExt := storeQueue.io.stAddrReadySqPtr 221 222 // naive uncache arbiter 223 val s_idle :: s_load :: s_store :: Nil = Enum(3) 224 val pendingstate = RegInit(s_idle) 225 226 switch(pendingstate){ 227 is(s_idle){ 228 when(io.uncache.req.fire){ 229 pendingstate := Mux(loadQueue.io.uncache.req.valid, s_load, 230 Mux(io.uncacheOutstanding, s_idle, s_store)) 231 } 232 } 233 is(s_load){ 234 when(io.uncache.resp.fire){ 235 pendingstate := s_idle 236 } 237 } 238 is(s_store){ 239 when(io.uncache.resp.fire){ 240 pendingstate := s_idle 241 } 242 } 243 } 244 245 loadQueue.io.uncache := DontCare 246 storeQueue.io.uncache := DontCare 247 loadQueue.io.uncache.req.ready := false.B 248 storeQueue.io.uncache.req.ready := false.B 249 loadQueue.io.uncache.resp.valid := false.B 250 storeQueue.io.uncache.resp.valid := false.B 251 when(loadQueue.io.uncache.req.valid){ 252 io.uncache.req <> loadQueue.io.uncache.req 253 }.otherwise{ 254 io.uncache.req <> storeQueue.io.uncache.req 255 } 256 when (io.uncacheOutstanding) { 257 io.uncache.resp <> loadQueue.io.uncache.resp 258 } .otherwise { 259 when(pendingstate === s_load){ 260 io.uncache.resp <> loadQueue.io.uncache.resp 261 }.otherwise{ 262 io.uncache.resp <> storeQueue.io.uncache.resp 263 } 264 } 265 266 loadQueue.io.debugTopDown <> io.debugTopDown 267 268 assert(!(loadQueue.io.uncache.req.valid && storeQueue.io.uncache.req.valid)) 269 assert(!(loadQueue.io.uncache.resp.valid && storeQueue.io.uncache.resp.valid)) 270 when (!io.uncacheOutstanding) { 271 assert(!((loadQueue.io.uncache.resp.valid || storeQueue.io.uncache.resp.valid) && pendingstate === s_idle)) 272 } 273 274 275 val perfEvents = Seq(loadQueue, storeQueue).flatMap(_.getPerfEvents) 276 generatePerfEvent() 277} 278 279class LsqEnqCtrl(implicit p: Parameters) extends XSModule { 280 val io = IO(new Bundle { 281 val redirect = Flipped(ValidIO(new Redirect)) 282 // to dispatch 283 val enq = new LsqEnqIO 284 // from `memBlock.io.lqDeq 285 val lcommit = Input(UInt(log2Up(CommitWidth + 1).W)) 286 // from `memBlock.io.sqDeq` 287 val scommit = Input(UInt(log2Ceil(EnsbufferWidth + 1).W)) 288 // from/tp lsq 289 val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W)) 290 val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W)) 291 val enqLsq = Flipped(new LsqEnqIO) 292 }) 293 294 val lqPtr = RegInit(0.U.asTypeOf(new LqPtr)) 295 val sqPtr = RegInit(0.U.asTypeOf(new SqPtr)) 296 val lqCounter = RegInit(VirtualLoadQueueSize.U(log2Up(VirtualLoadQueueSize + 1).W)) 297 val sqCounter = RegInit(StoreQueueSize.U(log2Up(StoreQueueSize + 1).W)) 298 val canAccept = RegInit(false.B) 299 300 val loadEnqVec = io.enq.req.zip(io.enq.needAlloc).map(x => x._1.valid && x._2(0)) 301 val storeEnqVec = io.enq.req.zip(io.enq.needAlloc).map(x => x._1.valid && x._2(1)) 302 val loadEnqNumber = PopCount(loadEnqVec) 303 val storeEnqNumber = PopCount(storeEnqVec) 304 val isLastUopVec = io.enq.req.map(_.bits.lastUop) 305 val lqAllocNumber = PopCount(loadEnqVec.zip(isLastUopVec).map(x => x._1 && x._2)) 306 val sqAllocNumber = PopCount(storeEnqVec.zip(isLastUopVec).map(x => x._1 && x._2)) 307 308 // How to update ptr and counter: 309 // (1) by default, updated according to enq/commit 310 // (2) when redirect and dispatch queue is empty, update according to lsq 311 val t1_redirect = RegNext(io.redirect.valid) 312 val t2_redirect = RegNext(t1_redirect) 313 val t2_update = t2_redirect && !VecInit(io.enq.needAlloc.map(_.orR)).asUInt.orR 314 val t3_update = RegNext(t2_update) 315 val t3_lqCancelCnt = RegNext(io.lqCancelCnt) 316 val t3_sqCancelCnt = RegNext(io.sqCancelCnt) 317 when (t3_update) { 318 lqPtr := lqPtr - t3_lqCancelCnt 319 lqCounter := lqCounter + io.lcommit + t3_lqCancelCnt 320 sqPtr := sqPtr - t3_sqCancelCnt 321 sqCounter := sqCounter + io.scommit + t3_sqCancelCnt 322 }.elsewhen (!io.redirect.valid && io.enq.canAccept) { 323 lqPtr := lqPtr + lqAllocNumber 324 lqCounter := lqCounter + io.lcommit - lqAllocNumber 325 sqPtr := sqPtr + sqAllocNumber 326 sqCounter := sqCounter + io.scommit - sqAllocNumber 327 }.otherwise { 328 lqCounter := lqCounter + io.lcommit 329 sqCounter := sqCounter + io.scommit 330 } 331 332 333 val lqMaxAllocate = LSQLdEnqWidth 334 val sqMaxAllocate = LSQStEnqWidth 335 val maxAllocate = lqMaxAllocate max sqMaxAllocate 336 val ldCanAccept = lqCounter >= lqAllocNumber +& lqMaxAllocate.U 337 val sqCanAccept = sqCounter >= sqAllocNumber +& sqMaxAllocate.U 338 // It is possible that t3_update and enq are true at the same clock cycle. 339 // For example, if redirect.valid lasts more than one clock cycle, 340 // after the last redirect, new instructions may enter but previously redirect 341 // has not been resolved (updated according to the cancel count from LSQ). 342 // To solve the issue easily, we block enqueue when t3_update, which is RegNext(t2_update). 343 io.enq.canAccept := RegNext(ldCanAccept && sqCanAccept && !t2_update) 344 val lqOffset = Wire(Vec(io.enq.resp.length, UInt(log2Up(maxAllocate + 1).W))) 345 val sqOffset = Wire(Vec(io.enq.resp.length, UInt(log2Up(maxAllocate + 1).W))) 346 for ((resp, i) <- io.enq.resp.zipWithIndex) { 347 lqOffset(i) := PopCount(io.enq.needAlloc.zip(isLastUopVec).take(i).map(x => x._1(0) && x._2)) 348 resp.lqIdx := lqPtr + lqOffset(i) 349 sqOffset(i) := PopCount(io.enq.needAlloc.zip(isLastUopVec).take(i).map(x => x._1(1) && x._2)) 350 resp.sqIdx := sqPtr + sqOffset(i) 351 } 352 353 io.enqLsq.needAlloc := RegNext(VecInit(io.enq.needAlloc.zip(io.enq.req).map(x => x._1 & Fill(2, x._2.bits.lastUop)))) 354 io.enqLsq.req.zip(io.enq.req).zip(io.enq.resp).foreach{ case ((toLsq, enq), resp) => 355 val do_enq = enq.valid && !io.redirect.valid && io.enq.canAccept && enq.bits.lastUop 356 toLsq.valid := RegNext(do_enq) 357 toLsq.bits := RegEnable(enq.bits, do_enq) 358 toLsq.bits.lqIdx := RegEnable(resp.lqIdx, do_enq) 359 toLsq.bits.sqIdx := RegEnable(resp.sqIdx, do_enq) 360 } 361 362}