xref: /XiangShan/src/main/scala/xiangshan/mem/lsqueue/LSQWrapper.scala (revision e4f69d78f24895ac36a5a6c704cec53e4af72485)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17c7658a75SYinan Xupackage xiangshan.mem
18c7658a75SYinan Xu
192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
20c7658a75SYinan Xuimport chisel3._
21c7658a75SYinan Xuimport chisel3.util._
22c7658a75SYinan Xuimport utils._
233c02ee8fSwakafaimport utility._
24c7658a75SYinan Xuimport xiangshan._
25c7658a75SYinan Xuimport xiangshan.cache._
266d5ddbceSLemoverimport xiangshan.cache.{DCacheWordIO, DCacheLineIO, MemoryOpConstants}
276d5ddbceSLemoverimport xiangshan.cache.mmu.{TlbRequestIO}
28c7658a75SYinan Xuimport xiangshan.mem._
299aca92b9SYinan Xuimport xiangshan.backend.rob.RobLsqIO
30c7658a75SYinan Xu
312225d46eSJiawei Linclass ExceptionAddrIO(implicit p: Parameters) extends XSBundle {
32c7658a75SYinan Xu  val isStore = Input(Bool())
33c7658a75SYinan Xu  val vaddr = Output(UInt(VAddrBits.W))
34c7658a75SYinan Xu}
35c7658a75SYinan Xu
362225d46eSJiawei Linclass FwdEntry extends Bundle {
373db2cf75SWilliam Wang  val validFast = Bool() // validFast is generated the same cycle with query
383db2cf75SWilliam Wang  val valid = Bool() // valid is generated 1 cycle after query request
393db2cf75SWilliam Wang  val data = UInt(8.W) // data is generated 1 cycle after query request
40a8179b86SWilliam Wang}
41a8179b86SWilliam Wang
42c7658a75SYinan Xu// inflight miss block reqs
432225d46eSJiawei Linclass InflightBlockInfo(implicit p: Parameters) extends XSBundle {
44c7658a75SYinan Xu  val block_addr = UInt(PAddrBits.W)
45c7658a75SYinan Xu  val valid = Bool()
46c7658a75SYinan Xu}
47c7658a75SYinan Xu
482225d46eSJiawei Linclass LsqEnqIO(implicit p: Parameters) extends XSBundle {
4908fafef0SYinan Xu  val canAccept = Output(Bool())
507057cff8SYinan Xu  val needAlloc = Vec(exuParameters.LsExuCnt, Input(UInt(2.W)))
517057cff8SYinan Xu  val req = Vec(exuParameters.LsExuCnt, Flipped(ValidIO(new MicroOp)))
527057cff8SYinan Xu  val resp = Vec(exuParameters.LsExuCnt, Output(new LSIdx))
5308fafef0SYinan Xu}
54780ade3fSYinan Xu
55780ade3fSYinan Xu// Load / Store Queue Wrapper for XiangShan Out of Order LSU
56*e4f69d78Ssfencevmaclass LsqWrapper(implicit p: Parameters) extends XSModule with HasDCacheParameters with HasPerfEvents {
57780ade3fSYinan Xu  val io = IO(new Bundle() {
585668a921SJiawei Lin    val hartId = Input(UInt(8.W))
592d7c7105SYinan Xu    val brqRedirect = Flipped(ValidIO(new Redirect))
60*e4f69d78Ssfencevma    val enq = new LsqEnqIO
61*e4f69d78Ssfencevma    val ldu = new Bundle() {
62*e4f69d78Ssfencevma        val storeLoadViolationQuery = Vec(LoadPipelineWidth, Flipped(new LoadViolationQueryIO)) // from load_s2
63*e4f69d78Ssfencevma        val loadLoadViolationQuery = Vec(LoadPipelineWidth, Flipped(new LoadViolationQueryIO)) // from load_s2
64*e4f69d78Ssfencevma        val loadIn = Vec(StorePipelineWidth, Flipped(Decoupled(new LqWriteBundle))) // from load_s3
65*e4f69d78Ssfencevma    }
66*e4f69d78Ssfencevma    val sta = new Bundle() {
67*e4f69d78Ssfencevma      val storeMaskIn = Vec(StorePipelineWidth, Flipped(Valid(new StoreMaskBundle))) // from store_s0, store mask, send to sq from rs
68*e4f69d78Ssfencevma      val storeAddrIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle))) // from store_s1
69*e4f69d78Ssfencevma      val storeAddrInRe = Vec(StorePipelineWidth, Input(new LsPipelineBundle())) // from store_s2
70*e4f69d78Ssfencevma    }
71*e4f69d78Ssfencevma    val std = new Bundle() {
72*e4f69d78Ssfencevma      val storeDataIn = Vec(StorePipelineWidth, Flipped(Valid(new ExuOutput))) // from store_s0, store data, send to sq from rs
73*e4f69d78Ssfencevma    }
74*e4f69d78Ssfencevma    val loadOut = Vec(LoadPipelineWidth, DecoupledIO(new ExuOutput))
75cb9c18dcSWilliam Wang    val ldRawDataOut = Vec(LoadPipelineWidth, Output(new LoadDataFromLQBundle))
76*e4f69d78Ssfencevma    val replay = Vec(LoadPipelineWidth, Decoupled(new LsPipelineBundle))
77*e4f69d78Ssfencevma    val sbuffer = Vec(EnsbufferWidth, Decoupled(new DCacheWordReqWithVaddr))
781b7adedcSWilliam Wang    val forward = Vec(LoadPipelineWidth, Flipped(new PipeLoadForwardQueryIO))
799aca92b9SYinan Xu    val rob = Flipped(new RobLsqIO)
80c7658a75SYinan Xu    val rollback = Output(Valid(new Redirect))
81*e4f69d78Ssfencevma    val release = Flipped(Valid(new Release))
82*e4f69d78Ssfencevma    val refill = Flipped(Valid(new Refill))
83*e4f69d78Ssfencevma    val uncacheOutstanding = Input(Bool())
846786cfb7SWilliam Wang    val uncache = new UncacheWordIO
85*e4f69d78Ssfencevma    val mmioStout = DecoupledIO(new ExuOutput) // writeback uncached store
86*e4f69d78Ssfencevma    val sqEmpty = Output(Bool())
87*e4f69d78Ssfencevma    val lqReplayFull = Output(Bool())
88edd6ddbcSwakafa    val sqFull = Output(Bool())
89edd6ddbcSwakafa    val lqFull = Output(Bool())
9010551d4eSYinan Xu    val sqCancelCnt = Output(UInt(log2Up(StoreQueueSize+1).W))
91*e4f69d78Ssfencevma    val lqCancelCnt = Output(UInt(log2Up(VirtualLoadQueueSize+1).W))
92*e4f69d78Ssfencevma    val lqDeq = Output(UInt(log2Up(CommitWidth + 1).W))
9346f74b57SHaojin Tang    val sqDeq = Output(UInt(log2Ceil(EnsbufferWidth + 1).W))
94*e4f69d78Ssfencevma    val exceptionAddr = new ExceptionAddrIO
95b978565cSWilliam Wang    val trigger = Vec(LoadPipelineWidth, new LqTriggerIO)
96*e4f69d78Ssfencevma    val issuePtrExt = Output(new SqPtr)
97c7658a75SYinan Xu  })
98c7658a75SYinan Xu
99c7658a75SYinan Xu  val loadQueue = Module(new LoadQueue)
100c7658a75SYinan Xu  val storeQueue = Module(new StoreQueue)
101c7658a75SYinan Xu
1025668a921SJiawei Lin  storeQueue.io.hartId := io.hartId
10337225120Ssfencevma  storeQueue.io.uncacheOutstanding := io.uncacheOutstanding
1045668a921SJiawei Lin
105a760aeb0Shappy-lx
106a760aeb0Shappy-lx  dontTouch(loadQueue.io.tlbReplayDelayCycleCtrl)
10762dfd6c3Shappy-lx  val tlbReplayDelayCycleCtrl = WireInit(VecInit(Seq(15.U(ReSelectLen.W), 0.U(ReSelectLen.W), 126.U(ReSelectLen.W), 0.U(ReSelectLen.W))))
108a760aeb0Shappy-lx  loadQueue.io.tlbReplayDelayCycleCtrl := tlbReplayDelayCycleCtrl
109a760aeb0Shappy-lx
11008fafef0SYinan Xu  // io.enq logic
11108fafef0SYinan Xu  // LSQ: send out canAccept when both load queue and store queue are ready
11208fafef0SYinan Xu  // Dispatch: send instructions to LSQ only when they are ready
11308fafef0SYinan Xu  io.enq.canAccept := loadQueue.io.enq.canAccept && storeQueue.io.enq.canAccept
11403f2ceceSYinan Xu  loadQueue.io.enq.sqCanAccept := storeQueue.io.enq.canAccept
11503f2ceceSYinan Xu  storeQueue.io.enq.lqCanAccept := loadQueue.io.enq.canAccept
1167057cff8SYinan Xu  for (i <- io.enq.req.indices) {
117049559e7SYinan Xu    loadQueue.io.enq.needAlloc(i)      := io.enq.needAlloc(i)(0)
118049559e7SYinan Xu    loadQueue.io.enq.req(i).valid      := io.enq.needAlloc(i)(0) && io.enq.req(i).valid
11908fafef0SYinan Xu    loadQueue.io.enq.req(i).bits       := io.enq.req(i).bits
1207057cff8SYinan Xu    loadQueue.io.enq.req(i).bits.sqIdx := storeQueue.io.enq.resp(i)
121780ade3fSYinan Xu
122049559e7SYinan Xu    storeQueue.io.enq.needAlloc(i)      := io.enq.needAlloc(i)(1)
123049559e7SYinan Xu    storeQueue.io.enq.req(i).valid      := io.enq.needAlloc(i)(1) && io.enq.req(i).valid
12408fafef0SYinan Xu    storeQueue.io.enq.req(i).bits       := io.enq.req(i).bits
1257057cff8SYinan Xu    storeQueue.io.enq.req(i).bits       := io.enq.req(i).bits
1267057cff8SYinan Xu    storeQueue.io.enq.req(i).bits.lqIdx := loadQueue.io.enq.resp(i)
127780ade3fSYinan Xu
12808fafef0SYinan Xu    io.enq.resp(i).lqIdx := loadQueue.io.enq.resp(i)
12908fafef0SYinan Xu    io.enq.resp(i).sqIdx := storeQueue.io.enq.resp(i)
13008fafef0SYinan Xu  }
13108fafef0SYinan Xu
132*e4f69d78Ssfencevma  // store queue wiring
133*e4f69d78Ssfencevma  storeQueue.io.brqRedirect <> io.brqRedirect
134*e4f69d78Ssfencevma  storeQueue.io.storeAddrIn <> io.sta.storeAddrIn // from store_s1
135*e4f69d78Ssfencevma  storeQueue.io.storeAddrInRe <> io.sta.storeAddrInRe // from store_s2
136*e4f69d78Ssfencevma  storeQueue.io.storeDataIn <> io.std.storeDataIn // from store_s0
137*e4f69d78Ssfencevma  storeQueue.io.storeMaskIn <> io.sta.storeMaskIn // from store_s0
138*e4f69d78Ssfencevma  storeQueue.io.sbuffer <> io.sbuffer
139*e4f69d78Ssfencevma  storeQueue.io.mmioStout <> io.mmioStout
140*e4f69d78Ssfencevma  storeQueue.io.rob <> io.rob
141*e4f69d78Ssfencevma  storeQueue.io.exceptionAddr.isStore := DontCare
142*e4f69d78Ssfencevma  storeQueue.io.sqCancelCnt <> io.sqCancelCnt
143*e4f69d78Ssfencevma  storeQueue.io.sqDeq <> io.sqDeq
144*e4f69d78Ssfencevma  storeQueue.io.sqEmpty <> io.sqEmpty
145*e4f69d78Ssfencevma  storeQueue.io.sqFull <> io.sqFull
146*e4f69d78Ssfencevma  storeQueue.io.forward <> io.forward // overlap forwardMask & forwardData, DO NOT CHANGE SEQUENCE
147*e4f69d78Ssfencevma
148*e4f69d78Ssfencevma  /* <------- DANGEROUS: Don't change sequence here ! -------> */
149*e4f69d78Ssfencevma
150c7658a75SYinan Xu  //  load queue wiring
151*e4f69d78Ssfencevma  loadQueue.io.redirect <> io.brqRedirect
152*e4f69d78Ssfencevma  loadQueue.io.ldu <> io.ldu
153a760aeb0Shappy-lx  loadQueue.io.loadOut <> io.loadOut
154cb9c18dcSWilliam Wang  loadQueue.io.ldRawDataOut <> io.ldRawDataOut
1559aca92b9SYinan Xu  loadQueue.io.rob <> io.rob
156c7658a75SYinan Xu  loadQueue.io.rollback <> io.rollback
157*e4f69d78Ssfencevma  loadQueue.io.replay <> io.replay
15809203307SWilliam Wang  loadQueue.io.refill <> io.refill
15967682d05SWilliam Wang  loadQueue.io.release <> io.release
160b978565cSWilliam Wang  loadQueue.io.trigger <> io.trigger
161c7658a75SYinan Xu  loadQueue.io.exceptionAddr.isStore := DontCare
16210551d4eSYinan Xu  loadQueue.io.lqCancelCnt <> io.lqCancelCnt
163*e4f69d78Ssfencevma  loadQueue.io.sq.stAddrReadySqPtr <> storeQueue.io.stAddrReadySqPtr
164*e4f69d78Ssfencevma  loadQueue.io.sq.stAddrReadyVec <> storeQueue.io.stAddrReadyVec
165*e4f69d78Ssfencevma  loadQueue.io.sq.stDataReadySqPtr <> storeQueue.io.stDataReadySqPtr
166*e4f69d78Ssfencevma  loadQueue.io.sq.stDataReadyVec <> storeQueue.io.stDataReadyVec
167*e4f69d78Ssfencevma  loadQueue.io.sq.stIssuePtr <> storeQueue.io.stIssuePtr
168*e4f69d78Ssfencevma  loadQueue.io.sq.sqEmpty <> storeQueue.io.sqEmpty
169*e4f69d78Ssfencevma  loadQueue.io.sta.storeAddrIn <> io.sta.storeAddrIn // store_s1
170*e4f69d78Ssfencevma  loadQueue.io.std.storeDataIn <> io.std.storeDataIn // store_s0
171*e4f69d78Ssfencevma  loadQueue.io.lqFull <> io.lqFull
172*e4f69d78Ssfencevma  loadQueue.io.lqReplayFull <> io.lqReplayFull
173*e4f69d78Ssfencevma  loadQueue.io.lqDeq <> io.lqDeq
1742dcbb932SWilliam Wang
1758a33de1fSYinan Xu  // rob commits for lsq is delayed for two cycles, which causes the delayed update for deqPtr in lq/sq
1768a33de1fSYinan Xu  // s0: commit
1778a33de1fSYinan Xu  // s1:               exception find
1788a33de1fSYinan Xu  // s2:               exception triggered
1798a33de1fSYinan Xu  // s3: ptr updated & new address
1808a33de1fSYinan Xu  // address will be used at the next cycle after exception is triggered
1818a33de1fSYinan Xu  io.exceptionAddr.vaddr := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.vaddr, loadQueue.io.exceptionAddr.vaddr)
182*e4f69d78Ssfencevma  io.issuePtrExt := storeQueue.io.stAddrReadySqPtr
183c7658a75SYinan Xu
184c7658a75SYinan Xu  // naive uncache arbiter
185c7658a75SYinan Xu  val s_idle :: s_load :: s_store :: Nil = Enum(3)
18610aac6e7SWilliam Wang  val pendingstate = RegInit(s_idle)
187c7658a75SYinan Xu
18810aac6e7SWilliam Wang  switch(pendingstate){
189c7658a75SYinan Xu    is(s_idle){
19037225120Ssfencevma      when(io.uncache.req.fire() && !io.uncacheOutstanding){
19137225120Ssfencevma        pendingstate := Mux(loadQueue.io.uncache.req.valid, s_load,
19237225120Ssfencevma                          Mux(io.uncacheOutstanding, s_idle, s_store))
193c7658a75SYinan Xu      }
194c7658a75SYinan Xu    }
195c7658a75SYinan Xu    is(s_load){
196c7658a75SYinan Xu      when(io.uncache.resp.fire()){
19710aac6e7SWilliam Wang        pendingstate := s_idle
198c7658a75SYinan Xu      }
199c7658a75SYinan Xu    }
200c7658a75SYinan Xu    is(s_store){
201c7658a75SYinan Xu      when(io.uncache.resp.fire()){
20210aac6e7SWilliam Wang        pendingstate := s_idle
203c7658a75SYinan Xu      }
204c7658a75SYinan Xu    }
205c7658a75SYinan Xu  }
206c7658a75SYinan Xu
207c7658a75SYinan Xu  loadQueue.io.uncache := DontCare
208c7658a75SYinan Xu  storeQueue.io.uncache := DontCare
209c7658a75SYinan Xu  loadQueue.io.uncache.resp.valid := false.B
210c7658a75SYinan Xu  storeQueue.io.uncache.resp.valid := false.B
211c7658a75SYinan Xu  when(loadQueue.io.uncache.req.valid){
212c7658a75SYinan Xu    io.uncache.req <> loadQueue.io.uncache.req
213c7658a75SYinan Xu  }.otherwise{
214c7658a75SYinan Xu    io.uncache.req <> storeQueue.io.uncache.req
215c7658a75SYinan Xu  }
21637225120Ssfencevma  when (io.uncacheOutstanding) {
21737225120Ssfencevma    io.uncache.resp <> loadQueue.io.uncache.resp
21837225120Ssfencevma  } .otherwise {
21910aac6e7SWilliam Wang    when(pendingstate === s_load){
220c7658a75SYinan Xu      io.uncache.resp <> loadQueue.io.uncache.resp
221c7658a75SYinan Xu    }.otherwise{
222c7658a75SYinan Xu      io.uncache.resp <> storeQueue.io.uncache.resp
223c7658a75SYinan Xu    }
22437225120Ssfencevma  }
22537225120Ssfencevma
226c7658a75SYinan Xu
227c7658a75SYinan Xu  assert(!(loadQueue.io.uncache.req.valid && storeQueue.io.uncache.req.valid))
228c7658a75SYinan Xu  assert(!(loadQueue.io.uncache.resp.valid && storeQueue.io.uncache.resp.valid))
22937225120Ssfencevma  when (!io.uncacheOutstanding) {
23010aac6e7SWilliam Wang    assert(!((loadQueue.io.uncache.resp.valid || storeQueue.io.uncache.resp.valid) && pendingstate === s_idle))
23137225120Ssfencevma  }
232c7658a75SYinan Xu
233cd365d4cSrvcoresjw
2341ca0e4f3SYinan Xu  val perfEvents = Seq(loadQueue, storeQueue).flatMap(_.getPerfEvents)
2351ca0e4f3SYinan Xu  generatePerfEvent()
236c7658a75SYinan Xu}
23710551d4eSYinan Xu
23810551d4eSYinan Xuclass LsqEnqCtrl(implicit p: Parameters) extends XSModule {
23910551d4eSYinan Xu  val io = IO(new Bundle {
24010551d4eSYinan Xu    val redirect = Flipped(ValidIO(new Redirect))
24110551d4eSYinan Xu    // to dispatch
24210551d4eSYinan Xu    val enq = new LsqEnqIO
243*e4f69d78Ssfencevma    // from `memBlock.io.lqDeq
24410551d4eSYinan Xu    val lcommit = Input(UInt(log2Up(CommitWidth + 1).W))
24546f74b57SHaojin Tang    // from `memBlock.io.sqDeq`
24646f74b57SHaojin Tang    val scommit = Input(UInt(log2Ceil(EnsbufferWidth + 1).W))
24710551d4eSYinan Xu    // from/tp lsq
248*e4f69d78Ssfencevma    val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W))
24910551d4eSYinan Xu    val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W))
25010551d4eSYinan Xu    val enqLsq = Flipped(new LsqEnqIO)
25110551d4eSYinan Xu  })
25210551d4eSYinan Xu
25310551d4eSYinan Xu  val lqPtr = RegInit(0.U.asTypeOf(new LqPtr))
25410551d4eSYinan Xu  val sqPtr = RegInit(0.U.asTypeOf(new SqPtr))
255*e4f69d78Ssfencevma  val lqCounter = RegInit(VirtualLoadQueueSize.U(log2Up(VirtualLoadQueueSize + 1).W))
25610551d4eSYinan Xu  val sqCounter = RegInit(StoreQueueSize.U(log2Up(StoreQueueSize + 1).W))
25710551d4eSYinan Xu  val canAccept = RegInit(false.B)
25810551d4eSYinan Xu
25910551d4eSYinan Xu  val loadEnqNumber = PopCount(io.enq.req.zip(io.enq.needAlloc).map(x => x._1.valid && x._2(0)))
26010551d4eSYinan Xu  val storeEnqNumber = PopCount(io.enq.req.zip(io.enq.needAlloc).map(x => x._1.valid && x._2(1)))
26110551d4eSYinan Xu
26210551d4eSYinan Xu  // How to update ptr and counter:
26310551d4eSYinan Xu  // (1) by default, updated according to enq/commit
26410551d4eSYinan Xu  // (2) when redirect and dispatch queue is empty, update according to lsq
26510551d4eSYinan Xu  val t1_redirect = RegNext(io.redirect.valid)
26610551d4eSYinan Xu  val t2_redirect = RegNext(t1_redirect)
26710551d4eSYinan Xu  val t2_update = t2_redirect && !VecInit(io.enq.needAlloc.map(_.orR)).asUInt.orR
26810551d4eSYinan Xu  val t3_update = RegNext(t2_update)
26910551d4eSYinan Xu  val t3_lqCancelCnt = RegNext(io.lqCancelCnt)
27010551d4eSYinan Xu  val t3_sqCancelCnt = RegNext(io.sqCancelCnt)
27110551d4eSYinan Xu  when (t3_update) {
27210551d4eSYinan Xu    lqPtr := lqPtr - t3_lqCancelCnt
27310551d4eSYinan Xu    lqCounter := lqCounter + io.lcommit + t3_lqCancelCnt
27410551d4eSYinan Xu    sqPtr := sqPtr - t3_sqCancelCnt
27510551d4eSYinan Xu    sqCounter := sqCounter + io.scommit + t3_sqCancelCnt
27610551d4eSYinan Xu  }.elsewhen (!io.redirect.valid && io.enq.canAccept) {
27710551d4eSYinan Xu    lqPtr := lqPtr + loadEnqNumber
27810551d4eSYinan Xu    lqCounter := lqCounter + io.lcommit - loadEnqNumber
27910551d4eSYinan Xu    sqPtr := sqPtr + storeEnqNumber
28010551d4eSYinan Xu    sqCounter := sqCounter + io.scommit - storeEnqNumber
28110551d4eSYinan Xu  }.otherwise {
28210551d4eSYinan Xu    lqCounter := lqCounter + io.lcommit
28310551d4eSYinan Xu    sqCounter := sqCounter + io.scommit
28410551d4eSYinan Xu  }
28510551d4eSYinan Xu
28610551d4eSYinan Xu
28710551d4eSYinan Xu  val maxAllocate = Seq(exuParameters.LduCnt, exuParameters.StuCnt).max
28810551d4eSYinan Xu  val ldCanAccept = lqCounter >= loadEnqNumber +& maxAllocate.U
28910551d4eSYinan Xu  val sqCanAccept = sqCounter >= storeEnqNumber +& maxAllocate.U
29010551d4eSYinan Xu  // It is possible that t3_update and enq are true at the same clock cycle.
29110551d4eSYinan Xu  // For example, if redirect.valid lasts more than one clock cycle,
29210551d4eSYinan Xu  // after the last redirect, new instructions may enter but previously redirect
29310551d4eSYinan Xu  // has not been resolved (updated according to the cancel count from LSQ).
29410551d4eSYinan Xu  // To solve the issue easily, we block enqueue when t3_update, which is RegNext(t2_update).
29510551d4eSYinan Xu  io.enq.canAccept := RegNext(ldCanAccept && sqCanAccept && !t2_update)
29610551d4eSYinan Xu  val lqOffset = Wire(Vec(io.enq.resp.length, UInt(log2Up(maxAllocate + 1).W)))
29710551d4eSYinan Xu  val sqOffset = Wire(Vec(io.enq.resp.length, UInt(log2Up(maxAllocate + 1).W)))
29810551d4eSYinan Xu  for ((resp, i) <- io.enq.resp.zipWithIndex) {
29910551d4eSYinan Xu    lqOffset(i) := PopCount(io.enq.needAlloc.take(i).map(a => a(0)))
30010551d4eSYinan Xu    resp.lqIdx := lqPtr + lqOffset(i)
30110551d4eSYinan Xu    sqOffset(i) := PopCount(io.enq.needAlloc.take(i).map(a => a(1)))
30210551d4eSYinan Xu    resp.sqIdx := sqPtr + sqOffset(i)
30310551d4eSYinan Xu  }
30410551d4eSYinan Xu
30510551d4eSYinan Xu  io.enqLsq.needAlloc := RegNext(io.enq.needAlloc)
30610551d4eSYinan Xu  io.enqLsq.req.zip(io.enq.req).zip(io.enq.resp).foreach{ case ((toLsq, enq), resp) =>
30710551d4eSYinan Xu    val do_enq = enq.valid && !io.redirect.valid && io.enq.canAccept
30810551d4eSYinan Xu    toLsq.valid := RegNext(do_enq)
30910551d4eSYinan Xu    toLsq.bits := RegEnable(enq.bits, do_enq)
31010551d4eSYinan Xu    toLsq.bits.lqIdx := RegEnable(resp.lqIdx, do_enq)
31110551d4eSYinan Xu    toLsq.bits.sqIdx := RegEnable(resp.sqIdx, do_enq)
31210551d4eSYinan Xu  }
31310551d4eSYinan Xu
31410551d4eSYinan Xu}