xref: /XiangShan/src/main/scala/xiangshan/mem/lsqueue/LSQWrapper.scala (revision e3ed843c893c828b23ee7fcd704c86ba858798b6)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17c7658a75SYinan Xupackage xiangshan.mem
18c7658a75SYinan Xu
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
20c7658a75SYinan Xuimport chisel3._
21c7658a75SYinan Xuimport chisel3.util._
223b739f49SXuan Huimport utils._
233c02ee8fSwakafaimport utility._
24c7658a75SYinan Xuimport xiangshan._
25870f462dSXuan Huimport xiangshan.backend.Bundles.{DynInst, MemExuOutput}
263b739f49SXuan Huimport xiangshan.cache._
276d5ddbceSLemoverimport xiangshan.cache.{DCacheWordIO, DCacheLineIO, MemoryOpConstants}
28185e6164SHaoyuan Fengimport xiangshan.cache.mmu.{TlbRequestIO, TlbHintIO}
293b739f49SXuan Huimport xiangshan.mem._
3093eb4d85Ssfencevmaimport xiangshan.backend._
319aca92b9SYinan Xuimport xiangshan.backend.rob.RobLsqIO
32*e3ed843cShappy-lximport coupledL2.{CMOReq, CMOResp}
33c7658a75SYinan Xu
342225d46eSJiawei Linclass ExceptionAddrIO(implicit p: Parameters) extends XSBundle {
35c7658a75SYinan Xu  val isStore = Input(Bool())
36c7658a75SYinan Xu  val vaddr = Output(UInt(VAddrBits.W))
3755178b77Sweiding liu  val vstart = Output(UInt((log2Up(VLEN) + 1).W))
3855178b77Sweiding liu  val vl = Output(UInt((log2Up(VLEN) + 1).W))
39d0de7e4aSpeixiaokun  val gpaddr = Output(UInt(GPAddrBits.W))
40c7658a75SYinan Xu}
41c7658a75SYinan Xu
422225d46eSJiawei Linclass FwdEntry extends Bundle {
433db2cf75SWilliam Wang  val validFast = Bool() // validFast is generated the same cycle with query
443db2cf75SWilliam Wang  val valid = Bool() // valid is generated 1 cycle after query request
453db2cf75SWilliam Wang  val data = UInt(8.W) // data is generated 1 cycle after query request
46a8179b86SWilliam Wang}
47a8179b86SWilliam Wang
48c7658a75SYinan Xu// inflight miss block reqs
492225d46eSJiawei Linclass InflightBlockInfo(implicit p: Parameters) extends XSBundle {
50c7658a75SYinan Xu  val block_addr = UInt(PAddrBits.W)
51c7658a75SYinan Xu  val valid = Bool()
52c7658a75SYinan Xu}
53c7658a75SYinan Xu
5493eb4d85Ssfencevmaclass LsqEnqIO(implicit p: Parameters) extends MemBlockBundle {
5508fafef0SYinan Xu  val canAccept = Output(Bool())
5654dc1a5aSXuan Hu  val needAlloc = Vec(LSQEnqWidth, Input(UInt(2.W)))
5754dc1a5aSXuan Hu  val req       = Vec(LSQEnqWidth, Flipped(ValidIO(new DynInst)))
5854dc1a5aSXuan Hu  val resp      = Vec(LSQEnqWidth, Output(new LSIdx))
5908fafef0SYinan Xu}
60780ade3fSYinan Xu
61780ade3fSYinan Xu// Load / Store Queue Wrapper for XiangShan Out of Order LSU
62e4f69d78Ssfencevmaclass LsqWrapper(implicit p: Parameters) extends XSModule with HasDCacheParameters with HasPerfEvents {
63780ade3fSYinan Xu  val io = IO(new Bundle() {
64f57f7f2aSYangyu Chen    val hartId = Input(UInt(hartIdLen.W))
652d7c7105SYinan Xu    val brqRedirect = Flipped(ValidIO(new Redirect))
66627be78bSgood-circle    val stvecFeedback = Vec(VecStorePipelineWidth, Flipped(ValidIO(new FeedbackToLsqIO)))
67627be78bSgood-circle    val ldvecFeedback = Vec(VecLoadPipelineWidth, Flipped(ValidIO(new FeedbackToLsqIO)))
68e4f69d78Ssfencevma    val enq = new LsqEnqIO
69e4f69d78Ssfencevma    val ldu = new Bundle() {
7014a67055Ssfencevma        val stld_nuke_query = Vec(LoadPipelineWidth, Flipped(new LoadNukeQueryIO)) // from load_s2
7114a67055Ssfencevma        val ldld_nuke_query = Vec(LoadPipelineWidth, Flipped(new LoadNukeQueryIO)) // from load_s2
7214a67055Ssfencevma        val ldin = Vec(LoadPipelineWidth, Flipped(Decoupled(new LqWriteBundle))) // from load_s3
73e4f69d78Ssfencevma    }
74e4f69d78Ssfencevma    val sta = new Bundle() {
75e4f69d78Ssfencevma      val storeMaskIn = Vec(StorePipelineWidth, Flipped(Valid(new StoreMaskBundle))) // from store_s0, store mask, send to sq from rs
76e4f69d78Ssfencevma      val storeAddrIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle))) // from store_s1
77e4f69d78Ssfencevma      val storeAddrInRe = Vec(StorePipelineWidth, Input(new LsPipelineBundle())) // from store_s2
78e4f69d78Ssfencevma    }
79e4f69d78Ssfencevma    val std = new Bundle() {
8026af847eSgood-circle      val storeDataIn = Vec(StorePipelineWidth, Flipped(Valid(new MemExuOutput(isVector = true)))) // from store_s0, store data, send to sq from rs
81e4f69d78Ssfencevma    }
82c61abc0cSXuan Hu    val ldout = Vec(LoadPipelineWidth, DecoupledIO(new MemExuOutput))
8314a67055Ssfencevma    val ld_raw_data = Vec(LoadPipelineWidth, Output(new LoadDataFromLQBundle))
84e4f69d78Ssfencevma    val replay = Vec(LoadPipelineWidth, Decoupled(new LsPipelineBundle))
850d32f713Shappy-lx    val sbuffer = Vec(EnsbufferWidth, Decoupled(new DCacheWordReqWithVaddrAndPfFlag))
869ae95edaSAnzooooo    val sbufferVecDifftestInfo = Vec(EnsbufferWidth, Decoupled(new DynInst)) // The vector store difftest needs is
871b7adedcSWilliam Wang    val forward = Vec(LoadPipelineWidth, Flipped(new PipeLoadForwardQueryIO))
889aca92b9SYinan Xu    val rob = Flipped(new RobLsqIO)
8916ede6bbSweiding liu    val nuke_rollback = Vec(StorePipelineWidth, Output(Valid(new Redirect)))
90cd2ff98bShappy-lx    val nack_rollback = Output(Valid(new Redirect))
91e4f69d78Ssfencevma    val release = Flipped(Valid(new Release))
92692e2fafSHuijin Li   // val refill = Flipped(Valid(new Refill))
939444e131Ssfencevma    val tl_d_channel  = Input(new DcacheToLduForwardIO)
9441d8d239Shappy-lx    val maControl     = Flipped(new StoreMaBufToSqControlIO)
95e4f69d78Ssfencevma    val uncacheOutstanding = Input(Bool())
966786cfb7SWilliam Wang    val uncache = new UncacheWordIO
9768d13085SXuan Hu    val mmioStout = DecoupledIO(new MemExuOutput) // writeback uncached store
9826af847eSgood-circle    // TODO: implement vector store
9926af847eSgood-circle    val vecmmioStout = DecoupledIO(new MemExuOutput(isVector = true)) // vec writeback uncached store
100e4f69d78Ssfencevma    val sqEmpty = Output(Bool())
10114a67055Ssfencevma    val lq_rep_full = Output(Bool())
102edd6ddbcSwakafa    val sqFull = Output(Bool())
103edd6ddbcSwakafa    val lqFull = Output(Bool())
10410551d4eSYinan Xu    val sqCancelCnt = Output(UInt(log2Up(StoreQueueSize+1).W))
105e4f69d78Ssfencevma    val lqCancelCnt = Output(UInt(log2Up(VirtualLoadQueueSize+1).W))
106e4f69d78Ssfencevma    val lqDeq = Output(UInt(log2Up(CommitWidth + 1).W))
10746f74b57SHaojin Tang    val sqDeq = Output(UInt(log2Ceil(EnsbufferWidth + 1).W))
108d2b20d1aSTang Haojin    val lqCanAccept = Output(Bool())
109d2b20d1aSTang Haojin    val sqCanAccept = Output(Bool())
11058dbfdf7Szhanglinjuan    val lqDeqPtr = Output(new LqPtr)
11158dbfdf7Szhanglinjuan    val sqDeqPtr = Output(new SqPtr)
112e4f69d78Ssfencevma    val exceptionAddr = new ExceptionAddrIO
11341d8d239Shappy-lx    val flushFrmMaBuf = Input(Bool())
114b978565cSWilliam Wang    val trigger = Vec(LoadPipelineWidth, new LqTriggerIO)
115e4f69d78Ssfencevma    val issuePtrExt = Output(new SqPtr)
11614a67055Ssfencevma    val l2_hint = Input(Valid(new L2ToL1Hint()))
117185e6164SHaoyuan Feng    val tlb_hint = Flipped(new TlbHintIO)
118*e3ed843cShappy-lx    val cmoOpReq  = DecoupledIO(new CMOReq)
119*e3ed843cShappy-lx    val cmoOpResp = Flipped(DecoupledIO(new CMOResp))
1203fbc86fcSChen Xi    val flushSbuffer = new SbufferFlushBundle
1212fdb4d6aShappy-lx    val force_write = Output(Bool())
1220d32f713Shappy-lx    val lqEmpty = Output(Bool())
12320a5248fSzhanglinjuan
12420a5248fSzhanglinjuan    // top-down
12560ebee38STang Haojin    val debugTopDown = new LoadQueueTopDownIO
126c7658a75SYinan Xu  })
127c7658a75SYinan Xu
128c7658a75SYinan Xu  val loadQueue = Module(new LoadQueue)
129c7658a75SYinan Xu  val storeQueue = Module(new StoreQueue)
130c7658a75SYinan Xu
1315668a921SJiawei Lin  storeQueue.io.hartId := io.hartId
13237225120Ssfencevma  storeQueue.io.uncacheOutstanding := io.uncacheOutstanding
1335668a921SJiawei Lin
134a760aeb0Shappy-lx
135a760aeb0Shappy-lx  dontTouch(loadQueue.io.tlbReplayDelayCycleCtrl)
136c61abc0cSXuan Hu  // Todo: imm
1378a610956Ssfencevma  val tlbReplayDelayCycleCtrl = WireInit(VecInit(Seq(14.U(ReSelectLen.W), 0.U(ReSelectLen.W), 125.U(ReSelectLen.W), 0.U(ReSelectLen.W))))
138a760aeb0Shappy-lx  loadQueue.io.tlbReplayDelayCycleCtrl := tlbReplayDelayCycleCtrl
139a760aeb0Shappy-lx
14008fafef0SYinan Xu  // io.enq logic
14108fafef0SYinan Xu  // LSQ: send out canAccept when both load queue and store queue are ready
14208fafef0SYinan Xu  // Dispatch: send instructions to LSQ only when they are ready
14308fafef0SYinan Xu  io.enq.canAccept := loadQueue.io.enq.canAccept && storeQueue.io.enq.canAccept
144d2b20d1aSTang Haojin  io.lqCanAccept := loadQueue.io.enq.canAccept
145d2b20d1aSTang Haojin  io.sqCanAccept := storeQueue.io.enq.canAccept
14603f2ceceSYinan Xu  loadQueue.io.enq.sqCanAccept := storeQueue.io.enq.canAccept
14703f2ceceSYinan Xu  storeQueue.io.enq.lqCanAccept := loadQueue.io.enq.canAccept
14858dbfdf7Szhanglinjuan  io.lqDeqPtr := loadQueue.io.lqDeqPtr
14958dbfdf7Szhanglinjuan  io.sqDeqPtr := storeQueue.io.sqDeqPtr
1507057cff8SYinan Xu  for (i <- io.enq.req.indices) {
151049559e7SYinan Xu    loadQueue.io.enq.needAlloc(i)      := io.enq.needAlloc(i)(0)
152049559e7SYinan Xu    loadQueue.io.enq.req(i).valid      := io.enq.needAlloc(i)(0) && io.enq.req(i).valid
15308fafef0SYinan Xu    loadQueue.io.enq.req(i).bits       := io.enq.req(i).bits
1547057cff8SYinan Xu    loadQueue.io.enq.req(i).bits.sqIdx := storeQueue.io.enq.resp(i)
155780ade3fSYinan Xu
156049559e7SYinan Xu    storeQueue.io.enq.needAlloc(i)      := io.enq.needAlloc(i)(1)
157049559e7SYinan Xu    storeQueue.io.enq.req(i).valid      := io.enq.needAlloc(i)(1) && io.enq.req(i).valid
15808fafef0SYinan Xu    storeQueue.io.enq.req(i).bits       := io.enq.req(i).bits
1597057cff8SYinan Xu    storeQueue.io.enq.req(i).bits.lqIdx := loadQueue.io.enq.resp(i)
160780ade3fSYinan Xu
16108fafef0SYinan Xu    io.enq.resp(i).lqIdx := loadQueue.io.enq.resp(i)
16208fafef0SYinan Xu    io.enq.resp(i).sqIdx := storeQueue.io.enq.resp(i)
16308fafef0SYinan Xu  }
16408fafef0SYinan Xu
165e4f69d78Ssfencevma  // store queue wiring
166e4f69d78Ssfencevma  storeQueue.io.brqRedirect <> io.brqRedirect
16726af847eSgood-circle  storeQueue.io.vecFeedback   <> io.stvecFeedback
168e4f69d78Ssfencevma  storeQueue.io.storeAddrIn <> io.sta.storeAddrIn // from store_s1
169e4f69d78Ssfencevma  storeQueue.io.storeAddrInRe <> io.sta.storeAddrInRe // from store_s2
170e4f69d78Ssfencevma  storeQueue.io.storeDataIn <> io.std.storeDataIn // from store_s0
171e4f69d78Ssfencevma  storeQueue.io.storeMaskIn <> io.sta.storeMaskIn // from store_s0
172e4f69d78Ssfencevma  storeQueue.io.sbuffer     <> io.sbuffer
1739ae95edaSAnzooooo  storeQueue.io.sbufferVecDifftestInfo <> io.sbufferVecDifftestInfo
174e4f69d78Ssfencevma  storeQueue.io.mmioStout   <> io.mmioStout
17526af847eSgood-circle  storeQueue.io.vecmmioStout <> io.vecmmioStout
176e4f69d78Ssfencevma  storeQueue.io.rob         <> io.rob
177e4f69d78Ssfencevma  storeQueue.io.exceptionAddr.isStore := DontCare
178e4f69d78Ssfencevma  storeQueue.io.sqCancelCnt  <> io.sqCancelCnt
179e4f69d78Ssfencevma  storeQueue.io.sqDeq        <> io.sqDeq
180e4f69d78Ssfencevma  storeQueue.io.sqEmpty      <> io.sqEmpty
181e4f69d78Ssfencevma  storeQueue.io.sqFull       <> io.sqFull
182e4f69d78Ssfencevma  storeQueue.io.forward      <> io.forward // overlap forwardMask & forwardData, DO NOT CHANGE SEQUENCE
1832fdb4d6aShappy-lx  storeQueue.io.force_write  <> io.force_write
1843fbc86fcSChen Xi  storeQueue.io.cmoOpReq     <> io.cmoOpReq
1853fbc86fcSChen Xi  storeQueue.io.cmoOpResp    <> io.cmoOpResp
1863fbc86fcSChen Xi  storeQueue.io.flushSbuffer <> io.flushSbuffer
18741d8d239Shappy-lx  storeQueue.io.maControl    <> io.maControl
188e4f69d78Ssfencevma
189e4f69d78Ssfencevma  /* <------- DANGEROUS: Don't change sequence here ! -------> */
190e4f69d78Ssfencevma
191c7658a75SYinan Xu  //  load queue wiring
192e4f69d78Ssfencevma  loadQueue.io.redirect            <> io.brqRedirect
19326af847eSgood-circle  loadQueue.io.vecFeedback           <> io.ldvecFeedback
194e4f69d78Ssfencevma  loadQueue.io.ldu                 <> io.ldu
19514a67055Ssfencevma  loadQueue.io.ldout               <> io.ldout
19614a67055Ssfencevma  loadQueue.io.ld_raw_data         <> io.ld_raw_data
1979aca92b9SYinan Xu  loadQueue.io.rob                 <> io.rob
198cd2ff98bShappy-lx  loadQueue.io.nuke_rollback       <> io.nuke_rollback
199cd2ff98bShappy-lx  loadQueue.io.nack_rollback       <> io.nack_rollback
200e4f69d78Ssfencevma  loadQueue.io.replay              <> io.replay
201692e2fafSHuijin Li // loadQueue.io.refill              <> io.refill
2029444e131Ssfencevma  loadQueue.io.tl_d_channel        <> io.tl_d_channel
20367682d05SWilliam Wang  loadQueue.io.release             <> io.release
204b978565cSWilliam Wang  loadQueue.io.trigger             <> io.trigger
205c7658a75SYinan Xu  loadQueue.io.exceptionAddr.isStore := DontCare
20641d8d239Shappy-lx  loadQueue.io.flushFrmMaBuf       := io.flushFrmMaBuf
20710551d4eSYinan Xu  loadQueue.io.lqCancelCnt         <> io.lqCancelCnt
208e4f69d78Ssfencevma  loadQueue.io.sq.stAddrReadySqPtr <> storeQueue.io.stAddrReadySqPtr
209e4f69d78Ssfencevma  loadQueue.io.sq.stAddrReadyVec   <> storeQueue.io.stAddrReadyVec
210e4f69d78Ssfencevma  loadQueue.io.sq.stDataReadySqPtr <> storeQueue.io.stDataReadySqPtr
211e4f69d78Ssfencevma  loadQueue.io.sq.stDataReadyVec   <> storeQueue.io.stDataReadyVec
212e4f69d78Ssfencevma  loadQueue.io.sq.stIssuePtr       <> storeQueue.io.stIssuePtr
213e4f69d78Ssfencevma  loadQueue.io.sq.sqEmpty          <> storeQueue.io.sqEmpty
214e4f69d78Ssfencevma  loadQueue.io.sta.storeAddrIn     <> io.sta.storeAddrIn // store_s1
215e4f69d78Ssfencevma  loadQueue.io.std.storeDataIn     <> io.std.storeDataIn // store_s0
216e4f69d78Ssfencevma  loadQueue.io.lqFull              <> io.lqFull
21714a67055Ssfencevma  loadQueue.io.lq_rep_full         <> io.lq_rep_full
218e4f69d78Ssfencevma  loadQueue.io.lqDeq               <> io.lqDeq
21914a67055Ssfencevma  loadQueue.io.l2_hint             <> io.l2_hint
220185e6164SHaoyuan Feng  loadQueue.io.tlb_hint            <> io.tlb_hint
2210d32f713Shappy-lx  loadQueue.io.lqEmpty             <> io.lqEmpty
2222dcbb932SWilliam Wang
2238a33de1fSYinan Xu  // rob commits for lsq is delayed for two cycles, which causes the delayed update for deqPtr in lq/sq
2248a33de1fSYinan Xu  // s0: commit
2258a33de1fSYinan Xu  // s1:               exception find
2268a33de1fSYinan Xu  // s2:               exception triggered
2278a33de1fSYinan Xu  // s3: ptr updated & new address
2288a33de1fSYinan Xu  // address will be used at the next cycle after exception is triggered
2298a33de1fSYinan Xu  io.exceptionAddr.vaddr := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.vaddr, loadQueue.io.exceptionAddr.vaddr)
23055178b77Sweiding liu  io.exceptionAddr.vstart := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.vstart, loadQueue.io.exceptionAddr.vstart)
23155178b77Sweiding liu  io.exceptionAddr.vl     := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.vl, loadQueue.io.exceptionAddr.vl)
232d0de7e4aSpeixiaokun  io.exceptionAddr.gpaddr := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.gpaddr, loadQueue.io.exceptionAddr.gpaddr)
233e4f69d78Ssfencevma  io.issuePtrExt := storeQueue.io.stAddrReadySqPtr
234c7658a75SYinan Xu
235c7658a75SYinan Xu  // naive uncache arbiter
236c7658a75SYinan Xu  val s_idle :: s_load :: s_store :: Nil = Enum(3)
23710aac6e7SWilliam Wang  val pendingstate = RegInit(s_idle)
238c7658a75SYinan Xu
23910aac6e7SWilliam Wang  switch(pendingstate){
240c7658a75SYinan Xu    is(s_idle){
241ce9ef727Ssfencevma      when(io.uncache.req.fire){
24237225120Ssfencevma        pendingstate := Mux(loadQueue.io.uncache.req.valid, s_load,
24337225120Ssfencevma                          Mux(io.uncacheOutstanding, s_idle, s_store))
244c7658a75SYinan Xu      }
245c7658a75SYinan Xu    }
246c7658a75SYinan Xu    is(s_load){
247935edac4STang Haojin      when(io.uncache.resp.fire){
24810aac6e7SWilliam Wang        pendingstate := s_idle
249c7658a75SYinan Xu      }
250c7658a75SYinan Xu    }
251c7658a75SYinan Xu    is(s_store){
252935edac4STang Haojin      when(io.uncache.resp.fire){
25310aac6e7SWilliam Wang        pendingstate := s_idle
254c7658a75SYinan Xu      }
255c7658a75SYinan Xu    }
256c7658a75SYinan Xu  }
257c7658a75SYinan Xu
258c7658a75SYinan Xu  loadQueue.io.uncache := DontCare
259c7658a75SYinan Xu  storeQueue.io.uncache := DontCare
260935edac4STang Haojin  loadQueue.io.uncache.req.ready := false.B
261935edac4STang Haojin  storeQueue.io.uncache.req.ready := false.B
262c7658a75SYinan Xu  loadQueue.io.uncache.resp.valid := false.B
263c7658a75SYinan Xu  storeQueue.io.uncache.resp.valid := false.B
264c7658a75SYinan Xu  when(loadQueue.io.uncache.req.valid){
265c7658a75SYinan Xu    io.uncache.req <> loadQueue.io.uncache.req
266c7658a75SYinan Xu  }.otherwise{
267c7658a75SYinan Xu    io.uncache.req <> storeQueue.io.uncache.req
268c7658a75SYinan Xu  }
26937225120Ssfencevma  when (io.uncacheOutstanding) {
27037225120Ssfencevma    io.uncache.resp <> loadQueue.io.uncache.resp
27137225120Ssfencevma  } .otherwise {
27210aac6e7SWilliam Wang    when(pendingstate === s_load){
273c7658a75SYinan Xu      io.uncache.resp <> loadQueue.io.uncache.resp
274c7658a75SYinan Xu    }.otherwise{
275c7658a75SYinan Xu      io.uncache.resp <> storeQueue.io.uncache.resp
276c7658a75SYinan Xu    }
27737225120Ssfencevma  }
27837225120Ssfencevma
27960ebee38STang Haojin  loadQueue.io.debugTopDown <> io.debugTopDown
280c7658a75SYinan Xu
281c7658a75SYinan Xu  assert(!(loadQueue.io.uncache.req.valid && storeQueue.io.uncache.req.valid))
282c7658a75SYinan Xu  assert(!(loadQueue.io.uncache.resp.valid && storeQueue.io.uncache.resp.valid))
28337225120Ssfencevma  when (!io.uncacheOutstanding) {
28410aac6e7SWilliam Wang    assert(!((loadQueue.io.uncache.resp.valid || storeQueue.io.uncache.resp.valid) && pendingstate === s_idle))
28537225120Ssfencevma  }
286c7658a75SYinan Xu
287cd365d4cSrvcoresjw
2881ca0e4f3SYinan Xu  val perfEvents = Seq(loadQueue, storeQueue).flatMap(_.getPerfEvents)
2891ca0e4f3SYinan Xu  generatePerfEvent()
290c7658a75SYinan Xu}
29110551d4eSYinan Xu
292f3a9fb05SAnzoclass LsqEnqCtrl(implicit p: Parameters) extends XSModule
293f3a9fb05SAnzo  with HasVLSUParameters  {
29410551d4eSYinan Xu  val io = IO(new Bundle {
29510551d4eSYinan Xu    val redirect = Flipped(ValidIO(new Redirect))
29610551d4eSYinan Xu    // to dispatch
29710551d4eSYinan Xu    val enq = new LsqEnqIO
298e4f69d78Ssfencevma    // from `memBlock.io.lqDeq
29910551d4eSYinan Xu    val lcommit = Input(UInt(log2Up(CommitWidth + 1).W))
30046f74b57SHaojin Tang    // from `memBlock.io.sqDeq`
30146f74b57SHaojin Tang    val scommit = Input(UInt(log2Ceil(EnsbufferWidth + 1).W))
30210551d4eSYinan Xu    // from/tp lsq
303e4f69d78Ssfencevma    val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W))
30410551d4eSYinan Xu    val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W))
305f3a9fb05SAnzo    val lqFreeCount = Output(UInt(log2Up(VirtualLoadQueueSize + 1).W))
306f3a9fb05SAnzo    val sqFreeCount = Output(UInt(log2Up(StoreQueueSize + 1).W))
30710551d4eSYinan Xu    val enqLsq = Flipped(new LsqEnqIO)
30810551d4eSYinan Xu  })
30910551d4eSYinan Xu
31010551d4eSYinan Xu  val lqPtr = RegInit(0.U.asTypeOf(new LqPtr))
31110551d4eSYinan Xu  val sqPtr = RegInit(0.U.asTypeOf(new SqPtr))
312e4f69d78Ssfencevma  val lqCounter = RegInit(VirtualLoadQueueSize.U(log2Up(VirtualLoadQueueSize + 1).W))
31310551d4eSYinan Xu  val sqCounter = RegInit(StoreQueueSize.U(log2Up(StoreQueueSize + 1).W))
31410551d4eSYinan Xu  val canAccept = RegInit(false.B)
31510551d4eSYinan Xu
3163ea094fbSzhanglinjuan  val loadEnqVec = io.enq.req.zip(io.enq.needAlloc).map(x => x._1.valid && x._2(0))
3173ea094fbSzhanglinjuan  val storeEnqVec = io.enq.req.zip(io.enq.needAlloc).map(x => x._1.valid && x._2(1))
3183ea094fbSzhanglinjuan  val isLastUopVec = io.enq.req.map(_.bits.lastUop)
319f3a9fb05SAnzo  val vLoadFlow = io.enq.req.map(_.bits.numLsElem)
320f3a9fb05SAnzo  val vStoreFlow = io.enq.req.map(_.bits.numLsElem)
32132977e5dSAnzooooo  val validVLoadFlow = vLoadFlow.zipWithIndex.map{case (vLoadFlowNumItem, index) => Mux(loadEnqVec(index), vLoadFlowNumItem, 0.U)}
32232977e5dSAnzooooo  val validVStoreFlow = vStoreFlow.zipWithIndex.map{case (vStoreFlowNumItem, index) => Mux(storeEnqVec(index), vStoreFlowNumItem, 0.U)}
323f3a9fb05SAnzo  val enqVLoadOffsetNumber = validVLoadFlow.reduce(_ + _)
324f3a9fb05SAnzo  val enqVStoreOffsetNumber = validVStoreFlow.reduce(_ + _)
325f3a9fb05SAnzo  val validVLoadOffset = 0.U +: vLoadFlow.zip(io.enq.needAlloc)
32632977e5dSAnzooooo                                .map{case (flow, needAllocItem) => Mux(needAllocItem(0).asBool, flow, 0.U)}
327f3a9fb05SAnzo                                .slice(0, validVLoadFlow.length - 1)
328f3a9fb05SAnzo  val validVStoreOffset = 0.U +: vStoreFlow.zip(io.enq.needAlloc)
32932977e5dSAnzooooo                                .map{case (flow, needAllocItem) => Mux(needAllocItem(1).asBool, flow, 0.U)}
330f3a9fb05SAnzo                                .slice(0, validVStoreFlow.length - 1)
331f3a9fb05SAnzo  val lqAllocNumber = enqVLoadOffsetNumber
332f3a9fb05SAnzo  val sqAllocNumber = enqVStoreOffsetNumber
33310551d4eSYinan Xu
334f3a9fb05SAnzo  io.lqFreeCount  := lqCounter
335f3a9fb05SAnzo  io.sqFreeCount  := sqCounter
33610551d4eSYinan Xu  // How to update ptr and counter:
33710551d4eSYinan Xu  // (1) by default, updated according to enq/commit
33810551d4eSYinan Xu  // (2) when redirect and dispatch queue is empty, update according to lsq
33910551d4eSYinan Xu  val t1_redirect = RegNext(io.redirect.valid)
34010551d4eSYinan Xu  val t2_redirect = RegNext(t1_redirect)
34110551d4eSYinan Xu  val t2_update = t2_redirect && !VecInit(io.enq.needAlloc.map(_.orR)).asUInt.orR
34210551d4eSYinan Xu  val t3_update = RegNext(t2_update)
3435003e6f8SHuijin Li  val t3_lqCancelCnt = GatedRegNext(io.lqCancelCnt)
3445003e6f8SHuijin Li  val t3_sqCancelCnt = GatedRegNext(io.sqCancelCnt)
34510551d4eSYinan Xu  when (t3_update) {
34610551d4eSYinan Xu    lqPtr := lqPtr - t3_lqCancelCnt
34710551d4eSYinan Xu    lqCounter := lqCounter + io.lcommit + t3_lqCancelCnt
34810551d4eSYinan Xu    sqPtr := sqPtr - t3_sqCancelCnt
34910551d4eSYinan Xu    sqCounter := sqCounter + io.scommit + t3_sqCancelCnt
35010551d4eSYinan Xu  }.elsewhen (!io.redirect.valid && io.enq.canAccept) {
3513ea094fbSzhanglinjuan    lqPtr := lqPtr + lqAllocNumber
3523ea094fbSzhanglinjuan    lqCounter := lqCounter + io.lcommit - lqAllocNumber
3533ea094fbSzhanglinjuan    sqPtr := sqPtr + sqAllocNumber
3543ea094fbSzhanglinjuan    sqCounter := sqCounter + io.scommit - sqAllocNumber
35510551d4eSYinan Xu  }.otherwise {
35610551d4eSYinan Xu    lqCounter := lqCounter + io.lcommit
35710551d4eSYinan Xu    sqCounter := sqCounter + io.scommit
35810551d4eSYinan Xu  }
35910551d4eSYinan Xu
36010551d4eSYinan Xu
3619398e65aSAnzooooo  //TODO MaxAllocate and width of lqOffset/sqOffset needs to be discussed
362d97a1af7SXuan Hu  val lqMaxAllocate = LSQLdEnqWidth
363d97a1af7SXuan Hu  val sqMaxAllocate = LSQStEnqWidth
364d97a1af7SXuan Hu  val maxAllocate = lqMaxAllocate max sqMaxAllocate
365d97a1af7SXuan Hu  val ldCanAccept = lqCounter >= lqAllocNumber +& lqMaxAllocate.U
366d97a1af7SXuan Hu  val sqCanAccept = sqCounter >= sqAllocNumber +& sqMaxAllocate.U
36710551d4eSYinan Xu  // It is possible that t3_update and enq are true at the same clock cycle.
36810551d4eSYinan Xu  // For example, if redirect.valid lasts more than one clock cycle,
369f3a9fb05SAnzo  // after the last redirect, new instructions may enter but previously redirect has not been resolved (updated according to the cancel count from LSQ).
37010551d4eSYinan Xu  // To solve the issue easily, we block enqueue when t3_update, which is RegNext(t2_update).
37110551d4eSYinan Xu  io.enq.canAccept := RegNext(ldCanAccept && sqCanAccept && !t2_update)
3729398e65aSAnzooooo  val lqOffset = Wire(Vec(io.enq.resp.length, UInt(lqPtr.value.getWidth.W)))
3739398e65aSAnzooooo  val sqOffset = Wire(Vec(io.enq.resp.length, UInt(sqPtr.value.getWidth.W)))
37410551d4eSYinan Xu  for ((resp, i) <- io.enq.resp.zipWithIndex) {
375f3a9fb05SAnzo    lqOffset(i) := validVLoadOffset.take(i + 1).reduce(_ + _)
37610551d4eSYinan Xu    resp.lqIdx := lqPtr + lqOffset(i)
377f3a9fb05SAnzo    sqOffset(i) := validVStoreOffset.take(i + 1).reduce(_ + _)
37810551d4eSYinan Xu    resp.sqIdx := sqPtr + sqOffset(i)
37910551d4eSYinan Xu  }
38010551d4eSYinan Xu
381f3a9fb05SAnzo  io.enqLsq.needAlloc := RegNext(io.enq.needAlloc)
38210551d4eSYinan Xu  io.enqLsq.req.zip(io.enq.req).zip(io.enq.resp).foreach{ case ((toLsq, enq), resp) =>
383f3a9fb05SAnzo    val do_enq = enq.valid && !io.redirect.valid && io.enq.canAccept
38410551d4eSYinan Xu    toLsq.valid := RegNext(do_enq)
38510551d4eSYinan Xu    toLsq.bits := RegEnable(enq.bits, do_enq)
38610551d4eSYinan Xu    toLsq.bits.lqIdx := RegEnable(resp.lqIdx, do_enq)
38710551d4eSYinan Xu    toLsq.bits.sqIdx := RegEnable(resp.sqIdx, do_enq)
38810551d4eSYinan Xu  }
38910551d4eSYinan Xu
39010551d4eSYinan Xu}