xref: /XiangShan/src/main/scala/xiangshan/mem/lsqueue/LSQWrapper.scala (revision e04c5f647e1e5251ae701f95f5b9bd4e0172caed)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17c7658a75SYinan Xupackage xiangshan.mem
18c7658a75SYinan Xu
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
20c7658a75SYinan Xuimport chisel3._
21c7658a75SYinan Xuimport chisel3.util._
223b739f49SXuan Huimport utils._
233c02ee8fSwakafaimport utility._
24c7658a75SYinan Xuimport xiangshan._
25870f462dSXuan Huimport xiangshan.backend.Bundles.{DynInst, MemExuOutput}
263b739f49SXuan Huimport xiangshan.cache._
276d5ddbceSLemoverimport xiangshan.cache.{DCacheWordIO, DCacheLineIO, MemoryOpConstants}
28dc4fac13SCharlieLiuimport xiangshan.cache.{CMOReq, CMOResp}
29185e6164SHaoyuan Fengimport xiangshan.cache.mmu.{TlbRequestIO, TlbHintIO}
303b739f49SXuan Huimport xiangshan.mem._
3193eb4d85Ssfencevmaimport xiangshan.backend._
329aca92b9SYinan Xuimport xiangshan.backend.rob.RobLsqIO
33b4d41c12Sxiaofeibaoimport xiangshan.backend.fu.FuType
34c7658a75SYinan Xu
352225d46eSJiawei Linclass ExceptionAddrIO(implicit p: Parameters) extends XSBundle {
36c7658a75SYinan Xu  val isStore = Input(Bool())
37db6cfb5aSHaoyuan Feng  val vaddr = Output(UInt(XLEN.W))
3846e9ee74SHaoyuan Feng  val vaNeedExt = Output(Bool())
3946e9ee74SHaoyuan Feng  val isHyper = Output(Bool())
4055178b77Sweiding liu  val vstart = Output(UInt((log2Up(VLEN) + 1).W))
4155178b77Sweiding liu  val vl = Output(UInt((log2Up(VLEN) + 1).W))
42db6cfb5aSHaoyuan Feng  val gpaddr = Output(UInt(XLEN.W))
43ad415ae0SXiaokun-Pei  val isForVSnonLeafPTE = Output(Bool())
44c7658a75SYinan Xu}
45c7658a75SYinan Xu
462225d46eSJiawei Linclass FwdEntry extends Bundle {
473db2cf75SWilliam Wang  val validFast = Bool() // validFast is generated the same cycle with query
483db2cf75SWilliam Wang  val valid = Bool() // valid is generated 1 cycle after query request
493db2cf75SWilliam Wang  val data = UInt(8.W) // data is generated 1 cycle after query request
50a8179b86SWilliam Wang}
51a8179b86SWilliam Wang
52c7658a75SYinan Xu// inflight miss block reqs
532225d46eSJiawei Linclass InflightBlockInfo(implicit p: Parameters) extends XSBundle {
54c7658a75SYinan Xu  val block_addr = UInt(PAddrBits.W)
55c7658a75SYinan Xu  val valid = Bool()
56c7658a75SYinan Xu}
57c7658a75SYinan Xu
5893eb4d85Ssfencevmaclass LsqEnqIO(implicit p: Parameters) extends MemBlockBundle {
5908fafef0SYinan Xu  val canAccept = Output(Bool())
6054dc1a5aSXuan Hu  val needAlloc = Vec(LSQEnqWidth, Input(UInt(2.W)))
6154dc1a5aSXuan Hu  val req       = Vec(LSQEnqWidth, Flipped(ValidIO(new DynInst)))
62b4d41c12Sxiaofeibao  val iqAccept  = Input(Vec(LSQEnqWidth, Bool()))
6354dc1a5aSXuan Hu  val resp      = Vec(LSQEnqWidth, Output(new LSIdx))
6408fafef0SYinan Xu}
65780ade3fSYinan Xu
66780ade3fSYinan Xu// Load / Store Queue Wrapper for XiangShan Out of Order LSU
67e4f69d78Ssfencevmaclass LsqWrapper(implicit p: Parameters) extends XSModule with HasDCacheParameters with HasPerfEvents {
68780ade3fSYinan Xu  val io = IO(new Bundle() {
69f57f7f2aSYangyu Chen    val hartId = Input(UInt(hartIdLen.W))
702d7c7105SYinan Xu    val brqRedirect = Flipped(ValidIO(new Redirect))
71627be78bSgood-circle    val stvecFeedback = Vec(VecStorePipelineWidth, Flipped(ValidIO(new FeedbackToLsqIO)))
72627be78bSgood-circle    val ldvecFeedback = Vec(VecLoadPipelineWidth, Flipped(ValidIO(new FeedbackToLsqIO)))
73e4f69d78Ssfencevma    val enq = new LsqEnqIO
74e4f69d78Ssfencevma    val ldu = new Bundle() {
7514a67055Ssfencevma        val stld_nuke_query = Vec(LoadPipelineWidth, Flipped(new LoadNukeQueryIO)) // from load_s2
7614a67055Ssfencevma        val ldld_nuke_query = Vec(LoadPipelineWidth, Flipped(new LoadNukeQueryIO)) // from load_s2
7714a67055Ssfencevma        val ldin = Vec(LoadPipelineWidth, Flipped(Decoupled(new LqWriteBundle))) // from load_s3
78e4f69d78Ssfencevma    }
79e4f69d78Ssfencevma    val sta = new Bundle() {
80e4f69d78Ssfencevma      val storeMaskIn = Vec(StorePipelineWidth, Flipped(Valid(new StoreMaskBundle))) // from store_s0, store mask, send to sq from rs
81e4f69d78Ssfencevma      val storeAddrIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle))) // from store_s1
82e4f69d78Ssfencevma      val storeAddrInRe = Vec(StorePipelineWidth, Input(new LsPipelineBundle())) // from store_s2
83e4f69d78Ssfencevma    }
84e4f69d78Ssfencevma    val std = new Bundle() {
8526af847eSgood-circle      val storeDataIn = Vec(StorePipelineWidth, Flipped(Valid(new MemExuOutput(isVector = true)))) // from store_s0, store data, send to sq from rs
86e4f69d78Ssfencevma    }
87c61abc0cSXuan Hu    val ldout = Vec(LoadPipelineWidth, DecoupledIO(new MemExuOutput))
8814a67055Ssfencevma    val ld_raw_data = Vec(LoadPipelineWidth, Output(new LoadDataFromLQBundle))
89bb76fc1bSYanqin Li    val ncOut = Vec(LoadPipelineWidth, DecoupledIO(new LsPipelineBundle))
90e4f69d78Ssfencevma    val replay = Vec(LoadPipelineWidth, Decoupled(new LsPipelineBundle))
910d32f713Shappy-lx    val sbuffer = Vec(EnsbufferWidth, Decoupled(new DCacheWordReqWithVaddrAndPfFlag))
929ae95edaSAnzooooo    val sbufferVecDifftestInfo = Vec(EnsbufferWidth, Decoupled(new DynInst)) // The vector store difftest needs is
931b7adedcSWilliam Wang    val forward = Vec(LoadPipelineWidth, Flipped(new PipeLoadForwardQueryIO))
949aca92b9SYinan Xu    val rob = Flipped(new RobLsqIO)
9516ede6bbSweiding liu    val nuke_rollback = Vec(StorePipelineWidth, Output(Valid(new Redirect)))
96c7353d05SYanqin Li    val nack_rollback = Vec(2, Output(Valid(new Redirect))) // mmio, nc
97e4f69d78Ssfencevma    val release = Flipped(Valid(new Release))
98692e2fafSHuijin Li   // val refill = Flipped(Valid(new Refill))
999444e131Ssfencevma    val tl_d_channel  = Input(new DcacheToLduForwardIO)
10041d8d239Shappy-lx    val maControl     = Flipped(new StoreMaBufToSqControlIO)
101e4f69d78Ssfencevma    val uncacheOutstanding = Input(Bool())
1026786cfb7SWilliam Wang    val uncache = new UncacheWordIO
10368d13085SXuan Hu    val mmioStout = DecoupledIO(new MemExuOutput) // writeback uncached store
10426af847eSgood-circle    // TODO: implement vector store
10526af847eSgood-circle    val vecmmioStout = DecoupledIO(new MemExuOutput(isVector = true)) // vec writeback uncached store
106e4f69d78Ssfencevma    val sqEmpty = Output(Bool())
10714a67055Ssfencevma    val lq_rep_full = Output(Bool())
108edd6ddbcSwakafa    val sqFull = Output(Bool())
109edd6ddbcSwakafa    val lqFull = Output(Bool())
11010551d4eSYinan Xu    val sqCancelCnt = Output(UInt(log2Up(StoreQueueSize+1).W))
111e4f69d78Ssfencevma    val lqCancelCnt = Output(UInt(log2Up(VirtualLoadQueueSize+1).W))
112e4f69d78Ssfencevma    val lqDeq = Output(UInt(log2Up(CommitWidth + 1).W))
11346f74b57SHaojin Tang    val sqDeq = Output(UInt(log2Ceil(EnsbufferWidth + 1).W))
114d2b20d1aSTang Haojin    val lqCanAccept = Output(Bool())
115d2b20d1aSTang Haojin    val sqCanAccept = Output(Bool())
11658dbfdf7Szhanglinjuan    val lqDeqPtr = Output(new LqPtr)
11758dbfdf7Szhanglinjuan    val sqDeqPtr = Output(new SqPtr)
118e4f69d78Ssfencevma    val exceptionAddr = new ExceptionAddrIO
11941d8d239Shappy-lx    val flushFrmMaBuf = Input(Bool())
120e4f69d78Ssfencevma    val issuePtrExt = Output(new SqPtr)
12114a67055Ssfencevma    val l2_hint = Input(Valid(new L2ToL1Hint()))
122185e6164SHaoyuan Feng    val tlb_hint = Flipped(new TlbHintIO)
123e3ed843cShappy-lx    val cmoOpReq  = DecoupledIO(new CMOReq)
124e3ed843cShappy-lx    val cmoOpResp = Flipped(DecoupledIO(new CMOResp))
1253fbc86fcSChen Xi    val flushSbuffer = new SbufferFlushBundle
1262fdb4d6aShappy-lx    val force_write = Output(Bool())
1270d32f713Shappy-lx    val lqEmpty = Output(Bool())
12820a5248fSzhanglinjuan
12920a5248fSzhanglinjuan    // top-down
13060ebee38STang Haojin    val debugTopDown = new LoadQueueTopDownIO
131c7658a75SYinan Xu  })
132c7658a75SYinan Xu
133c7658a75SYinan Xu  val loadQueue = Module(new LoadQueue)
134c7658a75SYinan Xu  val storeQueue = Module(new StoreQueue)
135c7658a75SYinan Xu
1365668a921SJiawei Lin  storeQueue.io.hartId := io.hartId
13737225120Ssfencevma  storeQueue.io.uncacheOutstanding := io.uncacheOutstanding
1385668a921SJiawei Lin
139189d8d00SAnzo  if (backendParams.debugEn){ dontTouch(loadQueue.io.tlbReplayDelayCycleCtrl) }
140a760aeb0Shappy-lx
141c61abc0cSXuan Hu  // Todo: imm
1428a610956Ssfencevma  val tlbReplayDelayCycleCtrl = WireInit(VecInit(Seq(14.U(ReSelectLen.W), 0.U(ReSelectLen.W), 125.U(ReSelectLen.W), 0.U(ReSelectLen.W))))
143a760aeb0Shappy-lx  loadQueue.io.tlbReplayDelayCycleCtrl := tlbReplayDelayCycleCtrl
144a760aeb0Shappy-lx
14508fafef0SYinan Xu  // io.enq logic
14608fafef0SYinan Xu  // LSQ: send out canAccept when both load queue and store queue are ready
14708fafef0SYinan Xu  // Dispatch: send instructions to LSQ only when they are ready
14808fafef0SYinan Xu  io.enq.canAccept := loadQueue.io.enq.canAccept && storeQueue.io.enq.canAccept
149d2b20d1aSTang Haojin  io.lqCanAccept := loadQueue.io.enq.canAccept
150d2b20d1aSTang Haojin  io.sqCanAccept := storeQueue.io.enq.canAccept
15103f2ceceSYinan Xu  loadQueue.io.enq.sqCanAccept := storeQueue.io.enq.canAccept
15203f2ceceSYinan Xu  storeQueue.io.enq.lqCanAccept := loadQueue.io.enq.canAccept
15358dbfdf7Szhanglinjuan  io.lqDeqPtr := loadQueue.io.lqDeqPtr
15458dbfdf7Szhanglinjuan  io.sqDeqPtr := storeQueue.io.sqDeqPtr
1557057cff8SYinan Xu  for (i <- io.enq.req.indices) {
156049559e7SYinan Xu    loadQueue.io.enq.needAlloc(i)      := io.enq.needAlloc(i)(0)
157049559e7SYinan Xu    loadQueue.io.enq.req(i).valid      := io.enq.needAlloc(i)(0) && io.enq.req(i).valid
15808fafef0SYinan Xu    loadQueue.io.enq.req(i).bits       := io.enq.req(i).bits
1597057cff8SYinan Xu    loadQueue.io.enq.req(i).bits.sqIdx := storeQueue.io.enq.resp(i)
160780ade3fSYinan Xu
161049559e7SYinan Xu    storeQueue.io.enq.needAlloc(i)      := io.enq.needAlloc(i)(1)
162049559e7SYinan Xu    storeQueue.io.enq.req(i).valid      := io.enq.needAlloc(i)(1) && io.enq.req(i).valid
16308fafef0SYinan Xu    storeQueue.io.enq.req(i).bits       := io.enq.req(i).bits
1647057cff8SYinan Xu    storeQueue.io.enq.req(i).bits.lqIdx := loadQueue.io.enq.resp(i)
165780ade3fSYinan Xu
16608fafef0SYinan Xu    io.enq.resp(i).lqIdx := loadQueue.io.enq.resp(i)
16708fafef0SYinan Xu    io.enq.resp(i).sqIdx := storeQueue.io.enq.resp(i)
16808fafef0SYinan Xu  }
16908fafef0SYinan Xu
170e4f69d78Ssfencevma  // store queue wiring
171e4f69d78Ssfencevma  storeQueue.io.brqRedirect <> io.brqRedirect
17226af847eSgood-circle  storeQueue.io.vecFeedback   <> io.stvecFeedback
173e4f69d78Ssfencevma  storeQueue.io.storeAddrIn <> io.sta.storeAddrIn // from store_s1
174e4f69d78Ssfencevma  storeQueue.io.storeAddrInRe <> io.sta.storeAddrInRe // from store_s2
175e4f69d78Ssfencevma  storeQueue.io.storeDataIn <> io.std.storeDataIn // from store_s0
176e4f69d78Ssfencevma  storeQueue.io.storeMaskIn <> io.sta.storeMaskIn // from store_s0
177e4f69d78Ssfencevma  storeQueue.io.sbuffer     <> io.sbuffer
1789ae95edaSAnzooooo  storeQueue.io.sbufferVecDifftestInfo <> io.sbufferVecDifftestInfo
179e4f69d78Ssfencevma  storeQueue.io.mmioStout   <> io.mmioStout
18026af847eSgood-circle  storeQueue.io.vecmmioStout <> io.vecmmioStout
181e4f69d78Ssfencevma  storeQueue.io.rob         <> io.rob
182e4f69d78Ssfencevma  storeQueue.io.exceptionAddr.isStore := DontCare
183e4f69d78Ssfencevma  storeQueue.io.sqCancelCnt  <> io.sqCancelCnt
184e4f69d78Ssfencevma  storeQueue.io.sqDeq        <> io.sqDeq
185e4f69d78Ssfencevma  storeQueue.io.sqEmpty      <> io.sqEmpty
186e4f69d78Ssfencevma  storeQueue.io.sqFull       <> io.sqFull
187e4f69d78Ssfencevma  storeQueue.io.forward      <> io.forward // overlap forwardMask & forwardData, DO NOT CHANGE SEQUENCE
1882fdb4d6aShappy-lx  storeQueue.io.force_write  <> io.force_write
1893fbc86fcSChen Xi  storeQueue.io.cmoOpReq     <> io.cmoOpReq
1903fbc86fcSChen Xi  storeQueue.io.cmoOpResp    <> io.cmoOpResp
1913fbc86fcSChen Xi  storeQueue.io.flushSbuffer <> io.flushSbuffer
19241d8d239Shappy-lx  storeQueue.io.maControl    <> io.maControl
193e4f69d78Ssfencevma
194e4f69d78Ssfencevma  /* <------- DANGEROUS: Don't change sequence here ! -------> */
195e4f69d78Ssfencevma
196c7658a75SYinan Xu  //  load queue wiring
197e4f69d78Ssfencevma  loadQueue.io.redirect            <> io.brqRedirect
19826af847eSgood-circle  loadQueue.io.vecFeedback           <> io.ldvecFeedback
199e4f69d78Ssfencevma  loadQueue.io.ldu                 <> io.ldu
20014a67055Ssfencevma  loadQueue.io.ldout               <> io.ldout
20114a67055Ssfencevma  loadQueue.io.ld_raw_data         <> io.ld_raw_data
202c7353d05SYanqin Li  loadQueue.io.ncOut               <> io.ncOut
2039aca92b9SYinan Xu  loadQueue.io.rob                 <> io.rob
204cd2ff98bShappy-lx  loadQueue.io.nuke_rollback       <> io.nuke_rollback
205cd2ff98bShappy-lx  loadQueue.io.nack_rollback       <> io.nack_rollback
206e4f69d78Ssfencevma  loadQueue.io.replay              <> io.replay
207692e2fafSHuijin Li // loadQueue.io.refill              <> io.refill
2089444e131Ssfencevma  loadQueue.io.tl_d_channel        <> io.tl_d_channel
20967682d05SWilliam Wang  loadQueue.io.release             <> io.release
210c7658a75SYinan Xu  loadQueue.io.exceptionAddr.isStore := DontCare
21141d8d239Shappy-lx  loadQueue.io.flushFrmMaBuf       := io.flushFrmMaBuf
21210551d4eSYinan Xu  loadQueue.io.lqCancelCnt         <> io.lqCancelCnt
213e4f69d78Ssfencevma  loadQueue.io.sq.stAddrReadySqPtr <> storeQueue.io.stAddrReadySqPtr
214e4f69d78Ssfencevma  loadQueue.io.sq.stAddrReadyVec   <> storeQueue.io.stAddrReadyVec
215e4f69d78Ssfencevma  loadQueue.io.sq.stDataReadySqPtr <> storeQueue.io.stDataReadySqPtr
216e4f69d78Ssfencevma  loadQueue.io.sq.stDataReadyVec   <> storeQueue.io.stDataReadyVec
217e4f69d78Ssfencevma  loadQueue.io.sq.stIssuePtr       <> storeQueue.io.stIssuePtr
218e4f69d78Ssfencevma  loadQueue.io.sq.sqEmpty          <> storeQueue.io.sqEmpty
219e4f69d78Ssfencevma  loadQueue.io.sta.storeAddrIn     <> io.sta.storeAddrIn // store_s1
220e4f69d78Ssfencevma  loadQueue.io.std.storeDataIn     <> io.std.storeDataIn // store_s0
221e4f69d78Ssfencevma  loadQueue.io.lqFull              <> io.lqFull
22214a67055Ssfencevma  loadQueue.io.lq_rep_full         <> io.lq_rep_full
223e4f69d78Ssfencevma  loadQueue.io.lqDeq               <> io.lqDeq
22414a67055Ssfencevma  loadQueue.io.l2_hint             <> io.l2_hint
225185e6164SHaoyuan Feng  loadQueue.io.tlb_hint            <> io.tlb_hint
2260d32f713Shappy-lx  loadQueue.io.lqEmpty             <> io.lqEmpty
2272dcbb932SWilliam Wang
2288a33de1fSYinan Xu  // rob commits for lsq is delayed for two cycles, which causes the delayed update for deqPtr in lq/sq
2298a33de1fSYinan Xu  // s0: commit
2308a33de1fSYinan Xu  // s1:               exception find
2318a33de1fSYinan Xu  // s2:               exception triggered
2328a33de1fSYinan Xu  // s3: ptr updated & new address
2338a33de1fSYinan Xu  // address will be used at the next cycle after exception is triggered
2348a33de1fSYinan Xu  io.exceptionAddr.vaddr := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.vaddr, loadQueue.io.exceptionAddr.vaddr)
23546e9ee74SHaoyuan Feng  io.exceptionAddr.vaNeedExt := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.vaNeedExt, loadQueue.io.exceptionAddr.vaNeedExt)
23646e9ee74SHaoyuan Feng  io.exceptionAddr.isHyper := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.isHyper, loadQueue.io.exceptionAddr.isHyper)
23755178b77Sweiding liu  io.exceptionAddr.vstart := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.vstart, loadQueue.io.exceptionAddr.vstart)
23855178b77Sweiding liu  io.exceptionAddr.vl     := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.vl, loadQueue.io.exceptionAddr.vl)
239d0de7e4aSpeixiaokun  io.exceptionAddr.gpaddr := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.gpaddr, loadQueue.io.exceptionAddr.gpaddr)
240ad415ae0SXiaokun-Pei  io.exceptionAddr.isForVSnonLeafPTE:= Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.isForVSnonLeafPTE, loadQueue.io.exceptionAddr.isForVSnonLeafPTE)
241e4f69d78Ssfencevma  io.issuePtrExt := storeQueue.io.stAddrReadySqPtr
242c7658a75SYinan Xu
243c7658a75SYinan Xu  // naive uncache arbiter
244c7658a75SYinan Xu  val s_idle :: s_load :: s_store :: Nil = Enum(3)
24510aac6e7SWilliam Wang  val pendingstate = RegInit(s_idle)
246c7658a75SYinan Xu
24710aac6e7SWilliam Wang  switch(pendingstate){
248c7658a75SYinan Xu    is(s_idle){
249ce9ef727Ssfencevma      when(io.uncache.req.fire){
250*e04c5f64SYanqin Li        pendingstate :=
251*e04c5f64SYanqin Li          Mux(io.uncacheOutstanding && io.uncache.req.bits.nc, s_idle,
252*e04c5f64SYanqin Li          Mux(loadQueue.io.uncache.req.valid, s_load,
253*e04c5f64SYanqin Li          s_store))
254c7658a75SYinan Xu      }
255c7658a75SYinan Xu    }
256c7658a75SYinan Xu    is(s_load){
257935edac4STang Haojin      when(io.uncache.resp.fire){
25810aac6e7SWilliam Wang        pendingstate := s_idle
259c7658a75SYinan Xu      }
260c7658a75SYinan Xu    }
261c7658a75SYinan Xu    is(s_store){
262935edac4STang Haojin      when(io.uncache.resp.fire){
26310aac6e7SWilliam Wang        pendingstate := s_idle
264c7658a75SYinan Xu      }
265c7658a75SYinan Xu    }
266c7658a75SYinan Xu  }
267c7658a75SYinan Xu
268c7658a75SYinan Xu  loadQueue.io.uncache := DontCare
269c7658a75SYinan Xu  storeQueue.io.uncache := DontCare
270935edac4STang Haojin  loadQueue.io.uncache.req.ready := false.B
271935edac4STang Haojin  storeQueue.io.uncache.req.ready := false.B
272c7658a75SYinan Xu  loadQueue.io.uncache.resp.valid := false.B
273c7658a75SYinan Xu  storeQueue.io.uncache.resp.valid := false.B
274cee1d5b2SYanqin Li  when(pendingstate === s_idle){
275c7658a75SYinan Xu    when(loadQueue.io.uncache.req.valid){
276c7658a75SYinan Xu      io.uncache.req <> loadQueue.io.uncache.req
277c7658a75SYinan Xu    }.otherwise{
278c7658a75SYinan Xu      io.uncache.req <> storeQueue.io.uncache.req
279c7658a75SYinan Xu    }
280cee1d5b2SYanqin Li  }.otherwise{
281cee1d5b2SYanqin Li    io.uncache.req.valid := false.B
282cee1d5b2SYanqin Li    io.uncache.req.bits := DontCare
283cee1d5b2SYanqin Li  }
284*e04c5f64SYanqin Li  when (io.uncache.resp.bits.is2lq) {
285c7658a75SYinan Xu    io.uncache.resp <> loadQueue.io.uncache.resp
286c7658a75SYinan Xu  } .otherwise {
287c7658a75SYinan Xu    io.uncache.resp <> storeQueue.io.uncache.resp
288c7658a75SYinan Xu  }
28937225120Ssfencevma
29060ebee38STang Haojin  loadQueue.io.debugTopDown <> io.debugTopDown
291c7658a75SYinan Xu
292c7658a75SYinan Xu  assert(!(loadQueue.io.uncache.resp.valid && storeQueue.io.uncache.resp.valid))
29337225120Ssfencevma  when (!io.uncacheOutstanding) {
29410aac6e7SWilliam Wang    assert(!((loadQueue.io.uncache.resp.valid || storeQueue.io.uncache.resp.valid) && pendingstate === s_idle))
29537225120Ssfencevma  }
296c7658a75SYinan Xu
297cd365d4cSrvcoresjw
2981ca0e4f3SYinan Xu  val perfEvents = Seq(loadQueue, storeQueue).flatMap(_.getPerfEvents)
2991ca0e4f3SYinan Xu  generatePerfEvent()
300c7658a75SYinan Xu}
30110551d4eSYinan Xu
302f3a9fb05SAnzoclass LsqEnqCtrl(implicit p: Parameters) extends XSModule
303f3a9fb05SAnzo  with HasVLSUParameters  {
30410551d4eSYinan Xu  val io = IO(new Bundle {
30510551d4eSYinan Xu    val redirect = Flipped(ValidIO(new Redirect))
30610551d4eSYinan Xu    // to dispatch
30710551d4eSYinan Xu    val enq = new LsqEnqIO
308e4f69d78Ssfencevma    // from `memBlock.io.lqDeq
30910551d4eSYinan Xu    val lcommit = Input(UInt(log2Up(CommitWidth + 1).W))
31046f74b57SHaojin Tang    // from `memBlock.io.sqDeq`
31146f74b57SHaojin Tang    val scommit = Input(UInt(log2Ceil(EnsbufferWidth + 1).W))
31210551d4eSYinan Xu    // from/tp lsq
313e4f69d78Ssfencevma    val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W))
31410551d4eSYinan Xu    val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W))
315f3a9fb05SAnzo    val lqFreeCount = Output(UInt(log2Up(VirtualLoadQueueSize + 1).W))
316f3a9fb05SAnzo    val sqFreeCount = Output(UInt(log2Up(StoreQueueSize + 1).W))
31710551d4eSYinan Xu    val enqLsq = Flipped(new LsqEnqIO)
31810551d4eSYinan Xu  })
31910551d4eSYinan Xu
32010551d4eSYinan Xu  val lqPtr = RegInit(0.U.asTypeOf(new LqPtr))
32110551d4eSYinan Xu  val sqPtr = RegInit(0.U.asTypeOf(new SqPtr))
322e4f69d78Ssfencevma  val lqCounter = RegInit(VirtualLoadQueueSize.U(log2Up(VirtualLoadQueueSize + 1).W))
32310551d4eSYinan Xu  val sqCounter = RegInit(StoreQueueSize.U(log2Up(StoreQueueSize + 1).W))
32410551d4eSYinan Xu  val canAccept = RegInit(false.B)
32510551d4eSYinan Xu
326b4d41c12Sxiaofeibao  val blockVec = io.enq.iqAccept.map(!_) :+ true.B
327b4d41c12Sxiaofeibao  val numLsElem = io.enq.req.map(_.bits.numLsElem)
328b4d41c12Sxiaofeibao  val needEnqLoadQueue = VecInit(io.enq.req.map(x => FuType.isLoad(x.bits.fuType) || FuType.isVNonsegLoad(x.bits.fuType)))
329b4d41c12Sxiaofeibao  val needEnqStoreQueue = VecInit(io.enq.req.map(x => FuType.isStore(x.bits.fuType) || FuType.isVNonsegStore(x.bits.fuType)))
330b4d41c12Sxiaofeibao  val loadQueueElem = needEnqLoadQueue.zip(numLsElem).map(x => Mux(x._1, x._2, 0.U))
331b4d41c12Sxiaofeibao  val storeQueueElem = needEnqStoreQueue.zip(numLsElem).map(x => Mux(x._1, x._2, 0.U))
332b4d41c12Sxiaofeibao  val loadFlowPopCount = 0.U +: loadQueueElem.zipWithIndex.map{ case (l, i) =>
333b4d41c12Sxiaofeibao    loadQueueElem.take(i + 1).reduce(_ + _)
334b4d41c12Sxiaofeibao  }
335b4d41c12Sxiaofeibao  val storeFlowPopCount = 0.U +: storeQueueElem.zipWithIndex.map { case (s, i) =>
336b4d41c12Sxiaofeibao    storeQueueElem.take(i + 1).reduce(_ + _)
337b4d41c12Sxiaofeibao  }
338b4d41c12Sxiaofeibao  val lqAllocNumber = PriorityMux(blockVec.zip(loadFlowPopCount))
339b4d41c12Sxiaofeibao  val sqAllocNumber = PriorityMux(blockVec.zip(storeFlowPopCount))
34010551d4eSYinan Xu
341f3a9fb05SAnzo  io.lqFreeCount  := lqCounter
342f3a9fb05SAnzo  io.sqFreeCount  := sqCounter
34310551d4eSYinan Xu  // How to update ptr and counter:
34410551d4eSYinan Xu  // (1) by default, updated according to enq/commit
34510551d4eSYinan Xu  // (2) when redirect and dispatch queue is empty, update according to lsq
34610551d4eSYinan Xu  val t1_redirect = RegNext(io.redirect.valid)
34710551d4eSYinan Xu  val t2_redirect = RegNext(t1_redirect)
34810551d4eSYinan Xu  val t2_update = t2_redirect && !VecInit(io.enq.needAlloc.map(_.orR)).asUInt.orR
34910551d4eSYinan Xu  val t3_update = RegNext(t2_update)
3505003e6f8SHuijin Li  val t3_lqCancelCnt = GatedRegNext(io.lqCancelCnt)
3515003e6f8SHuijin Li  val t3_sqCancelCnt = GatedRegNext(io.sqCancelCnt)
35210551d4eSYinan Xu  when (t3_update) {
35310551d4eSYinan Xu    lqPtr := lqPtr - t3_lqCancelCnt
35410551d4eSYinan Xu    lqCounter := lqCounter + io.lcommit + t3_lqCancelCnt
35510551d4eSYinan Xu    sqPtr := sqPtr - t3_sqCancelCnt
35610551d4eSYinan Xu    sqCounter := sqCounter + io.scommit + t3_sqCancelCnt
35710551d4eSYinan Xu  }.elsewhen (!io.redirect.valid && io.enq.canAccept) {
3583ea094fbSzhanglinjuan    lqPtr := lqPtr + lqAllocNumber
3593ea094fbSzhanglinjuan    lqCounter := lqCounter + io.lcommit - lqAllocNumber
3603ea094fbSzhanglinjuan    sqPtr := sqPtr + sqAllocNumber
3613ea094fbSzhanglinjuan    sqCounter := sqCounter + io.scommit - sqAllocNumber
36210551d4eSYinan Xu  }.otherwise {
36310551d4eSYinan Xu    lqCounter := lqCounter + io.lcommit
36410551d4eSYinan Xu    sqCounter := sqCounter + io.scommit
36510551d4eSYinan Xu  }
36610551d4eSYinan Xu
36710551d4eSYinan Xu
3689398e65aSAnzooooo  //TODO MaxAllocate and width of lqOffset/sqOffset needs to be discussed
369d97a1af7SXuan Hu  val lqMaxAllocate = LSQLdEnqWidth
370d97a1af7SXuan Hu  val sqMaxAllocate = LSQStEnqWidth
371d97a1af7SXuan Hu  val maxAllocate = lqMaxAllocate max sqMaxAllocate
372d97a1af7SXuan Hu  val ldCanAccept = lqCounter >= lqAllocNumber +& lqMaxAllocate.U
373d97a1af7SXuan Hu  val sqCanAccept = sqCounter >= sqAllocNumber +& sqMaxAllocate.U
37410551d4eSYinan Xu  // It is possible that t3_update and enq are true at the same clock cycle.
37510551d4eSYinan Xu  // For example, if redirect.valid lasts more than one clock cycle,
376f3a9fb05SAnzo  // after the last redirect, new instructions may enter but previously redirect has not been resolved (updated according to the cancel count from LSQ).
37710551d4eSYinan Xu  // To solve the issue easily, we block enqueue when t3_update, which is RegNext(t2_update).
37810551d4eSYinan Xu  io.enq.canAccept := RegNext(ldCanAccept && sqCanAccept && !t2_update)
3799398e65aSAnzooooo  val lqOffset = Wire(Vec(io.enq.resp.length, UInt(lqPtr.value.getWidth.W)))
3809398e65aSAnzooooo  val sqOffset = Wire(Vec(io.enq.resp.length, UInt(sqPtr.value.getWidth.W)))
38110551d4eSYinan Xu  for ((resp, i) <- io.enq.resp.zipWithIndex) {
382b4d41c12Sxiaofeibao    lqOffset(i) := loadFlowPopCount(i)
38310551d4eSYinan Xu    resp.lqIdx := lqPtr + lqOffset(i)
384b4d41c12Sxiaofeibao    sqOffset(i) := storeFlowPopCount(i)
38510551d4eSYinan Xu    resp.sqIdx := sqPtr + sqOffset(i)
38610551d4eSYinan Xu  }
38710551d4eSYinan Xu
388f3a9fb05SAnzo  io.enqLsq.needAlloc := RegNext(io.enq.needAlloc)
389b4d41c12Sxiaofeibao  io.enqLsq.iqAccept := RegNext(io.enq.iqAccept)
39010551d4eSYinan Xu  io.enqLsq.req.zip(io.enq.req).zip(io.enq.resp).foreach{ case ((toLsq, enq), resp) =>
391f3a9fb05SAnzo    val do_enq = enq.valid && !io.redirect.valid && io.enq.canAccept
39210551d4eSYinan Xu    toLsq.valid := RegNext(do_enq)
39310551d4eSYinan Xu    toLsq.bits := RegEnable(enq.bits, do_enq)
39410551d4eSYinan Xu    toLsq.bits.lqIdx := RegEnable(resp.lqIdx, do_enq)
39510551d4eSYinan Xu    toLsq.bits.sqIdx := RegEnable(resp.sqIdx, do_enq)
39610551d4eSYinan Xu  }
39710551d4eSYinan Xu
39810551d4eSYinan Xu}