xref: /XiangShan/src/main/scala/xiangshan/mem/lsqueue/LSQWrapper.scala (revision d0de7e4a4bcd4633260dda99dfedc2a5e543b8b4)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17c7658a75SYinan Xupackage xiangshan.mem
18c7658a75SYinan Xu
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
20c7658a75SYinan Xuimport chisel3._
21c7658a75SYinan Xuimport chisel3.util._
22c7658a75SYinan Xuimport utils._
233c02ee8fSwakafaimport utility._
24c7658a75SYinan Xuimport xiangshan._
25c7658a75SYinan Xuimport xiangshan.cache._
266d5ddbceSLemoverimport xiangshan.cache.{DCacheWordIO, DCacheLineIO, MemoryOpConstants}
27185e6164SHaoyuan Fengimport xiangshan.cache.mmu.{TlbRequestIO, TlbHintIO}
28c7658a75SYinan Xuimport xiangshan.mem._
299aca92b9SYinan Xuimport xiangshan.backend.rob.RobLsqIO
30c7658a75SYinan Xu
312225d46eSJiawei Linclass ExceptionAddrIO(implicit p: Parameters) extends XSBundle {
32c7658a75SYinan Xu  val isStore = Input(Bool())
33c7658a75SYinan Xu  val vaddr = Output(UInt(VAddrBits.W))
34*d0de7e4aSpeixiaokun  val gpaddr = Output(UInt(GPAddrBits.W))
35c7658a75SYinan Xu}
36c7658a75SYinan Xu
372225d46eSJiawei Linclass FwdEntry extends Bundle {
383db2cf75SWilliam Wang  val validFast = Bool() // validFast is generated the same cycle with query
393db2cf75SWilliam Wang  val valid = Bool() // valid is generated 1 cycle after query request
403db2cf75SWilliam Wang  val data = UInt(8.W) // data is generated 1 cycle after query request
41a8179b86SWilliam Wang}
42a8179b86SWilliam Wang
43c7658a75SYinan Xu// inflight miss block reqs
442225d46eSJiawei Linclass InflightBlockInfo(implicit p: Parameters) extends XSBundle {
45c7658a75SYinan Xu  val block_addr = UInt(PAddrBits.W)
46c7658a75SYinan Xu  val valid = Bool()
47c7658a75SYinan Xu}
48c7658a75SYinan Xu
492225d46eSJiawei Linclass LsqEnqIO(implicit p: Parameters) extends XSBundle {
5008fafef0SYinan Xu  val canAccept = Output(Bool())
517057cff8SYinan Xu  val needAlloc = Vec(exuParameters.LsExuCnt, Input(UInt(2.W)))
527057cff8SYinan Xu  val req       = Vec(exuParameters.LsExuCnt, Flipped(ValidIO(new MicroOp)))
537057cff8SYinan Xu  val resp      = Vec(exuParameters.LsExuCnt, Output(new LSIdx))
5408fafef0SYinan Xu}
55780ade3fSYinan Xu
56780ade3fSYinan Xu// Load / Store Queue Wrapper for XiangShan Out of Order LSU
57e4f69d78Ssfencevmaclass LsqWrapper(implicit p: Parameters) extends XSModule with HasDCacheParameters with HasPerfEvents {
58780ade3fSYinan Xu  val io = IO(new Bundle() {
59f57f7f2aSYangyu Chen    val hartId = Input(UInt(hartIdLen.W))
602d7c7105SYinan Xu    val brqRedirect = Flipped(ValidIO(new Redirect))
61e4f69d78Ssfencevma    val enq = new LsqEnqIO
62e4f69d78Ssfencevma    val ldu = new Bundle() {
6314a67055Ssfencevma        val stld_nuke_query = Vec(LoadPipelineWidth, Flipped(new LoadNukeQueryIO)) // from load_s2
6414a67055Ssfencevma        val ldld_nuke_query = Vec(LoadPipelineWidth, Flipped(new LoadNukeQueryIO)) // from load_s2
6514a67055Ssfencevma        val ldin = Vec(LoadPipelineWidth, Flipped(Decoupled(new LqWriteBundle))) // from load_s3
66e4f69d78Ssfencevma    }
67e4f69d78Ssfencevma    val sta = new Bundle() {
68e4f69d78Ssfencevma      val storeMaskIn = Vec(StorePipelineWidth, Flipped(Valid(new StoreMaskBundle))) // from store_s0, store mask, send to sq from rs
69e4f69d78Ssfencevma      val storeAddrIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle))) // from store_s1
70e4f69d78Ssfencevma      val storeAddrInRe = Vec(StorePipelineWidth, Input(new LsPipelineBundle())) // from store_s2
71e4f69d78Ssfencevma    }
72e4f69d78Ssfencevma    val std = new Bundle() {
73e4f69d78Ssfencevma      val storeDataIn = Vec(StorePipelineWidth, Flipped(Valid(new ExuOutput))) // from store_s0, store data, send to sq from rs
74e4f69d78Ssfencevma    }
7514a67055Ssfencevma    val ldout = Vec(LoadPipelineWidth, DecoupledIO(new ExuOutput))
7614a67055Ssfencevma    val ld_raw_data = Vec(LoadPipelineWidth, Output(new LoadDataFromLQBundle))
77e4f69d78Ssfencevma    val replay = Vec(LoadPipelineWidth, Decoupled(new LsPipelineBundle))
780d32f713Shappy-lx    val sbuffer = Vec(EnsbufferWidth, Decoupled(new DCacheWordReqWithVaddrAndPfFlag))
791b7adedcSWilliam Wang    val forward = Vec(LoadPipelineWidth, Flipped(new PipeLoadForwardQueryIO))
809aca92b9SYinan Xu    val rob = Flipped(new RobLsqIO)
81cd2ff98bShappy-lx    val nuke_rollback = Output(Valid(new Redirect))
82cd2ff98bShappy-lx    val nack_rollback = Output(Valid(new Redirect))
83e4f69d78Ssfencevma    val release = Flipped(Valid(new Release))
84692e2fafSHuijin Li   // val refill = Flipped(Valid(new Refill))
859444e131Ssfencevma    val tl_d_channel  = Input(new DcacheToLduForwardIO)
86e4f69d78Ssfencevma    val uncacheOutstanding = Input(Bool())
876786cfb7SWilliam Wang    val uncache = new UncacheWordIO
88e4f69d78Ssfencevma    val mmioStout = DecoupledIO(new ExuOutput) // writeback uncached store
89e4f69d78Ssfencevma    val sqEmpty = Output(Bool())
9014a67055Ssfencevma    val lq_rep_full = Output(Bool())
91edd6ddbcSwakafa    val sqFull = Output(Bool())
92edd6ddbcSwakafa    val lqFull = Output(Bool())
9310551d4eSYinan Xu    val sqCancelCnt = Output(UInt(log2Up(StoreQueueSize+1).W))
94e4f69d78Ssfencevma    val lqCancelCnt = Output(UInt(log2Up(VirtualLoadQueueSize+1).W))
95e4f69d78Ssfencevma    val lqDeq = Output(UInt(log2Up(CommitWidth + 1).W))
9646f74b57SHaojin Tang    val sqDeq = Output(UInt(log2Ceil(EnsbufferWidth + 1).W))
97d2b20d1aSTang Haojin    val lqCanAccept = Output(Bool())
98d2b20d1aSTang Haojin    val sqCanAccept = Output(Bool())
99e4f69d78Ssfencevma    val exceptionAddr = new ExceptionAddrIO
100e4f69d78Ssfencevma    val issuePtrExt = Output(new SqPtr)
10114a67055Ssfencevma    val l2_hint = Input(Valid(new L2ToL1Hint()))
102185e6164SHaoyuan Feng    val tlb_hint = Flipped(new TlbHintIO)
1032fdb4d6aShappy-lx    val force_write = Output(Bool())
1040d32f713Shappy-lx    val lqEmpty = Output(Bool())
10560ebee38STang Haojin    val debugTopDown = new LoadQueueTopDownIO
106c7658a75SYinan Xu  })
107c7658a75SYinan Xu
108c7658a75SYinan Xu  val loadQueue = Module(new LoadQueue)
109c7658a75SYinan Xu  val storeQueue = Module(new StoreQueue)
110c7658a75SYinan Xu
1115668a921SJiawei Lin  storeQueue.io.hartId := io.hartId
11237225120Ssfencevma  storeQueue.io.uncacheOutstanding := io.uncacheOutstanding
1135668a921SJiawei Lin
114a760aeb0Shappy-lx
115a760aeb0Shappy-lx  dontTouch(loadQueue.io.tlbReplayDelayCycleCtrl)
1168a610956Ssfencevma  val tlbReplayDelayCycleCtrl = WireInit(VecInit(Seq(14.U(ReSelectLen.W), 0.U(ReSelectLen.W), 125.U(ReSelectLen.W), 0.U(ReSelectLen.W))))
117a760aeb0Shappy-lx  loadQueue.io.tlbReplayDelayCycleCtrl := tlbReplayDelayCycleCtrl
118a760aeb0Shappy-lx
11908fafef0SYinan Xu  // io.enq logic
12008fafef0SYinan Xu  // LSQ: send out canAccept when both load queue and store queue are ready
12108fafef0SYinan Xu  // Dispatch: send instructions to LSQ only when they are ready
12208fafef0SYinan Xu  io.enq.canAccept := loadQueue.io.enq.canAccept && storeQueue.io.enq.canAccept
123d2b20d1aSTang Haojin  io.lqCanAccept := loadQueue.io.enq.canAccept
124d2b20d1aSTang Haojin  io.sqCanAccept := storeQueue.io.enq.canAccept
12503f2ceceSYinan Xu  loadQueue.io.enq.sqCanAccept := storeQueue.io.enq.canAccept
12603f2ceceSYinan Xu  storeQueue.io.enq.lqCanAccept := loadQueue.io.enq.canAccept
1277057cff8SYinan Xu  for (i <- io.enq.req.indices) {
128049559e7SYinan Xu    loadQueue.io.enq.needAlloc(i)      := io.enq.needAlloc(i)(0)
129049559e7SYinan Xu    loadQueue.io.enq.req(i).valid      := io.enq.needAlloc(i)(0) && io.enq.req(i).valid
13008fafef0SYinan Xu    loadQueue.io.enq.req(i).bits       := io.enq.req(i).bits
1317057cff8SYinan Xu    loadQueue.io.enq.req(i).bits.sqIdx := storeQueue.io.enq.resp(i)
132780ade3fSYinan Xu
133049559e7SYinan Xu    storeQueue.io.enq.needAlloc(i)      := io.enq.needAlloc(i)(1)
134049559e7SYinan Xu    storeQueue.io.enq.req(i).valid      := io.enq.needAlloc(i)(1) && io.enq.req(i).valid
13508fafef0SYinan Xu    storeQueue.io.enq.req(i).bits       := io.enq.req(i).bits
1367057cff8SYinan Xu    storeQueue.io.enq.req(i).bits       := io.enq.req(i).bits
1377057cff8SYinan Xu    storeQueue.io.enq.req(i).bits.lqIdx := loadQueue.io.enq.resp(i)
138780ade3fSYinan Xu
13908fafef0SYinan Xu    io.enq.resp(i).lqIdx := loadQueue.io.enq.resp(i)
14008fafef0SYinan Xu    io.enq.resp(i).sqIdx := storeQueue.io.enq.resp(i)
14108fafef0SYinan Xu  }
14208fafef0SYinan Xu
143e4f69d78Ssfencevma  // store queue wiring
144e4f69d78Ssfencevma  storeQueue.io.brqRedirect <> io.brqRedirect
145e4f69d78Ssfencevma  storeQueue.io.storeAddrIn <> io.sta.storeAddrIn // from store_s1
146e4f69d78Ssfencevma  storeQueue.io.storeAddrInRe <> io.sta.storeAddrInRe // from store_s2
147e4f69d78Ssfencevma  storeQueue.io.storeDataIn <> io.std.storeDataIn // from store_s0
148e4f69d78Ssfencevma  storeQueue.io.storeMaskIn <> io.sta.storeMaskIn // from store_s0
149e4f69d78Ssfencevma  storeQueue.io.sbuffer     <> io.sbuffer
150e4f69d78Ssfencevma  storeQueue.io.mmioStout   <> io.mmioStout
151e4f69d78Ssfencevma  storeQueue.io.rob         <> io.rob
152e4f69d78Ssfencevma  storeQueue.io.exceptionAddr.isStore := DontCare
153e4f69d78Ssfencevma  storeQueue.io.sqCancelCnt <> io.sqCancelCnt
154e4f69d78Ssfencevma  storeQueue.io.sqDeq       <> io.sqDeq
155e4f69d78Ssfencevma  storeQueue.io.sqEmpty     <> io.sqEmpty
156e4f69d78Ssfencevma  storeQueue.io.sqFull      <> io.sqFull
157e4f69d78Ssfencevma  storeQueue.io.forward     <> io.forward // overlap forwardMask & forwardData, DO NOT CHANGE SEQUENCE
1582fdb4d6aShappy-lx  storeQueue.io.force_write <> io.force_write
159e4f69d78Ssfencevma
160e4f69d78Ssfencevma  /* <------- DANGEROUS: Don't change sequence here ! -------> */
161e4f69d78Ssfencevma
162c7658a75SYinan Xu  //  load queue wiring
163e4f69d78Ssfencevma  loadQueue.io.redirect            <> io.brqRedirect
164e4f69d78Ssfencevma  loadQueue.io.ldu                 <> io.ldu
16514a67055Ssfencevma  loadQueue.io.ldout               <> io.ldout
16614a67055Ssfencevma  loadQueue.io.ld_raw_data         <> io.ld_raw_data
1679aca92b9SYinan Xu  loadQueue.io.rob                 <> io.rob
168cd2ff98bShappy-lx  loadQueue.io.nuke_rollback       <> io.nuke_rollback
169cd2ff98bShappy-lx  loadQueue.io.nack_rollback       <> io.nack_rollback
170e4f69d78Ssfencevma  loadQueue.io.replay              <> io.replay
171692e2fafSHuijin Li // loadQueue.io.refill              <> io.refill
1729444e131Ssfencevma  loadQueue.io.tl_d_channel        <> io.tl_d_channel
17367682d05SWilliam Wang  loadQueue.io.release             <> io.release
174c7658a75SYinan Xu  loadQueue.io.exceptionAddr.isStore := DontCare
17510551d4eSYinan Xu  loadQueue.io.lqCancelCnt         <> io.lqCancelCnt
176e4f69d78Ssfencevma  loadQueue.io.sq.stAddrReadySqPtr <> storeQueue.io.stAddrReadySqPtr
177e4f69d78Ssfencevma  loadQueue.io.sq.stAddrReadyVec   <> storeQueue.io.stAddrReadyVec
178e4f69d78Ssfencevma  loadQueue.io.sq.stDataReadySqPtr <> storeQueue.io.stDataReadySqPtr
179e4f69d78Ssfencevma  loadQueue.io.sq.stDataReadyVec   <> storeQueue.io.stDataReadyVec
180e4f69d78Ssfencevma  loadQueue.io.sq.stIssuePtr       <> storeQueue.io.stIssuePtr
181e4f69d78Ssfencevma  loadQueue.io.sq.sqEmpty          <> storeQueue.io.sqEmpty
182e4f69d78Ssfencevma  loadQueue.io.sta.storeAddrIn     <> io.sta.storeAddrIn // store_s1
183e4f69d78Ssfencevma  loadQueue.io.std.storeDataIn     <> io.std.storeDataIn // store_s0
184e4f69d78Ssfencevma  loadQueue.io.lqFull              <> io.lqFull
18514a67055Ssfencevma  loadQueue.io.lq_rep_full         <> io.lq_rep_full
186e4f69d78Ssfencevma  loadQueue.io.lqDeq               <> io.lqDeq
18714a67055Ssfencevma  loadQueue.io.l2_hint             <> io.l2_hint
188185e6164SHaoyuan Feng  loadQueue.io.tlb_hint            <> io.tlb_hint
1890d32f713Shappy-lx  loadQueue.io.lqEmpty             <> io.lqEmpty
1902dcbb932SWilliam Wang
1918a33de1fSYinan Xu  // rob commits for lsq is delayed for two cycles, which causes the delayed update for deqPtr in lq/sq
1928a33de1fSYinan Xu  // s0: commit
1938a33de1fSYinan Xu  // s1:               exception find
1948a33de1fSYinan Xu  // s2:               exception triggered
1958a33de1fSYinan Xu  // s3: ptr updated & new address
1968a33de1fSYinan Xu  // address will be used at the next cycle after exception is triggered
1978a33de1fSYinan Xu  io.exceptionAddr.vaddr := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.vaddr, loadQueue.io.exceptionAddr.vaddr)
198*d0de7e4aSpeixiaokun  io.exceptionAddr.gpaddr := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.gpaddr, loadQueue.io.exceptionAddr.gpaddr)
199e4f69d78Ssfencevma  io.issuePtrExt := storeQueue.io.stAddrReadySqPtr
200c7658a75SYinan Xu
201c7658a75SYinan Xu  // naive uncache arbiter
202c7658a75SYinan Xu  val s_idle :: s_load :: s_store :: Nil = Enum(3)
20310aac6e7SWilliam Wang  val pendingstate = RegInit(s_idle)
204c7658a75SYinan Xu
20510aac6e7SWilliam Wang  switch(pendingstate){
206c7658a75SYinan Xu    is(s_idle){
207ce9ef727Ssfencevma      when(io.uncache.req.fire){
20837225120Ssfencevma        pendingstate := Mux(loadQueue.io.uncache.req.valid, s_load,
20937225120Ssfencevma                          Mux(io.uncacheOutstanding, s_idle, s_store))
210c7658a75SYinan Xu      }
211c7658a75SYinan Xu    }
212c7658a75SYinan Xu    is(s_load){
213935edac4STang Haojin      when(io.uncache.resp.fire){
21410aac6e7SWilliam Wang        pendingstate := s_idle
215c7658a75SYinan Xu      }
216c7658a75SYinan Xu    }
217c7658a75SYinan Xu    is(s_store){
218935edac4STang Haojin      when(io.uncache.resp.fire){
21910aac6e7SWilliam Wang        pendingstate := s_idle
220c7658a75SYinan Xu      }
221c7658a75SYinan Xu    }
222c7658a75SYinan Xu  }
223c7658a75SYinan Xu
224c7658a75SYinan Xu  loadQueue.io.uncache := DontCare
225c7658a75SYinan Xu  storeQueue.io.uncache := DontCare
226935edac4STang Haojin  loadQueue.io.uncache.req.ready := false.B
227935edac4STang Haojin  storeQueue.io.uncache.req.ready := false.B
228c7658a75SYinan Xu  loadQueue.io.uncache.resp.valid := false.B
229c7658a75SYinan Xu  storeQueue.io.uncache.resp.valid := false.B
230c7658a75SYinan Xu  when(loadQueue.io.uncache.req.valid){
231c7658a75SYinan Xu    io.uncache.req <> loadQueue.io.uncache.req
232c7658a75SYinan Xu  }.otherwise{
233c7658a75SYinan Xu    io.uncache.req <> storeQueue.io.uncache.req
234c7658a75SYinan Xu  }
23537225120Ssfencevma  when (io.uncacheOutstanding) {
23637225120Ssfencevma    io.uncache.resp <> loadQueue.io.uncache.resp
23737225120Ssfencevma  } .otherwise {
23810aac6e7SWilliam Wang    when(pendingstate === s_load){
239c7658a75SYinan Xu      io.uncache.resp <> loadQueue.io.uncache.resp
240c7658a75SYinan Xu    }.otherwise{
241c7658a75SYinan Xu      io.uncache.resp <> storeQueue.io.uncache.resp
242c7658a75SYinan Xu    }
24337225120Ssfencevma  }
24437225120Ssfencevma
24560ebee38STang Haojin  loadQueue.io.debugTopDown <> io.debugTopDown
246c7658a75SYinan Xu
247c7658a75SYinan Xu  assert(!(loadQueue.io.uncache.req.valid && storeQueue.io.uncache.req.valid))
248c7658a75SYinan Xu  assert(!(loadQueue.io.uncache.resp.valid && storeQueue.io.uncache.resp.valid))
24937225120Ssfencevma  when (!io.uncacheOutstanding) {
25010aac6e7SWilliam Wang    assert(!((loadQueue.io.uncache.resp.valid || storeQueue.io.uncache.resp.valid) && pendingstate === s_idle))
25137225120Ssfencevma  }
252c7658a75SYinan Xu
253cd365d4cSrvcoresjw
2541ca0e4f3SYinan Xu  val perfEvents = Seq(loadQueue, storeQueue).flatMap(_.getPerfEvents)
2551ca0e4f3SYinan Xu  generatePerfEvent()
256c7658a75SYinan Xu}
25710551d4eSYinan Xu
25810551d4eSYinan Xuclass LsqEnqCtrl(implicit p: Parameters) extends XSModule {
25910551d4eSYinan Xu  val io = IO(new Bundle {
26010551d4eSYinan Xu    val redirect = Flipped(ValidIO(new Redirect))
26110551d4eSYinan Xu    // to dispatch
26210551d4eSYinan Xu    val enq = new LsqEnqIO
263e4f69d78Ssfencevma    // from `memBlock.io.lqDeq
26410551d4eSYinan Xu    val lcommit = Input(UInt(log2Up(CommitWidth + 1).W))
26546f74b57SHaojin Tang    // from `memBlock.io.sqDeq`
26646f74b57SHaojin Tang    val scommit = Input(UInt(log2Ceil(EnsbufferWidth + 1).W))
26710551d4eSYinan Xu    // from/tp lsq
268e4f69d78Ssfencevma    val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W))
26910551d4eSYinan Xu    val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W))
27010551d4eSYinan Xu    val enqLsq = Flipped(new LsqEnqIO)
27110551d4eSYinan Xu  })
27210551d4eSYinan Xu
27310551d4eSYinan Xu  val lqPtr = RegInit(0.U.asTypeOf(new LqPtr))
27410551d4eSYinan Xu  val sqPtr = RegInit(0.U.asTypeOf(new SqPtr))
275e4f69d78Ssfencevma  val lqCounter = RegInit(VirtualLoadQueueSize.U(log2Up(VirtualLoadQueueSize + 1).W))
27610551d4eSYinan Xu  val sqCounter = RegInit(StoreQueueSize.U(log2Up(StoreQueueSize + 1).W))
27710551d4eSYinan Xu  val canAccept = RegInit(false.B)
27810551d4eSYinan Xu
27910551d4eSYinan Xu  val loadEnqNumber = PopCount(io.enq.req.zip(io.enq.needAlloc).map(x => x._1.valid && x._2(0)))
28010551d4eSYinan Xu  val storeEnqNumber = PopCount(io.enq.req.zip(io.enq.needAlloc).map(x => x._1.valid && x._2(1)))
28110551d4eSYinan Xu
28210551d4eSYinan Xu  // How to update ptr and counter:
28310551d4eSYinan Xu  // (1) by default, updated according to enq/commit
28410551d4eSYinan Xu  // (2) when redirect and dispatch queue is empty, update according to lsq
28510551d4eSYinan Xu  val t1_redirect = RegNext(io.redirect.valid)
28610551d4eSYinan Xu  val t2_redirect = RegNext(t1_redirect)
28710551d4eSYinan Xu  val t2_update = t2_redirect && !VecInit(io.enq.needAlloc.map(_.orR)).asUInt.orR
28810551d4eSYinan Xu  val t3_update = RegNext(t2_update)
28910551d4eSYinan Xu  val t3_lqCancelCnt = RegNext(io.lqCancelCnt)
29010551d4eSYinan Xu  val t3_sqCancelCnt = RegNext(io.sqCancelCnt)
29110551d4eSYinan Xu  when (t3_update) {
29210551d4eSYinan Xu    lqPtr := lqPtr - t3_lqCancelCnt
29310551d4eSYinan Xu    lqCounter := lqCounter + io.lcommit + t3_lqCancelCnt
29410551d4eSYinan Xu    sqPtr := sqPtr - t3_sqCancelCnt
29510551d4eSYinan Xu    sqCounter := sqCounter + io.scommit + t3_sqCancelCnt
29610551d4eSYinan Xu  }.elsewhen (!io.redirect.valid && io.enq.canAccept) {
29710551d4eSYinan Xu    lqPtr := lqPtr + loadEnqNumber
29810551d4eSYinan Xu    lqCounter := lqCounter + io.lcommit - loadEnqNumber
29910551d4eSYinan Xu    sqPtr := sqPtr + storeEnqNumber
30010551d4eSYinan Xu    sqCounter := sqCounter + io.scommit - storeEnqNumber
30110551d4eSYinan Xu  }.otherwise {
30210551d4eSYinan Xu    lqCounter := lqCounter + io.lcommit
30310551d4eSYinan Xu    sqCounter := sqCounter + io.scommit
30410551d4eSYinan Xu  }
30510551d4eSYinan Xu
30610551d4eSYinan Xu
30710551d4eSYinan Xu  val maxAllocate = Seq(exuParameters.LduCnt, exuParameters.StuCnt).max
30810551d4eSYinan Xu  val ldCanAccept = lqCounter >= loadEnqNumber +& maxAllocate.U
30910551d4eSYinan Xu  val sqCanAccept = sqCounter >= storeEnqNumber +& maxAllocate.U
31010551d4eSYinan Xu  // It is possible that t3_update and enq are true at the same clock cycle.
31110551d4eSYinan Xu  // For example, if redirect.valid lasts more than one clock cycle,
31210551d4eSYinan Xu  // after the last redirect, new instructions may enter but previously redirect
31310551d4eSYinan Xu  // has not been resolved (updated according to the cancel count from LSQ).
31410551d4eSYinan Xu  // To solve the issue easily, we block enqueue when t3_update, which is RegNext(t2_update).
31510551d4eSYinan Xu  io.enq.canAccept := RegNext(ldCanAccept && sqCanAccept && !t2_update)
31610551d4eSYinan Xu  val lqOffset = Wire(Vec(io.enq.resp.length, UInt(log2Up(maxAllocate + 1).W)))
31710551d4eSYinan Xu  val sqOffset = Wire(Vec(io.enq.resp.length, UInt(log2Up(maxAllocate + 1).W)))
31810551d4eSYinan Xu  for ((resp, i) <- io.enq.resp.zipWithIndex) {
31910551d4eSYinan Xu    lqOffset(i) := PopCount(io.enq.needAlloc.take(i).map(a => a(0)))
32010551d4eSYinan Xu    resp.lqIdx := lqPtr + lqOffset(i)
32110551d4eSYinan Xu    sqOffset(i) := PopCount(io.enq.needAlloc.take(i).map(a => a(1)))
32210551d4eSYinan Xu    resp.sqIdx := sqPtr + sqOffset(i)
32310551d4eSYinan Xu  }
32410551d4eSYinan Xu
32510551d4eSYinan Xu  io.enqLsq.needAlloc := RegNext(io.enq.needAlloc)
32610551d4eSYinan Xu  io.enqLsq.req.zip(io.enq.req).zip(io.enq.resp).foreach{ case ((toLsq, enq), resp) =>
32710551d4eSYinan Xu    val do_enq = enq.valid && !io.redirect.valid && io.enq.canAccept
32810551d4eSYinan Xu    toLsq.valid := RegNext(do_enq)
32910551d4eSYinan Xu    toLsq.bits := RegEnable(enq.bits, do_enq)
33010551d4eSYinan Xu    toLsq.bits.lqIdx := RegEnable(resp.lqIdx, do_enq)
33110551d4eSYinan Xu    toLsq.bits.sqIdx := RegEnable(resp.sqIdx, do_enq)
33210551d4eSYinan Xu  }
33310551d4eSYinan Xu
33410551d4eSYinan Xu}