xref: /XiangShan/src/main/scala/xiangshan/mem/lsqueue/LSQWrapper.scala (revision ca2f90a69ce970d90edc8b017b309154608dfe8c)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17c7658a75SYinan Xupackage xiangshan.mem
18c7658a75SYinan Xu
192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
20c7658a75SYinan Xuimport chisel3._
21c7658a75SYinan Xuimport chisel3.util._
22c7658a75SYinan Xuimport utils._
23c7658a75SYinan Xuimport xiangshan._
24c7658a75SYinan Xuimport xiangshan.cache._
256d5ddbceSLemoverimport xiangshan.cache.{DCacheWordIO, DCacheLineIO, MemoryOpConstants}
266d5ddbceSLemoverimport xiangshan.cache.mmu.{TlbRequestIO}
27c7658a75SYinan Xuimport xiangshan.mem._
289aca92b9SYinan Xuimport xiangshan.backend.rob.RobLsqIO
29c7658a75SYinan Xu
302225d46eSJiawei Linclass ExceptionAddrIO(implicit p: Parameters) extends XSBundle {
31c7658a75SYinan Xu  val lsIdx = Input(new LSIdx)
32c7658a75SYinan Xu  val isStore = Input(Bool())
33c7658a75SYinan Xu  val vaddr = Output(UInt(VAddrBits.W))
34c7658a75SYinan Xu}
35c7658a75SYinan Xu
362225d46eSJiawei Linclass FwdEntry extends Bundle {
373db2cf75SWilliam Wang  val validFast = Bool() // validFast is generated the same cycle with query
383db2cf75SWilliam Wang  val valid = Bool() // valid is generated 1 cycle after query request
393db2cf75SWilliam Wang  val data = UInt(8.W) // data is generated 1 cycle after query request
40a8179b86SWilliam Wang}
41a8179b86SWilliam Wang
42c7658a75SYinan Xu// inflight miss block reqs
432225d46eSJiawei Linclass InflightBlockInfo(implicit p: Parameters) extends XSBundle {
44c7658a75SYinan Xu  val block_addr = UInt(PAddrBits.W)
45c7658a75SYinan Xu  val valid = Bool()
46c7658a75SYinan Xu}
47c7658a75SYinan Xu
482225d46eSJiawei Linclass LsqEnqIO(implicit p: Parameters) extends XSBundle {
4908fafef0SYinan Xu  val canAccept = Output(Bool())
507057cff8SYinan Xu  val needAlloc = Vec(exuParameters.LsExuCnt, Input(UInt(2.W)))
517057cff8SYinan Xu  val req = Vec(exuParameters.LsExuCnt, Flipped(ValidIO(new MicroOp)))
527057cff8SYinan Xu  val resp = Vec(exuParameters.LsExuCnt, Output(new LSIdx))
5308fafef0SYinan Xu}
54780ade3fSYinan Xu
55780ade3fSYinan Xu// Load / Store Queue Wrapper for XiangShan Out of Order LSU
562225d46eSJiawei Linclass LsqWrappper(implicit p: Parameters) extends XSModule with HasDCacheParameters {
57780ade3fSYinan Xu  val io = IO(new Bundle() {
58780ade3fSYinan Xu    val enq = new LsqEnqIO
592d7c7105SYinan Xu    val brqRedirect = Flipped(ValidIO(new Redirect))
60c7658a75SYinan Xu    val loadIn = Vec(LoadPipelineWidth, Flipped(Valid(new LsPipelineBundle)))
61c7658a75SYinan Xu    val storeIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle)))
62*ca2f90a6SLemover    val storeInRe = Vec(StorePipelineWidth, Input(new LsPipelineBundle()))
631b7adedcSWilliam Wang    val storeDataIn = Vec(StorePipelineWidth, Flipped(Valid(new StoreDataBundle))) // store data, send to sq from rs
645830ba4fSWilliam Wang    val loadDataForwarded = Vec(LoadPipelineWidth, Input(Bool()))
65bce7d861SWilliam Wang    val needReplayFromRS = Vec(LoadPipelineWidth, Input(Bool()))
661f0e2dc7SJiawei Lin    val sbuffer = Vec(StorePipelineWidth, Decoupled(new DCacheWordReqWithVaddr))
67c5c06e78SWilliam Wang    val ldout = Vec(2, DecoupledIO(new ExuOutput)) // writeback int load
68478b655cSWilliam Wang    val mmioStout = DecoupledIO(new ExuOutput) // writeback uncached store
691b7adedcSWilliam Wang    val forward = Vec(LoadPipelineWidth, Flipped(new PipeLoadForwardQueryIO))
7067682d05SWilliam Wang    val loadViolationQuery = Vec(LoadPipelineWidth, Flipped(new LoadViolationQueryIO))
719aca92b9SYinan Xu    val rob = Flipped(new RobLsqIO)
72c7658a75SYinan Xu    val rollback = Output(Valid(new Redirect))
73d21b1759SYinan Xu    val dcache = Flipped(ValidIO(new Refill))
7467682d05SWilliam Wang    val release = Flipped(ValidIO(new Release))
75c7658a75SYinan Xu    val uncache = new DCacheWordIO
76c7658a75SYinan Xu    val exceptionAddr = new ExceptionAddrIO
772dcbb932SWilliam Wang    val sqempty = Output(Bool())
782b8b2e7aSWilliam Wang    val issuePtrExt = Output(new SqPtr)
79edd6ddbcSwakafa    val sqFull = Output(Bool())
80edd6ddbcSwakafa    val lqFull = Output(Bool())
81c7658a75SYinan Xu  })
82c7658a75SYinan Xu
83c7658a75SYinan Xu  val loadQueue = Module(new LoadQueue)
84c7658a75SYinan Xu  val storeQueue = Module(new StoreQueue)
85c7658a75SYinan Xu
8608fafef0SYinan Xu  // io.enq logic
8708fafef0SYinan Xu  // LSQ: send out canAccept when both load queue and store queue are ready
8808fafef0SYinan Xu  // Dispatch: send instructions to LSQ only when they are ready
8908fafef0SYinan Xu  io.enq.canAccept := loadQueue.io.enq.canAccept && storeQueue.io.enq.canAccept
9003f2ceceSYinan Xu  loadQueue.io.enq.sqCanAccept := storeQueue.io.enq.canAccept
9103f2ceceSYinan Xu  storeQueue.io.enq.lqCanAccept := loadQueue.io.enq.canAccept
927057cff8SYinan Xu  for (i <- io.enq.req.indices) {
93049559e7SYinan Xu    loadQueue.io.enq.needAlloc(i)      := io.enq.needAlloc(i)(0)
94049559e7SYinan Xu    loadQueue.io.enq.req(i).valid      := io.enq.needAlloc(i)(0) && io.enq.req(i).valid
9508fafef0SYinan Xu    loadQueue.io.enq.req(i).bits       := io.enq.req(i).bits
967057cff8SYinan Xu    loadQueue.io.enq.req(i).bits.sqIdx := storeQueue.io.enq.resp(i)
97780ade3fSYinan Xu
98049559e7SYinan Xu    storeQueue.io.enq.needAlloc(i)      := io.enq.needAlloc(i)(1)
99049559e7SYinan Xu    storeQueue.io.enq.req(i).valid      := io.enq.needAlloc(i)(1) && io.enq.req(i).valid
10008fafef0SYinan Xu    storeQueue.io.enq.req(i).bits       := io.enq.req(i).bits
1017057cff8SYinan Xu    storeQueue.io.enq.req(i).bits       := io.enq.req(i).bits
1027057cff8SYinan Xu    storeQueue.io.enq.req(i).bits.lqIdx := loadQueue.io.enq.resp(i)
103780ade3fSYinan Xu
10408fafef0SYinan Xu    io.enq.resp(i).lqIdx := loadQueue.io.enq.resp(i)
10508fafef0SYinan Xu    io.enq.resp(i).sqIdx := storeQueue.io.enq.resp(i)
10608fafef0SYinan Xu  }
10708fafef0SYinan Xu
108c7658a75SYinan Xu  // load queue wiring
109c7658a75SYinan Xu  loadQueue.io.brqRedirect <> io.brqRedirect
110c7658a75SYinan Xu  loadQueue.io.loadIn <> io.loadIn
111c7658a75SYinan Xu  loadQueue.io.storeIn <> io.storeIn
1125830ba4fSWilliam Wang  loadQueue.io.loadDataForwarded <> io.loadDataForwarded
113bce7d861SWilliam Wang  loadQueue.io.needReplayFromRS <> io.needReplayFromRS
114c7658a75SYinan Xu  loadQueue.io.ldout <> io.ldout
1159aca92b9SYinan Xu  loadQueue.io.rob <> io.rob
116c7658a75SYinan Xu  loadQueue.io.rollback <> io.rollback
117c7658a75SYinan Xu  loadQueue.io.dcache <> io.dcache
11867682d05SWilliam Wang  loadQueue.io.release <> io.release
119c7658a75SYinan Xu  loadQueue.io.exceptionAddr.lsIdx := io.exceptionAddr.lsIdx
120c7658a75SYinan Xu  loadQueue.io.exceptionAddr.isStore := DontCare
121c7658a75SYinan Xu
122c7658a75SYinan Xu  // store queue wiring
123c7658a75SYinan Xu  // storeQueue.io <> DontCare
124c7658a75SYinan Xu  storeQueue.io.brqRedirect <> io.brqRedirect
125c7658a75SYinan Xu  storeQueue.io.storeIn <> io.storeIn
126*ca2f90a6SLemover  storeQueue.io.storeInRe <> io.storeInRe
1271b7adedcSWilliam Wang  storeQueue.io.storeDataIn <> io.storeDataIn
128c7658a75SYinan Xu  storeQueue.io.sbuffer <> io.sbuffer
129478b655cSWilliam Wang  storeQueue.io.mmioStout <> io.mmioStout
1309aca92b9SYinan Xu  storeQueue.io.rob <> io.rob
131c7658a75SYinan Xu  storeQueue.io.exceptionAddr.lsIdx := io.exceptionAddr.lsIdx
132c7658a75SYinan Xu  storeQueue.io.exceptionAddr.isStore := DontCare
1332b8b2e7aSWilliam Wang  storeQueue.io.issuePtrExt <> io.issuePtrExt
134c7658a75SYinan Xu
1359eb258c3SYinan Xu  loadQueue.io.load_s1 <> io.forward
136c7658a75SYinan Xu  storeQueue.io.forward <> io.forward // overlap forwardMask & forwardData, DO NOT CHANGE SEQUENCE
137c7658a75SYinan Xu
13867682d05SWilliam Wang  loadQueue.io.loadViolationQuery <> io.loadViolationQuery
13967682d05SWilliam Wang
1402dcbb932SWilliam Wang  storeQueue.io.sqempty <> io.sqempty
1412dcbb932SWilliam Wang
142c7658a75SYinan Xu  io.exceptionAddr.vaddr := Mux(io.exceptionAddr.isStore, storeQueue.io.exceptionAddr.vaddr, loadQueue.io.exceptionAddr.vaddr)
143c7658a75SYinan Xu
144c7658a75SYinan Xu  // naive uncache arbiter
145c7658a75SYinan Xu  val s_idle :: s_load :: s_store :: Nil = Enum(3)
14610aac6e7SWilliam Wang  val pendingstate = RegInit(s_idle)
147c7658a75SYinan Xu
14810aac6e7SWilliam Wang  switch(pendingstate){
149c7658a75SYinan Xu    is(s_idle){
150c7658a75SYinan Xu      when(io.uncache.req.fire()){
15110aac6e7SWilliam Wang        pendingstate := Mux(loadQueue.io.uncache.req.valid, s_load, s_store)
152c7658a75SYinan Xu      }
153c7658a75SYinan Xu    }
154c7658a75SYinan Xu    is(s_load){
155c7658a75SYinan Xu      when(io.uncache.resp.fire()){
15610aac6e7SWilliam Wang        pendingstate := s_idle
157c7658a75SYinan Xu      }
158c7658a75SYinan Xu    }
159c7658a75SYinan Xu    is(s_store){
160c7658a75SYinan Xu      when(io.uncache.resp.fire()){
16110aac6e7SWilliam Wang        pendingstate := s_idle
162c7658a75SYinan Xu      }
163c7658a75SYinan Xu    }
164c7658a75SYinan Xu  }
165c7658a75SYinan Xu
166c7658a75SYinan Xu  loadQueue.io.uncache := DontCare
167c7658a75SYinan Xu  storeQueue.io.uncache := DontCare
168c7658a75SYinan Xu  loadQueue.io.uncache.resp.valid := false.B
169c7658a75SYinan Xu  storeQueue.io.uncache.resp.valid := false.B
170c7658a75SYinan Xu  when(loadQueue.io.uncache.req.valid){
171c7658a75SYinan Xu    io.uncache.req <> loadQueue.io.uncache.req
172c7658a75SYinan Xu  }.otherwise{
173c7658a75SYinan Xu    io.uncache.req <> storeQueue.io.uncache.req
174c7658a75SYinan Xu  }
17510aac6e7SWilliam Wang  when(pendingstate === s_load){
176c7658a75SYinan Xu    io.uncache.resp <> loadQueue.io.uncache.resp
177c7658a75SYinan Xu  }.otherwise{
178c7658a75SYinan Xu    io.uncache.resp <> storeQueue.io.uncache.resp
179c7658a75SYinan Xu  }
180c7658a75SYinan Xu
181c7658a75SYinan Xu  assert(!(loadQueue.io.uncache.req.valid && storeQueue.io.uncache.req.valid))
182c7658a75SYinan Xu  assert(!(loadQueue.io.uncache.resp.valid && storeQueue.io.uncache.resp.valid))
18310aac6e7SWilliam Wang  assert(!((loadQueue.io.uncache.resp.valid || storeQueue.io.uncache.resp.valid) && pendingstate === s_idle))
184c7658a75SYinan Xu
185edd6ddbcSwakafa  io.lqFull := loadQueue.io.lqFull
186edd6ddbcSwakafa  io.sqFull := storeQueue.io.sqFull
187cd365d4cSrvcoresjw
188cd365d4cSrvcoresjw  val ldq_perf = loadQueue.perfEvents.map(_._1).zip(loadQueue.perfinfo.perfEvents.perf_events)
189cd365d4cSrvcoresjw  val stq_perf = storeQueue.perfEvents.map(_._1).zip(storeQueue.perfinfo.perfEvents.perf_events)
190cd365d4cSrvcoresjw  val perfEvents = ldq_perf ++ stq_perf
191cd365d4cSrvcoresjw  val perf_list = storeQueue.perfinfo.perfEvents.perf_events ++ loadQueue.perfinfo.perfEvents.perf_events
192cd365d4cSrvcoresjw  val perfinfo = IO(new Bundle(){
193cd365d4cSrvcoresjw    val perfEvents = Output(new PerfEventsBundle(perf_list.length))
194cd365d4cSrvcoresjw  })
195cd365d4cSrvcoresjw  perfinfo.perfEvents.perf_events := perf_list
196c7658a75SYinan Xu}
197