1*c6d43980SLemover/*************************************************************************************** 2*c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3*c6d43980SLemover* 4*c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 5*c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 6*c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 7*c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 8*c6d43980SLemover* 9*c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 10*c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 11*c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 12*c6d43980SLemover* 13*c6d43980SLemover* See the Mulan PSL v2 for more details. 14*c6d43980SLemover***************************************************************************************/ 15*c6d43980SLemover 16c7658a75SYinan Xupackage xiangshan.mem 17c7658a75SYinan Xu 182225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 19c7658a75SYinan Xuimport chisel3._ 20c7658a75SYinan Xuimport chisel3.util._ 21c7658a75SYinan Xuimport utils._ 22c7658a75SYinan Xuimport xiangshan._ 23c7658a75SYinan Xuimport xiangshan.cache._ 24c7658a75SYinan Xuimport xiangshan.cache.{DCacheWordIO, DCacheLineIO, TlbRequestIO, MemoryOpConstants} 25c7658a75SYinan Xuimport xiangshan.mem._ 2610aac6e7SWilliam Wangimport xiangshan.backend.roq.RoqLsqIO 27c7658a75SYinan Xu 282225d46eSJiawei Linclass ExceptionAddrIO(implicit p: Parameters) extends XSBundle { 29c7658a75SYinan Xu val lsIdx = Input(new LSIdx) 30c7658a75SYinan Xu val isStore = Input(Bool()) 31c7658a75SYinan Xu val vaddr = Output(UInt(VAddrBits.W)) 32c7658a75SYinan Xu} 33c7658a75SYinan Xu 342225d46eSJiawei Linclass FwdEntry extends Bundle { 35b5b78226SWilliam Wang val valid = Bool() 36b5b78226SWilliam Wang val data = UInt(8.W) 37a8179b86SWilliam Wang} 38a8179b86SWilliam Wang 39c7658a75SYinan Xu// inflight miss block reqs 402225d46eSJiawei Linclass InflightBlockInfo(implicit p: Parameters) extends XSBundle { 41c7658a75SYinan Xu val block_addr = UInt(PAddrBits.W) 42c7658a75SYinan Xu val valid = Bool() 43c7658a75SYinan Xu} 44c7658a75SYinan Xu 452225d46eSJiawei Linclass LsqEnqIO(implicit p: Parameters) extends XSBundle { 4608fafef0SYinan Xu val canAccept = Output(Bool()) 47049559e7SYinan Xu val needAlloc = Vec(RenameWidth, Input(UInt(2.W))) 4808fafef0SYinan Xu val req = Vec(RenameWidth, Flipped(ValidIO(new MicroOp))) 4908fafef0SYinan Xu val resp = Vec(RenameWidth, Output(new LSIdx)) 5008fafef0SYinan Xu} 51780ade3fSYinan Xu 52780ade3fSYinan Xu// Load / Store Queue Wrapper for XiangShan Out of Order LSU 532225d46eSJiawei Linclass LsqWrappper(implicit p: Parameters) extends XSModule with HasDCacheParameters { 54780ade3fSYinan Xu val io = IO(new Bundle() { 55780ade3fSYinan Xu val enq = new LsqEnqIO 562d7c7105SYinan Xu val brqRedirect = Flipped(ValidIO(new Redirect)) 572d7c7105SYinan Xu val flush = Input(Bool()) 58c7658a75SYinan Xu val loadIn = Vec(LoadPipelineWidth, Flipped(Valid(new LsPipelineBundle))) 59c7658a75SYinan Xu val storeIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle))) 601b7adedcSWilliam Wang val storeDataIn = Vec(StorePipelineWidth, Flipped(Valid(new StoreDataBundle))) // store data, send to sq from rs 615830ba4fSWilliam Wang val loadDataForwarded = Vec(LoadPipelineWidth, Input(Bool())) 62bce7d861SWilliam Wang val needReplayFromRS = Vec(LoadPipelineWidth, Input(Bool())) 63c7658a75SYinan Xu val sbuffer = Vec(StorePipelineWidth, Decoupled(new DCacheWordReq)) 64c5c06e78SWilliam Wang val ldout = Vec(2, DecoupledIO(new ExuOutput)) // writeback int load 65478b655cSWilliam Wang val mmioStout = DecoupledIO(new ExuOutput) // writeback uncached store 661b7adedcSWilliam Wang val forward = Vec(LoadPipelineWidth, Flipped(new PipeLoadForwardQueryIO)) 6710aac6e7SWilliam Wang val roq = Flipped(new RoqLsqIO) 68c7658a75SYinan Xu val rollback = Output(Valid(new Redirect)) 69d21b1759SYinan Xu val dcache = Flipped(ValidIO(new Refill)) 70c7658a75SYinan Xu val uncache = new DCacheWordIO 71c7658a75SYinan Xu val exceptionAddr = new ExceptionAddrIO 722dcbb932SWilliam Wang val sqempty = Output(Bool()) 732b8b2e7aSWilliam Wang val issuePtrExt = Output(new SqPtr) 742b8b2e7aSWilliam Wang val storeIssue = Vec(StorePipelineWidth, Flipped(Valid(new ExuInput))) 75edd6ddbcSwakafa val sqFull = Output(Bool()) 76edd6ddbcSwakafa val lqFull = Output(Bool()) 77c7658a75SYinan Xu }) 78c7658a75SYinan Xu 79c7658a75SYinan Xu val loadQueue = Module(new LoadQueue) 80c7658a75SYinan Xu val storeQueue = Module(new StoreQueue) 81c7658a75SYinan Xu 8208fafef0SYinan Xu // io.enq logic 8308fafef0SYinan Xu // LSQ: send out canAccept when both load queue and store queue are ready 8408fafef0SYinan Xu // Dispatch: send instructions to LSQ only when they are ready 8508fafef0SYinan Xu io.enq.canAccept := loadQueue.io.enq.canAccept && storeQueue.io.enq.canAccept 8603f2ceceSYinan Xu loadQueue.io.enq.sqCanAccept := storeQueue.io.enq.canAccept 8703f2ceceSYinan Xu storeQueue.io.enq.lqCanAccept := loadQueue.io.enq.canAccept 8808fafef0SYinan Xu for (i <- 0 until RenameWidth) { 89049559e7SYinan Xu loadQueue.io.enq.needAlloc(i) := io.enq.needAlloc(i)(0) 90049559e7SYinan Xu loadQueue.io.enq.req(i).valid := io.enq.needAlloc(i)(0) && io.enq.req(i).valid 9108fafef0SYinan Xu loadQueue.io.enq.req(i).bits := io.enq.req(i).bits 92780ade3fSYinan Xu 93049559e7SYinan Xu storeQueue.io.enq.needAlloc(i) := io.enq.needAlloc(i)(1) 94049559e7SYinan Xu storeQueue.io.enq.req(i).valid := io.enq.needAlloc(i)(1) && io.enq.req(i).valid 9508fafef0SYinan Xu storeQueue.io.enq.req(i).bits := io.enq.req(i).bits 96780ade3fSYinan Xu 9708fafef0SYinan Xu io.enq.resp(i).lqIdx := loadQueue.io.enq.resp(i) 9808fafef0SYinan Xu io.enq.resp(i).sqIdx := storeQueue.io.enq.resp(i) 9908fafef0SYinan Xu } 10008fafef0SYinan Xu 101c7658a75SYinan Xu // load queue wiring 102c7658a75SYinan Xu loadQueue.io.brqRedirect <> io.brqRedirect 1032d7c7105SYinan Xu loadQueue.io.flush <> io.flush 104c7658a75SYinan Xu loadQueue.io.loadIn <> io.loadIn 105c7658a75SYinan Xu loadQueue.io.storeIn <> io.storeIn 1065830ba4fSWilliam Wang loadQueue.io.loadDataForwarded <> io.loadDataForwarded 107bce7d861SWilliam Wang loadQueue.io.needReplayFromRS <> io.needReplayFromRS 108c7658a75SYinan Xu loadQueue.io.ldout <> io.ldout 10910aac6e7SWilliam Wang loadQueue.io.roq <> io.roq 110c7658a75SYinan Xu loadQueue.io.rollback <> io.rollback 111c7658a75SYinan Xu loadQueue.io.dcache <> io.dcache 112c7658a75SYinan Xu loadQueue.io.exceptionAddr.lsIdx := io.exceptionAddr.lsIdx 113c7658a75SYinan Xu loadQueue.io.exceptionAddr.isStore := DontCare 114c7658a75SYinan Xu 115c7658a75SYinan Xu // store queue wiring 116c7658a75SYinan Xu // storeQueue.io <> DontCare 117c7658a75SYinan Xu storeQueue.io.brqRedirect <> io.brqRedirect 1182d7c7105SYinan Xu storeQueue.io.flush <> io.flush 119c7658a75SYinan Xu storeQueue.io.storeIn <> io.storeIn 1201b7adedcSWilliam Wang storeQueue.io.storeDataIn <> io.storeDataIn 121c7658a75SYinan Xu storeQueue.io.sbuffer <> io.sbuffer 122478b655cSWilliam Wang storeQueue.io.mmioStout <> io.mmioStout 12310aac6e7SWilliam Wang storeQueue.io.roq <> io.roq 124c7658a75SYinan Xu storeQueue.io.exceptionAddr.lsIdx := io.exceptionAddr.lsIdx 125c7658a75SYinan Xu storeQueue.io.exceptionAddr.isStore := DontCare 1262b8b2e7aSWilliam Wang storeQueue.io.issuePtrExt <> io.issuePtrExt 1272b8b2e7aSWilliam Wang storeQueue.io.storeIssue <> io.storeIssue 128c7658a75SYinan Xu 1299eb258c3SYinan Xu loadQueue.io.load_s1 <> io.forward 130c7658a75SYinan Xu storeQueue.io.forward <> io.forward // overlap forwardMask & forwardData, DO NOT CHANGE SEQUENCE 131c7658a75SYinan Xu 1322dcbb932SWilliam Wang storeQueue.io.sqempty <> io.sqempty 1332dcbb932SWilliam Wang 134c7658a75SYinan Xu io.exceptionAddr.vaddr := Mux(io.exceptionAddr.isStore, storeQueue.io.exceptionAddr.vaddr, loadQueue.io.exceptionAddr.vaddr) 135c7658a75SYinan Xu 136c7658a75SYinan Xu // naive uncache arbiter 137c7658a75SYinan Xu val s_idle :: s_load :: s_store :: Nil = Enum(3) 13810aac6e7SWilliam Wang val pendingstate = RegInit(s_idle) 139c7658a75SYinan Xu 14010aac6e7SWilliam Wang switch(pendingstate){ 141c7658a75SYinan Xu is(s_idle){ 142c7658a75SYinan Xu when(io.uncache.req.fire()){ 14310aac6e7SWilliam Wang pendingstate := Mux(loadQueue.io.uncache.req.valid, s_load, s_store) 144c7658a75SYinan Xu } 145c7658a75SYinan Xu } 146c7658a75SYinan Xu is(s_load){ 147c7658a75SYinan Xu when(io.uncache.resp.fire()){ 14810aac6e7SWilliam Wang pendingstate := s_idle 149c7658a75SYinan Xu } 150c7658a75SYinan Xu } 151c7658a75SYinan Xu is(s_store){ 152c7658a75SYinan Xu when(io.uncache.resp.fire()){ 15310aac6e7SWilliam Wang pendingstate := s_idle 154c7658a75SYinan Xu } 155c7658a75SYinan Xu } 156c7658a75SYinan Xu } 157c7658a75SYinan Xu 158c7658a75SYinan Xu loadQueue.io.uncache := DontCare 159c7658a75SYinan Xu storeQueue.io.uncache := DontCare 160c7658a75SYinan Xu loadQueue.io.uncache.resp.valid := false.B 161c7658a75SYinan Xu storeQueue.io.uncache.resp.valid := false.B 162c7658a75SYinan Xu when(loadQueue.io.uncache.req.valid){ 163c7658a75SYinan Xu io.uncache.req <> loadQueue.io.uncache.req 164c7658a75SYinan Xu }.otherwise{ 165c7658a75SYinan Xu io.uncache.req <> storeQueue.io.uncache.req 166c7658a75SYinan Xu } 16710aac6e7SWilliam Wang when(pendingstate === s_load){ 168c7658a75SYinan Xu io.uncache.resp <> loadQueue.io.uncache.resp 169c7658a75SYinan Xu }.otherwise{ 170c7658a75SYinan Xu io.uncache.resp <> storeQueue.io.uncache.resp 171c7658a75SYinan Xu } 172c7658a75SYinan Xu 173c7658a75SYinan Xu assert(!(loadQueue.io.uncache.req.valid && storeQueue.io.uncache.req.valid)) 174c7658a75SYinan Xu assert(!(loadQueue.io.uncache.resp.valid && storeQueue.io.uncache.resp.valid)) 17510aac6e7SWilliam Wang assert(!((loadQueue.io.uncache.resp.valid || storeQueue.io.uncache.resp.valid) && pendingstate === s_idle)) 176c7658a75SYinan Xu 177edd6ddbcSwakafa io.lqFull := loadQueue.io.lqFull 178edd6ddbcSwakafa io.sqFull := storeQueue.io.sqFull 179c7658a75SYinan Xu} 180