xref: /XiangShan/src/main/scala/xiangshan/mem/lsqueue/LSQWrapper.scala (revision b978565c0cf3f1ab525e3c3421ac4be15c16ba21)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17c7658a75SYinan Xupackage xiangshan.mem
18c7658a75SYinan Xu
192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
20c7658a75SYinan Xuimport chisel3._
21c7658a75SYinan Xuimport chisel3.util._
22c7658a75SYinan Xuimport utils._
23c7658a75SYinan Xuimport xiangshan._
24c7658a75SYinan Xuimport xiangshan.cache._
256d5ddbceSLemoverimport xiangshan.cache.{DCacheWordIO, DCacheLineIO, MemoryOpConstants}
266d5ddbceSLemoverimport xiangshan.cache.mmu.{TlbRequestIO}
27c7658a75SYinan Xuimport xiangshan.mem._
289aca92b9SYinan Xuimport xiangshan.backend.rob.RobLsqIO
29c7658a75SYinan Xu
302225d46eSJiawei Linclass ExceptionAddrIO(implicit p: Parameters) extends XSBundle {
31c7658a75SYinan Xu  val isStore = Input(Bool())
32c7658a75SYinan Xu  val vaddr = Output(UInt(VAddrBits.W))
33c7658a75SYinan Xu}
34c7658a75SYinan Xu
352225d46eSJiawei Linclass FwdEntry extends Bundle {
363db2cf75SWilliam Wang  val validFast = Bool() // validFast is generated the same cycle with query
373db2cf75SWilliam Wang  val valid = Bool() // valid is generated 1 cycle after query request
383db2cf75SWilliam Wang  val data = UInt(8.W) // data is generated 1 cycle after query request
39a8179b86SWilliam Wang}
40a8179b86SWilliam Wang
41c7658a75SYinan Xu// inflight miss block reqs
422225d46eSJiawei Linclass InflightBlockInfo(implicit p: Parameters) extends XSBundle {
43c7658a75SYinan Xu  val block_addr = UInt(PAddrBits.W)
44c7658a75SYinan Xu  val valid = Bool()
45c7658a75SYinan Xu}
46c7658a75SYinan Xu
472225d46eSJiawei Linclass LsqEnqIO(implicit p: Parameters) extends XSBundle {
4808fafef0SYinan Xu  val canAccept = Output(Bool())
497057cff8SYinan Xu  val needAlloc = Vec(exuParameters.LsExuCnt, Input(UInt(2.W)))
507057cff8SYinan Xu  val req = Vec(exuParameters.LsExuCnt, Flipped(ValidIO(new MicroOp)))
517057cff8SYinan Xu  val resp = Vec(exuParameters.LsExuCnt, Output(new LSIdx))
5208fafef0SYinan Xu}
53780ade3fSYinan Xu
54780ade3fSYinan Xu// Load / Store Queue Wrapper for XiangShan Out of Order LSU
552225d46eSJiawei Linclass LsqWrappper(implicit p: Parameters) extends XSModule with HasDCacheParameters {
56780ade3fSYinan Xu  val io = IO(new Bundle() {
575668a921SJiawei Lin    val hartId = Input(UInt(8.W))
58780ade3fSYinan Xu    val enq = new LsqEnqIO
592d7c7105SYinan Xu    val brqRedirect = Flipped(ValidIO(new Redirect))
60c7658a75SYinan Xu    val loadIn = Vec(LoadPipelineWidth, Flipped(Valid(new LsPipelineBundle)))
61c7658a75SYinan Xu    val storeIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle)))
62ca2f90a6SLemover    val storeInRe = Vec(StorePipelineWidth, Input(new LsPipelineBundle()))
631b7adedcSWilliam Wang    val storeDataIn = Vec(StorePipelineWidth, Flipped(Valid(new StoreDataBundle))) // store data, send to sq from rs
645830ba4fSWilliam Wang    val loadDataForwarded = Vec(LoadPipelineWidth, Input(Bool()))
65bce7d861SWilliam Wang    val needReplayFromRS = Vec(LoadPipelineWidth, Input(Bool()))
661f0e2dc7SJiawei Lin    val sbuffer = Vec(StorePipelineWidth, Decoupled(new DCacheWordReqWithVaddr))
67c5c06e78SWilliam Wang    val ldout = Vec(2, DecoupledIO(new ExuOutput)) // writeback int load
68478b655cSWilliam Wang    val mmioStout = DecoupledIO(new ExuOutput) // writeback uncached store
691b7adedcSWilliam Wang    val forward = Vec(LoadPipelineWidth, Flipped(new PipeLoadForwardQueryIO))
7067682d05SWilliam Wang    val loadViolationQuery = Vec(LoadPipelineWidth, Flipped(new LoadViolationQueryIO))
719aca92b9SYinan Xu    val rob = Flipped(new RobLsqIO)
72c7658a75SYinan Xu    val rollback = Output(Valid(new Redirect))
73d21b1759SYinan Xu    val dcache = Flipped(ValidIO(new Refill))
7467682d05SWilliam Wang    val release = Flipped(ValidIO(new Release))
75c7658a75SYinan Xu    val uncache = new DCacheWordIO
76c7658a75SYinan Xu    val exceptionAddr = new ExceptionAddrIO
772dcbb932SWilliam Wang    val sqempty = Output(Bool())
782b8b2e7aSWilliam Wang    val issuePtrExt = Output(new SqPtr)
79edd6ddbcSwakafa    val sqFull = Output(Bool())
80edd6ddbcSwakafa    val lqFull = Output(Bool())
81*b978565cSWilliam Wang    val trigger = Vec(LoadPipelineWidth, new LqTriggerIO)
82c7658a75SYinan Xu  })
83c7658a75SYinan Xu
84c7658a75SYinan Xu  val loadQueue = Module(new LoadQueue)
85c7658a75SYinan Xu  val storeQueue = Module(new StoreQueue)
86c7658a75SYinan Xu
875668a921SJiawei Lin  storeQueue.io.hartId := io.hartId
885668a921SJiawei Lin
8908fafef0SYinan Xu  // io.enq logic
9008fafef0SYinan Xu  // LSQ: send out canAccept when both load queue and store queue are ready
9108fafef0SYinan Xu  // Dispatch: send instructions to LSQ only when they are ready
9208fafef0SYinan Xu  io.enq.canAccept := loadQueue.io.enq.canAccept && storeQueue.io.enq.canAccept
9303f2ceceSYinan Xu  loadQueue.io.enq.sqCanAccept := storeQueue.io.enq.canAccept
9403f2ceceSYinan Xu  storeQueue.io.enq.lqCanAccept := loadQueue.io.enq.canAccept
957057cff8SYinan Xu  for (i <- io.enq.req.indices) {
96049559e7SYinan Xu    loadQueue.io.enq.needAlloc(i)      := io.enq.needAlloc(i)(0)
97049559e7SYinan Xu    loadQueue.io.enq.req(i).valid      := io.enq.needAlloc(i)(0) && io.enq.req(i).valid
9808fafef0SYinan Xu    loadQueue.io.enq.req(i).bits       := io.enq.req(i).bits
997057cff8SYinan Xu    loadQueue.io.enq.req(i).bits.sqIdx := storeQueue.io.enq.resp(i)
100780ade3fSYinan Xu
101049559e7SYinan Xu    storeQueue.io.enq.needAlloc(i)      := io.enq.needAlloc(i)(1)
102049559e7SYinan Xu    storeQueue.io.enq.req(i).valid      := io.enq.needAlloc(i)(1) && io.enq.req(i).valid
10308fafef0SYinan Xu    storeQueue.io.enq.req(i).bits       := io.enq.req(i).bits
1047057cff8SYinan Xu    storeQueue.io.enq.req(i).bits       := io.enq.req(i).bits
1057057cff8SYinan Xu    storeQueue.io.enq.req(i).bits.lqIdx := loadQueue.io.enq.resp(i)
106780ade3fSYinan Xu
10708fafef0SYinan Xu    io.enq.resp(i).lqIdx := loadQueue.io.enq.resp(i)
10808fafef0SYinan Xu    io.enq.resp(i).sqIdx := storeQueue.io.enq.resp(i)
10908fafef0SYinan Xu  }
11008fafef0SYinan Xu
111c7658a75SYinan Xu  // load queue wiring
112c7658a75SYinan Xu  loadQueue.io.brqRedirect <> io.brqRedirect
113c7658a75SYinan Xu  loadQueue.io.loadIn <> io.loadIn
114c7658a75SYinan Xu  loadQueue.io.storeIn <> io.storeIn
1155830ba4fSWilliam Wang  loadQueue.io.loadDataForwarded <> io.loadDataForwarded
116bce7d861SWilliam Wang  loadQueue.io.needReplayFromRS <> io.needReplayFromRS
117c7658a75SYinan Xu  loadQueue.io.ldout <> io.ldout
1189aca92b9SYinan Xu  loadQueue.io.rob <> io.rob
119c7658a75SYinan Xu  loadQueue.io.rollback <> io.rollback
120c7658a75SYinan Xu  loadQueue.io.dcache <> io.dcache
12167682d05SWilliam Wang  loadQueue.io.release <> io.release
122*b978565cSWilliam Wang  loadQueue.io.trigger <> io.trigger
123c7658a75SYinan Xu  loadQueue.io.exceptionAddr.isStore := DontCare
124c7658a75SYinan Xu
125c7658a75SYinan Xu  // store queue wiring
126c7658a75SYinan Xu  // storeQueue.io <> DontCare
127c7658a75SYinan Xu  storeQueue.io.brqRedirect <> io.brqRedirect
128c7658a75SYinan Xu  storeQueue.io.storeIn <> io.storeIn
129ca2f90a6SLemover  storeQueue.io.storeInRe <> io.storeInRe
1301b7adedcSWilliam Wang  storeQueue.io.storeDataIn <> io.storeDataIn
131c7658a75SYinan Xu  storeQueue.io.sbuffer <> io.sbuffer
132478b655cSWilliam Wang  storeQueue.io.mmioStout <> io.mmioStout
1339aca92b9SYinan Xu  storeQueue.io.rob <> io.rob
134c7658a75SYinan Xu  storeQueue.io.exceptionAddr.isStore := DontCare
1352b8b2e7aSWilliam Wang  storeQueue.io.issuePtrExt <> io.issuePtrExt
136c7658a75SYinan Xu
1379eb258c3SYinan Xu  loadQueue.io.load_s1 <> io.forward
138c7658a75SYinan Xu  storeQueue.io.forward <> io.forward // overlap forwardMask & forwardData, DO NOT CHANGE SEQUENCE
139c7658a75SYinan Xu
14067682d05SWilliam Wang  loadQueue.io.loadViolationQuery <> io.loadViolationQuery
14167682d05SWilliam Wang
1422dcbb932SWilliam Wang  storeQueue.io.sqempty <> io.sqempty
1432dcbb932SWilliam Wang
1448a33de1fSYinan Xu  // rob commits for lsq is delayed for two cycles, which causes the delayed update for deqPtr in lq/sq
1458a33de1fSYinan Xu  // s0: commit
1468a33de1fSYinan Xu  // s1:               exception find
1478a33de1fSYinan Xu  // s2:               exception triggered
1488a33de1fSYinan Xu  // s3: ptr updated & new address
1498a33de1fSYinan Xu  // address will be used at the next cycle after exception is triggered
1508a33de1fSYinan Xu  io.exceptionAddr.vaddr := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.vaddr, loadQueue.io.exceptionAddr.vaddr)
151c7658a75SYinan Xu
152c7658a75SYinan Xu  // naive uncache arbiter
153c7658a75SYinan Xu  val s_idle :: s_load :: s_store :: Nil = Enum(3)
15410aac6e7SWilliam Wang  val pendingstate = RegInit(s_idle)
155c7658a75SYinan Xu
15610aac6e7SWilliam Wang  switch(pendingstate){
157c7658a75SYinan Xu    is(s_idle){
158c7658a75SYinan Xu      when(io.uncache.req.fire()){
15910aac6e7SWilliam Wang        pendingstate := Mux(loadQueue.io.uncache.req.valid, s_load, s_store)
160c7658a75SYinan Xu      }
161c7658a75SYinan Xu    }
162c7658a75SYinan Xu    is(s_load){
163c7658a75SYinan Xu      when(io.uncache.resp.fire()){
16410aac6e7SWilliam Wang        pendingstate := s_idle
165c7658a75SYinan Xu      }
166c7658a75SYinan Xu    }
167c7658a75SYinan Xu    is(s_store){
168c7658a75SYinan Xu      when(io.uncache.resp.fire()){
16910aac6e7SWilliam Wang        pendingstate := s_idle
170c7658a75SYinan Xu      }
171c7658a75SYinan Xu    }
172c7658a75SYinan Xu  }
173c7658a75SYinan Xu
174c7658a75SYinan Xu  loadQueue.io.uncache := DontCare
175c7658a75SYinan Xu  storeQueue.io.uncache := DontCare
176c7658a75SYinan Xu  loadQueue.io.uncache.resp.valid := false.B
177c7658a75SYinan Xu  storeQueue.io.uncache.resp.valid := false.B
178c7658a75SYinan Xu  when(loadQueue.io.uncache.req.valid){
179c7658a75SYinan Xu    io.uncache.req <> loadQueue.io.uncache.req
180c7658a75SYinan Xu  }.otherwise{
181c7658a75SYinan Xu    io.uncache.req <> storeQueue.io.uncache.req
182c7658a75SYinan Xu  }
18310aac6e7SWilliam Wang  when(pendingstate === s_load){
184c7658a75SYinan Xu    io.uncache.resp <> loadQueue.io.uncache.resp
185c7658a75SYinan Xu  }.otherwise{
186c7658a75SYinan Xu    io.uncache.resp <> storeQueue.io.uncache.resp
187c7658a75SYinan Xu  }
188c7658a75SYinan Xu
189c7658a75SYinan Xu  assert(!(loadQueue.io.uncache.req.valid && storeQueue.io.uncache.req.valid))
190c7658a75SYinan Xu  assert(!(loadQueue.io.uncache.resp.valid && storeQueue.io.uncache.resp.valid))
19110aac6e7SWilliam Wang  assert(!((loadQueue.io.uncache.resp.valid || storeQueue.io.uncache.resp.valid) && pendingstate === s_idle))
192c7658a75SYinan Xu
193edd6ddbcSwakafa  io.lqFull := loadQueue.io.lqFull
194edd6ddbcSwakafa  io.sqFull := storeQueue.io.sqFull
195cd365d4cSrvcoresjw
196cd365d4cSrvcoresjw  val ldq_perf = loadQueue.perfEvents.map(_._1).zip(loadQueue.perfinfo.perfEvents.perf_events)
197cd365d4cSrvcoresjw  val stq_perf = storeQueue.perfEvents.map(_._1).zip(storeQueue.perfinfo.perfEvents.perf_events)
198cd365d4cSrvcoresjw  val perfEvents = ldq_perf ++ stq_perf
199cd365d4cSrvcoresjw  val perf_list = storeQueue.perfinfo.perfEvents.perf_events ++ loadQueue.perfinfo.perfEvents.perf_events
200cd365d4cSrvcoresjw  val perfinfo = IO(new Bundle(){
201cd365d4cSrvcoresjw    val perfEvents = Output(new PerfEventsBundle(perf_list.length))
202cd365d4cSrvcoresjw  })
203cd365d4cSrvcoresjw  perfinfo.perfEvents.perf_events := perf_list
204c7658a75SYinan Xu}
205