1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17c7658a75SYinan Xupackage xiangshan.mem 18c7658a75SYinan Xu 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 20c7658a75SYinan Xuimport chisel3._ 21c7658a75SYinan Xuimport chisel3.util._ 223b739f49SXuan Huimport utils._ 233c02ee8fSwakafaimport utility._ 24c7658a75SYinan Xuimport xiangshan._ 25870f462dSXuan Huimport xiangshan.backend.Bundles.{DynInst, MemExuOutput} 263b739f49SXuan Huimport xiangshan.cache._ 276d5ddbceSLemoverimport xiangshan.cache.{DCacheWordIO, DCacheLineIO, MemoryOpConstants} 28185e6164SHaoyuan Fengimport xiangshan.cache.mmu.{TlbRequestIO, TlbHintIO} 293b739f49SXuan Huimport xiangshan.mem._ 3093eb4d85Ssfencevmaimport xiangshan.backend._ 319aca92b9SYinan Xuimport xiangshan.backend.rob.RobLsqIO 32e3ed843cShappy-lximport coupledL2.{CMOReq, CMOResp} 33b4d41c12Sxiaofeibaoimport xiangshan.backend.fu.FuType 34c7658a75SYinan Xu 352225d46eSJiawei Linclass ExceptionAddrIO(implicit p: Parameters) extends XSBundle { 36c7658a75SYinan Xu val isStore = Input(Bool()) 37db6cfb5aSHaoyuan Feng val vaddr = Output(UInt(XLEN.W)) 3855178b77Sweiding liu val vstart = Output(UInt((log2Up(VLEN) + 1).W)) 3955178b77Sweiding liu val vl = Output(UInt((log2Up(VLEN) + 1).W)) 40db6cfb5aSHaoyuan Feng val gpaddr = Output(UInt(XLEN.W)) 41*ad415ae0SXiaokun-Pei val isForVSnonLeafPTE = Output(Bool()) 42c7658a75SYinan Xu} 43c7658a75SYinan Xu 442225d46eSJiawei Linclass FwdEntry extends Bundle { 453db2cf75SWilliam Wang val validFast = Bool() // validFast is generated the same cycle with query 463db2cf75SWilliam Wang val valid = Bool() // valid is generated 1 cycle after query request 473db2cf75SWilliam Wang val data = UInt(8.W) // data is generated 1 cycle after query request 48a8179b86SWilliam Wang} 49a8179b86SWilliam Wang 50c7658a75SYinan Xu// inflight miss block reqs 512225d46eSJiawei Linclass InflightBlockInfo(implicit p: Parameters) extends XSBundle { 52c7658a75SYinan Xu val block_addr = UInt(PAddrBits.W) 53c7658a75SYinan Xu val valid = Bool() 54c7658a75SYinan Xu} 55c7658a75SYinan Xu 5693eb4d85Ssfencevmaclass LsqEnqIO(implicit p: Parameters) extends MemBlockBundle { 5708fafef0SYinan Xu val canAccept = Output(Bool()) 5854dc1a5aSXuan Hu val needAlloc = Vec(LSQEnqWidth, Input(UInt(2.W))) 5954dc1a5aSXuan Hu val req = Vec(LSQEnqWidth, Flipped(ValidIO(new DynInst))) 60b4d41c12Sxiaofeibao val iqAccept = Input(Vec(LSQEnqWidth, Bool())) 6154dc1a5aSXuan Hu val resp = Vec(LSQEnqWidth, Output(new LSIdx)) 6208fafef0SYinan Xu} 63780ade3fSYinan Xu 64780ade3fSYinan Xu// Load / Store Queue Wrapper for XiangShan Out of Order LSU 65e4f69d78Ssfencevmaclass LsqWrapper(implicit p: Parameters) extends XSModule with HasDCacheParameters with HasPerfEvents { 66780ade3fSYinan Xu val io = IO(new Bundle() { 67f57f7f2aSYangyu Chen val hartId = Input(UInt(hartIdLen.W)) 682d7c7105SYinan Xu val brqRedirect = Flipped(ValidIO(new Redirect)) 69627be78bSgood-circle val stvecFeedback = Vec(VecStorePipelineWidth, Flipped(ValidIO(new FeedbackToLsqIO))) 70627be78bSgood-circle val ldvecFeedback = Vec(VecLoadPipelineWidth, Flipped(ValidIO(new FeedbackToLsqIO))) 71e4f69d78Ssfencevma val enq = new LsqEnqIO 72e4f69d78Ssfencevma val ldu = new Bundle() { 7314a67055Ssfencevma val stld_nuke_query = Vec(LoadPipelineWidth, Flipped(new LoadNukeQueryIO)) // from load_s2 7414a67055Ssfencevma val ldld_nuke_query = Vec(LoadPipelineWidth, Flipped(new LoadNukeQueryIO)) // from load_s2 7514a67055Ssfencevma val ldin = Vec(LoadPipelineWidth, Flipped(Decoupled(new LqWriteBundle))) // from load_s3 76e4f69d78Ssfencevma } 77e4f69d78Ssfencevma val sta = new Bundle() { 78e4f69d78Ssfencevma val storeMaskIn = Vec(StorePipelineWidth, Flipped(Valid(new StoreMaskBundle))) // from store_s0, store mask, send to sq from rs 79e4f69d78Ssfencevma val storeAddrIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle))) // from store_s1 80e4f69d78Ssfencevma val storeAddrInRe = Vec(StorePipelineWidth, Input(new LsPipelineBundle())) // from store_s2 81e4f69d78Ssfencevma } 82e4f69d78Ssfencevma val std = new Bundle() { 8326af847eSgood-circle val storeDataIn = Vec(StorePipelineWidth, Flipped(Valid(new MemExuOutput(isVector = true)))) // from store_s0, store data, send to sq from rs 84e4f69d78Ssfencevma } 85c61abc0cSXuan Hu val ldout = Vec(LoadPipelineWidth, DecoupledIO(new MemExuOutput)) 8614a67055Ssfencevma val ld_raw_data = Vec(LoadPipelineWidth, Output(new LoadDataFromLQBundle)) 87e4f69d78Ssfencevma val replay = Vec(LoadPipelineWidth, Decoupled(new LsPipelineBundle)) 880d32f713Shappy-lx val sbuffer = Vec(EnsbufferWidth, Decoupled(new DCacheWordReqWithVaddrAndPfFlag)) 899ae95edaSAnzooooo val sbufferVecDifftestInfo = Vec(EnsbufferWidth, Decoupled(new DynInst)) // The vector store difftest needs is 901b7adedcSWilliam Wang val forward = Vec(LoadPipelineWidth, Flipped(new PipeLoadForwardQueryIO)) 919aca92b9SYinan Xu val rob = Flipped(new RobLsqIO) 9216ede6bbSweiding liu val nuke_rollback = Vec(StorePipelineWidth, Output(Valid(new Redirect))) 93cd2ff98bShappy-lx val nack_rollback = Output(Valid(new Redirect)) 94e4f69d78Ssfencevma val release = Flipped(Valid(new Release)) 95692e2fafSHuijin Li // val refill = Flipped(Valid(new Refill)) 969444e131Ssfencevma val tl_d_channel = Input(new DcacheToLduForwardIO) 9741d8d239Shappy-lx val maControl = Flipped(new StoreMaBufToSqControlIO) 98e4f69d78Ssfencevma val uncacheOutstanding = Input(Bool()) 996786cfb7SWilliam Wang val uncache = new UncacheWordIO 10068d13085SXuan Hu val mmioStout = DecoupledIO(new MemExuOutput) // writeback uncached store 10126af847eSgood-circle // TODO: implement vector store 10226af847eSgood-circle val vecmmioStout = DecoupledIO(new MemExuOutput(isVector = true)) // vec writeback uncached store 103e4f69d78Ssfencevma val sqEmpty = Output(Bool()) 10414a67055Ssfencevma val lq_rep_full = Output(Bool()) 105edd6ddbcSwakafa val sqFull = Output(Bool()) 106edd6ddbcSwakafa val lqFull = Output(Bool()) 10710551d4eSYinan Xu val sqCancelCnt = Output(UInt(log2Up(StoreQueueSize+1).W)) 108e4f69d78Ssfencevma val lqCancelCnt = Output(UInt(log2Up(VirtualLoadQueueSize+1).W)) 109e4f69d78Ssfencevma val lqDeq = Output(UInt(log2Up(CommitWidth + 1).W)) 11046f74b57SHaojin Tang val sqDeq = Output(UInt(log2Ceil(EnsbufferWidth + 1).W)) 111d2b20d1aSTang Haojin val lqCanAccept = Output(Bool()) 112d2b20d1aSTang Haojin val sqCanAccept = Output(Bool()) 11358dbfdf7Szhanglinjuan val lqDeqPtr = Output(new LqPtr) 11458dbfdf7Szhanglinjuan val sqDeqPtr = Output(new SqPtr) 115e4f69d78Ssfencevma val exceptionAddr = new ExceptionAddrIO 11641d8d239Shappy-lx val flushFrmMaBuf = Input(Bool()) 117e4f69d78Ssfencevma val issuePtrExt = Output(new SqPtr) 11814a67055Ssfencevma val l2_hint = Input(Valid(new L2ToL1Hint())) 119185e6164SHaoyuan Feng val tlb_hint = Flipped(new TlbHintIO) 120e3ed843cShappy-lx val cmoOpReq = DecoupledIO(new CMOReq) 121e3ed843cShappy-lx val cmoOpResp = Flipped(DecoupledIO(new CMOResp)) 1223fbc86fcSChen Xi val flushSbuffer = new SbufferFlushBundle 1232fdb4d6aShappy-lx val force_write = Output(Bool()) 1240d32f713Shappy-lx val lqEmpty = Output(Bool()) 12520a5248fSzhanglinjuan 12620a5248fSzhanglinjuan // top-down 12760ebee38STang Haojin val debugTopDown = new LoadQueueTopDownIO 128c7658a75SYinan Xu }) 129c7658a75SYinan Xu 130c7658a75SYinan Xu val loadQueue = Module(new LoadQueue) 131c7658a75SYinan Xu val storeQueue = Module(new StoreQueue) 132c7658a75SYinan Xu 1335668a921SJiawei Lin storeQueue.io.hartId := io.hartId 13437225120Ssfencevma storeQueue.io.uncacheOutstanding := io.uncacheOutstanding 1355668a921SJiawei Lin 136a760aeb0Shappy-lx 137a760aeb0Shappy-lx dontTouch(loadQueue.io.tlbReplayDelayCycleCtrl) 138c61abc0cSXuan Hu // Todo: imm 1398a610956Ssfencevma val tlbReplayDelayCycleCtrl = WireInit(VecInit(Seq(14.U(ReSelectLen.W), 0.U(ReSelectLen.W), 125.U(ReSelectLen.W), 0.U(ReSelectLen.W)))) 140a760aeb0Shappy-lx loadQueue.io.tlbReplayDelayCycleCtrl := tlbReplayDelayCycleCtrl 141a760aeb0Shappy-lx 14208fafef0SYinan Xu // io.enq logic 14308fafef0SYinan Xu // LSQ: send out canAccept when both load queue and store queue are ready 14408fafef0SYinan Xu // Dispatch: send instructions to LSQ only when they are ready 14508fafef0SYinan Xu io.enq.canAccept := loadQueue.io.enq.canAccept && storeQueue.io.enq.canAccept 146d2b20d1aSTang Haojin io.lqCanAccept := loadQueue.io.enq.canAccept 147d2b20d1aSTang Haojin io.sqCanAccept := storeQueue.io.enq.canAccept 14803f2ceceSYinan Xu loadQueue.io.enq.sqCanAccept := storeQueue.io.enq.canAccept 14903f2ceceSYinan Xu storeQueue.io.enq.lqCanAccept := loadQueue.io.enq.canAccept 15058dbfdf7Szhanglinjuan io.lqDeqPtr := loadQueue.io.lqDeqPtr 15158dbfdf7Szhanglinjuan io.sqDeqPtr := storeQueue.io.sqDeqPtr 1527057cff8SYinan Xu for (i <- io.enq.req.indices) { 153049559e7SYinan Xu loadQueue.io.enq.needAlloc(i) := io.enq.needAlloc(i)(0) 154049559e7SYinan Xu loadQueue.io.enq.req(i).valid := io.enq.needAlloc(i)(0) && io.enq.req(i).valid 15508fafef0SYinan Xu loadQueue.io.enq.req(i).bits := io.enq.req(i).bits 1567057cff8SYinan Xu loadQueue.io.enq.req(i).bits.sqIdx := storeQueue.io.enq.resp(i) 157780ade3fSYinan Xu 158049559e7SYinan Xu storeQueue.io.enq.needAlloc(i) := io.enq.needAlloc(i)(1) 159049559e7SYinan Xu storeQueue.io.enq.req(i).valid := io.enq.needAlloc(i)(1) && io.enq.req(i).valid 16008fafef0SYinan Xu storeQueue.io.enq.req(i).bits := io.enq.req(i).bits 1617057cff8SYinan Xu storeQueue.io.enq.req(i).bits.lqIdx := loadQueue.io.enq.resp(i) 162780ade3fSYinan Xu 16308fafef0SYinan Xu io.enq.resp(i).lqIdx := loadQueue.io.enq.resp(i) 16408fafef0SYinan Xu io.enq.resp(i).sqIdx := storeQueue.io.enq.resp(i) 16508fafef0SYinan Xu } 16608fafef0SYinan Xu 167e4f69d78Ssfencevma // store queue wiring 168e4f69d78Ssfencevma storeQueue.io.brqRedirect <> io.brqRedirect 16926af847eSgood-circle storeQueue.io.vecFeedback <> io.stvecFeedback 170e4f69d78Ssfencevma storeQueue.io.storeAddrIn <> io.sta.storeAddrIn // from store_s1 171e4f69d78Ssfencevma storeQueue.io.storeAddrInRe <> io.sta.storeAddrInRe // from store_s2 172e4f69d78Ssfencevma storeQueue.io.storeDataIn <> io.std.storeDataIn // from store_s0 173e4f69d78Ssfencevma storeQueue.io.storeMaskIn <> io.sta.storeMaskIn // from store_s0 174e4f69d78Ssfencevma storeQueue.io.sbuffer <> io.sbuffer 1759ae95edaSAnzooooo storeQueue.io.sbufferVecDifftestInfo <> io.sbufferVecDifftestInfo 176e4f69d78Ssfencevma storeQueue.io.mmioStout <> io.mmioStout 17726af847eSgood-circle storeQueue.io.vecmmioStout <> io.vecmmioStout 178e4f69d78Ssfencevma storeQueue.io.rob <> io.rob 179e4f69d78Ssfencevma storeQueue.io.exceptionAddr.isStore := DontCare 180e4f69d78Ssfencevma storeQueue.io.sqCancelCnt <> io.sqCancelCnt 181e4f69d78Ssfencevma storeQueue.io.sqDeq <> io.sqDeq 182e4f69d78Ssfencevma storeQueue.io.sqEmpty <> io.sqEmpty 183e4f69d78Ssfencevma storeQueue.io.sqFull <> io.sqFull 184e4f69d78Ssfencevma storeQueue.io.forward <> io.forward // overlap forwardMask & forwardData, DO NOT CHANGE SEQUENCE 1852fdb4d6aShappy-lx storeQueue.io.force_write <> io.force_write 1863fbc86fcSChen Xi storeQueue.io.cmoOpReq <> io.cmoOpReq 1873fbc86fcSChen Xi storeQueue.io.cmoOpResp <> io.cmoOpResp 1883fbc86fcSChen Xi storeQueue.io.flushSbuffer <> io.flushSbuffer 18941d8d239Shappy-lx storeQueue.io.maControl <> io.maControl 190e4f69d78Ssfencevma 191e4f69d78Ssfencevma /* <------- DANGEROUS: Don't change sequence here ! -------> */ 192e4f69d78Ssfencevma 193c7658a75SYinan Xu // load queue wiring 194e4f69d78Ssfencevma loadQueue.io.redirect <> io.brqRedirect 19526af847eSgood-circle loadQueue.io.vecFeedback <> io.ldvecFeedback 196e4f69d78Ssfencevma loadQueue.io.ldu <> io.ldu 19714a67055Ssfencevma loadQueue.io.ldout <> io.ldout 19814a67055Ssfencevma loadQueue.io.ld_raw_data <> io.ld_raw_data 1999aca92b9SYinan Xu loadQueue.io.rob <> io.rob 200cd2ff98bShappy-lx loadQueue.io.nuke_rollback <> io.nuke_rollback 201cd2ff98bShappy-lx loadQueue.io.nack_rollback <> io.nack_rollback 202e4f69d78Ssfencevma loadQueue.io.replay <> io.replay 203692e2fafSHuijin Li // loadQueue.io.refill <> io.refill 2049444e131Ssfencevma loadQueue.io.tl_d_channel <> io.tl_d_channel 20567682d05SWilliam Wang loadQueue.io.release <> io.release 206c7658a75SYinan Xu loadQueue.io.exceptionAddr.isStore := DontCare 20741d8d239Shappy-lx loadQueue.io.flushFrmMaBuf := io.flushFrmMaBuf 20810551d4eSYinan Xu loadQueue.io.lqCancelCnt <> io.lqCancelCnt 209e4f69d78Ssfencevma loadQueue.io.sq.stAddrReadySqPtr <> storeQueue.io.stAddrReadySqPtr 210e4f69d78Ssfencevma loadQueue.io.sq.stAddrReadyVec <> storeQueue.io.stAddrReadyVec 211e4f69d78Ssfencevma loadQueue.io.sq.stDataReadySqPtr <> storeQueue.io.stDataReadySqPtr 212e4f69d78Ssfencevma loadQueue.io.sq.stDataReadyVec <> storeQueue.io.stDataReadyVec 213e4f69d78Ssfencevma loadQueue.io.sq.stIssuePtr <> storeQueue.io.stIssuePtr 214e4f69d78Ssfencevma loadQueue.io.sq.sqEmpty <> storeQueue.io.sqEmpty 215e4f69d78Ssfencevma loadQueue.io.sta.storeAddrIn <> io.sta.storeAddrIn // store_s1 216e4f69d78Ssfencevma loadQueue.io.std.storeDataIn <> io.std.storeDataIn // store_s0 217e4f69d78Ssfencevma loadQueue.io.lqFull <> io.lqFull 21814a67055Ssfencevma loadQueue.io.lq_rep_full <> io.lq_rep_full 219e4f69d78Ssfencevma loadQueue.io.lqDeq <> io.lqDeq 22014a67055Ssfencevma loadQueue.io.l2_hint <> io.l2_hint 221185e6164SHaoyuan Feng loadQueue.io.tlb_hint <> io.tlb_hint 2220d32f713Shappy-lx loadQueue.io.lqEmpty <> io.lqEmpty 2232dcbb932SWilliam Wang 2248a33de1fSYinan Xu // rob commits for lsq is delayed for two cycles, which causes the delayed update for deqPtr in lq/sq 2258a33de1fSYinan Xu // s0: commit 2268a33de1fSYinan Xu // s1: exception find 2278a33de1fSYinan Xu // s2: exception triggered 2288a33de1fSYinan Xu // s3: ptr updated & new address 2298a33de1fSYinan Xu // address will be used at the next cycle after exception is triggered 2308a33de1fSYinan Xu io.exceptionAddr.vaddr := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.vaddr, loadQueue.io.exceptionAddr.vaddr) 23155178b77Sweiding liu io.exceptionAddr.vstart := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.vstart, loadQueue.io.exceptionAddr.vstart) 23255178b77Sweiding liu io.exceptionAddr.vl := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.vl, loadQueue.io.exceptionAddr.vl) 233d0de7e4aSpeixiaokun io.exceptionAddr.gpaddr := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.gpaddr, loadQueue.io.exceptionAddr.gpaddr) 234*ad415ae0SXiaokun-Pei io.exceptionAddr.isForVSnonLeafPTE:= Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.isForVSnonLeafPTE, loadQueue.io.exceptionAddr.isForVSnonLeafPTE) 235e4f69d78Ssfencevma io.issuePtrExt := storeQueue.io.stAddrReadySqPtr 236c7658a75SYinan Xu 237c7658a75SYinan Xu // naive uncache arbiter 238c7658a75SYinan Xu val s_idle :: s_load :: s_store :: Nil = Enum(3) 23910aac6e7SWilliam Wang val pendingstate = RegInit(s_idle) 240c7658a75SYinan Xu 24110aac6e7SWilliam Wang switch(pendingstate){ 242c7658a75SYinan Xu is(s_idle){ 243ce9ef727Ssfencevma when(io.uncache.req.fire){ 24437225120Ssfencevma pendingstate := Mux(loadQueue.io.uncache.req.valid, s_load, 24537225120Ssfencevma Mux(io.uncacheOutstanding, s_idle, s_store)) 246c7658a75SYinan Xu } 247c7658a75SYinan Xu } 248c7658a75SYinan Xu is(s_load){ 249935edac4STang Haojin when(io.uncache.resp.fire){ 25010aac6e7SWilliam Wang pendingstate := s_idle 251c7658a75SYinan Xu } 252c7658a75SYinan Xu } 253c7658a75SYinan Xu is(s_store){ 254935edac4STang Haojin when(io.uncache.resp.fire){ 25510aac6e7SWilliam Wang pendingstate := s_idle 256c7658a75SYinan Xu } 257c7658a75SYinan Xu } 258c7658a75SYinan Xu } 259c7658a75SYinan Xu 260c7658a75SYinan Xu loadQueue.io.uncache := DontCare 261c7658a75SYinan Xu storeQueue.io.uncache := DontCare 262935edac4STang Haojin loadQueue.io.uncache.req.ready := false.B 263935edac4STang Haojin storeQueue.io.uncache.req.ready := false.B 264c7658a75SYinan Xu loadQueue.io.uncache.resp.valid := false.B 265c7658a75SYinan Xu storeQueue.io.uncache.resp.valid := false.B 266c7658a75SYinan Xu when(loadQueue.io.uncache.req.valid){ 267c7658a75SYinan Xu io.uncache.req <> loadQueue.io.uncache.req 268c7658a75SYinan Xu }.otherwise{ 269c7658a75SYinan Xu io.uncache.req <> storeQueue.io.uncache.req 270c7658a75SYinan Xu } 27137225120Ssfencevma when (io.uncacheOutstanding) { 27237225120Ssfencevma io.uncache.resp <> loadQueue.io.uncache.resp 27337225120Ssfencevma } .otherwise { 27410aac6e7SWilliam Wang when(pendingstate === s_load){ 275c7658a75SYinan Xu io.uncache.resp <> loadQueue.io.uncache.resp 276c7658a75SYinan Xu }.otherwise{ 277c7658a75SYinan Xu io.uncache.resp <> storeQueue.io.uncache.resp 278c7658a75SYinan Xu } 27937225120Ssfencevma } 28037225120Ssfencevma 28160ebee38STang Haojin loadQueue.io.debugTopDown <> io.debugTopDown 282c7658a75SYinan Xu 283c7658a75SYinan Xu assert(!(loadQueue.io.uncache.req.valid && storeQueue.io.uncache.req.valid)) 284c7658a75SYinan Xu assert(!(loadQueue.io.uncache.resp.valid && storeQueue.io.uncache.resp.valid)) 28537225120Ssfencevma when (!io.uncacheOutstanding) { 28610aac6e7SWilliam Wang assert(!((loadQueue.io.uncache.resp.valid || storeQueue.io.uncache.resp.valid) && pendingstate === s_idle)) 28737225120Ssfencevma } 288c7658a75SYinan Xu 289cd365d4cSrvcoresjw 2901ca0e4f3SYinan Xu val perfEvents = Seq(loadQueue, storeQueue).flatMap(_.getPerfEvents) 2911ca0e4f3SYinan Xu generatePerfEvent() 292c7658a75SYinan Xu} 29310551d4eSYinan Xu 294f3a9fb05SAnzoclass LsqEnqCtrl(implicit p: Parameters) extends XSModule 295f3a9fb05SAnzo with HasVLSUParameters { 29610551d4eSYinan Xu val io = IO(new Bundle { 29710551d4eSYinan Xu val redirect = Flipped(ValidIO(new Redirect)) 29810551d4eSYinan Xu // to dispatch 29910551d4eSYinan Xu val enq = new LsqEnqIO 300e4f69d78Ssfencevma // from `memBlock.io.lqDeq 30110551d4eSYinan Xu val lcommit = Input(UInt(log2Up(CommitWidth + 1).W)) 30246f74b57SHaojin Tang // from `memBlock.io.sqDeq` 30346f74b57SHaojin Tang val scommit = Input(UInt(log2Ceil(EnsbufferWidth + 1).W)) 30410551d4eSYinan Xu // from/tp lsq 305e4f69d78Ssfencevma val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W)) 30610551d4eSYinan Xu val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W)) 307f3a9fb05SAnzo val lqFreeCount = Output(UInt(log2Up(VirtualLoadQueueSize + 1).W)) 308f3a9fb05SAnzo val sqFreeCount = Output(UInt(log2Up(StoreQueueSize + 1).W)) 30910551d4eSYinan Xu val enqLsq = Flipped(new LsqEnqIO) 31010551d4eSYinan Xu }) 31110551d4eSYinan Xu 31210551d4eSYinan Xu val lqPtr = RegInit(0.U.asTypeOf(new LqPtr)) 31310551d4eSYinan Xu val sqPtr = RegInit(0.U.asTypeOf(new SqPtr)) 314e4f69d78Ssfencevma val lqCounter = RegInit(VirtualLoadQueueSize.U(log2Up(VirtualLoadQueueSize + 1).W)) 31510551d4eSYinan Xu val sqCounter = RegInit(StoreQueueSize.U(log2Up(StoreQueueSize + 1).W)) 31610551d4eSYinan Xu val canAccept = RegInit(false.B) 31710551d4eSYinan Xu 318b4d41c12Sxiaofeibao val blockVec = io.enq.iqAccept.map(!_) :+ true.B 319b4d41c12Sxiaofeibao val numLsElem = io.enq.req.map(_.bits.numLsElem) 320b4d41c12Sxiaofeibao val needEnqLoadQueue = VecInit(io.enq.req.map(x => FuType.isLoad(x.bits.fuType) || FuType.isVNonsegLoad(x.bits.fuType))) 321b4d41c12Sxiaofeibao val needEnqStoreQueue = VecInit(io.enq.req.map(x => FuType.isStore(x.bits.fuType) || FuType.isVNonsegStore(x.bits.fuType))) 322b4d41c12Sxiaofeibao val loadQueueElem = needEnqLoadQueue.zip(numLsElem).map(x => Mux(x._1, x._2, 0.U)) 323b4d41c12Sxiaofeibao val storeQueueElem = needEnqStoreQueue.zip(numLsElem).map(x => Mux(x._1, x._2, 0.U)) 324b4d41c12Sxiaofeibao val loadFlowPopCount = 0.U +: loadQueueElem.zipWithIndex.map{ case (l, i) => 325b4d41c12Sxiaofeibao loadQueueElem.take(i + 1).reduce(_ + _) 326b4d41c12Sxiaofeibao } 327b4d41c12Sxiaofeibao val storeFlowPopCount = 0.U +: storeQueueElem.zipWithIndex.map { case (s, i) => 328b4d41c12Sxiaofeibao storeQueueElem.take(i + 1).reduce(_ + _) 329b4d41c12Sxiaofeibao } 330b4d41c12Sxiaofeibao val lqAllocNumber = PriorityMux(blockVec.zip(loadFlowPopCount)) 331b4d41c12Sxiaofeibao val sqAllocNumber = PriorityMux(blockVec.zip(storeFlowPopCount)) 33210551d4eSYinan Xu 333f3a9fb05SAnzo io.lqFreeCount := lqCounter 334f3a9fb05SAnzo io.sqFreeCount := sqCounter 33510551d4eSYinan Xu // How to update ptr and counter: 33610551d4eSYinan Xu // (1) by default, updated according to enq/commit 33710551d4eSYinan Xu // (2) when redirect and dispatch queue is empty, update according to lsq 33810551d4eSYinan Xu val t1_redirect = RegNext(io.redirect.valid) 33910551d4eSYinan Xu val t2_redirect = RegNext(t1_redirect) 34010551d4eSYinan Xu val t2_update = t2_redirect && !VecInit(io.enq.needAlloc.map(_.orR)).asUInt.orR 34110551d4eSYinan Xu val t3_update = RegNext(t2_update) 3425003e6f8SHuijin Li val t3_lqCancelCnt = GatedRegNext(io.lqCancelCnt) 3435003e6f8SHuijin Li val t3_sqCancelCnt = GatedRegNext(io.sqCancelCnt) 34410551d4eSYinan Xu when (t3_update) { 34510551d4eSYinan Xu lqPtr := lqPtr - t3_lqCancelCnt 34610551d4eSYinan Xu lqCounter := lqCounter + io.lcommit + t3_lqCancelCnt 34710551d4eSYinan Xu sqPtr := sqPtr - t3_sqCancelCnt 34810551d4eSYinan Xu sqCounter := sqCounter + io.scommit + t3_sqCancelCnt 34910551d4eSYinan Xu }.elsewhen (!io.redirect.valid && io.enq.canAccept) { 3503ea094fbSzhanglinjuan lqPtr := lqPtr + lqAllocNumber 3513ea094fbSzhanglinjuan lqCounter := lqCounter + io.lcommit - lqAllocNumber 3523ea094fbSzhanglinjuan sqPtr := sqPtr + sqAllocNumber 3533ea094fbSzhanglinjuan sqCounter := sqCounter + io.scommit - sqAllocNumber 35410551d4eSYinan Xu }.otherwise { 35510551d4eSYinan Xu lqCounter := lqCounter + io.lcommit 35610551d4eSYinan Xu sqCounter := sqCounter + io.scommit 35710551d4eSYinan Xu } 35810551d4eSYinan Xu 35910551d4eSYinan Xu 3609398e65aSAnzooooo //TODO MaxAllocate and width of lqOffset/sqOffset needs to be discussed 361d97a1af7SXuan Hu val lqMaxAllocate = LSQLdEnqWidth 362d97a1af7SXuan Hu val sqMaxAllocate = LSQStEnqWidth 363d97a1af7SXuan Hu val maxAllocate = lqMaxAllocate max sqMaxAllocate 364d97a1af7SXuan Hu val ldCanAccept = lqCounter >= lqAllocNumber +& lqMaxAllocate.U 365d97a1af7SXuan Hu val sqCanAccept = sqCounter >= sqAllocNumber +& sqMaxAllocate.U 36610551d4eSYinan Xu // It is possible that t3_update and enq are true at the same clock cycle. 36710551d4eSYinan Xu // For example, if redirect.valid lasts more than one clock cycle, 368f3a9fb05SAnzo // after the last redirect, new instructions may enter but previously redirect has not been resolved (updated according to the cancel count from LSQ). 36910551d4eSYinan Xu // To solve the issue easily, we block enqueue when t3_update, which is RegNext(t2_update). 37010551d4eSYinan Xu io.enq.canAccept := RegNext(ldCanAccept && sqCanAccept && !t2_update) 3719398e65aSAnzooooo val lqOffset = Wire(Vec(io.enq.resp.length, UInt(lqPtr.value.getWidth.W))) 3729398e65aSAnzooooo val sqOffset = Wire(Vec(io.enq.resp.length, UInt(sqPtr.value.getWidth.W))) 37310551d4eSYinan Xu for ((resp, i) <- io.enq.resp.zipWithIndex) { 374b4d41c12Sxiaofeibao lqOffset(i) := loadFlowPopCount(i) 37510551d4eSYinan Xu resp.lqIdx := lqPtr + lqOffset(i) 376b4d41c12Sxiaofeibao sqOffset(i) := storeFlowPopCount(i) 37710551d4eSYinan Xu resp.sqIdx := sqPtr + sqOffset(i) 37810551d4eSYinan Xu } 37910551d4eSYinan Xu 380f3a9fb05SAnzo io.enqLsq.needAlloc := RegNext(io.enq.needAlloc) 381b4d41c12Sxiaofeibao io.enqLsq.iqAccept := RegNext(io.enq.iqAccept) 38210551d4eSYinan Xu io.enqLsq.req.zip(io.enq.req).zip(io.enq.resp).foreach{ case ((toLsq, enq), resp) => 383f3a9fb05SAnzo val do_enq = enq.valid && !io.redirect.valid && io.enq.canAccept 38410551d4eSYinan Xu toLsq.valid := RegNext(do_enq) 38510551d4eSYinan Xu toLsq.bits := RegEnable(enq.bits, do_enq) 38610551d4eSYinan Xu toLsq.bits.lqIdx := RegEnable(resp.lqIdx, do_enq) 38710551d4eSYinan Xu toLsq.bits.sqIdx := RegEnable(resp.sqIdx, do_enq) 38810551d4eSYinan Xu } 38910551d4eSYinan Xu 39010551d4eSYinan Xu}