1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17c7658a75SYinan Xupackage xiangshan.mem 18c7658a75SYinan Xu 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 20c7658a75SYinan Xuimport chisel3._ 21c7658a75SYinan Xuimport chisel3.util._ 22c7658a75SYinan Xuimport utils._ 23c7658a75SYinan Xuimport xiangshan._ 24c7658a75SYinan Xuimport xiangshan.cache._ 256d5ddbceSLemoverimport xiangshan.cache.{DCacheWordIO, DCacheLineIO, MemoryOpConstants} 266d5ddbceSLemoverimport xiangshan.cache.mmu.{TlbRequestIO} 27c7658a75SYinan Xuimport xiangshan.mem._ 289aca92b9SYinan Xuimport xiangshan.backend.rob.RobLsqIO 29c7658a75SYinan Xu 302225d46eSJiawei Linclass ExceptionAddrIO(implicit p: Parameters) extends XSBundle { 31c7658a75SYinan Xu val isStore = Input(Bool()) 32c7658a75SYinan Xu val vaddr = Output(UInt(VAddrBits.W)) 33c7658a75SYinan Xu} 34c7658a75SYinan Xu 352225d46eSJiawei Linclass FwdEntry extends Bundle { 363db2cf75SWilliam Wang val validFast = Bool() // validFast is generated the same cycle with query 373db2cf75SWilliam Wang val valid = Bool() // valid is generated 1 cycle after query request 383db2cf75SWilliam Wang val data = UInt(8.W) // data is generated 1 cycle after query request 39a8179b86SWilliam Wang} 40a8179b86SWilliam Wang 41c7658a75SYinan Xu// inflight miss block reqs 422225d46eSJiawei Linclass InflightBlockInfo(implicit p: Parameters) extends XSBundle { 43c7658a75SYinan Xu val block_addr = UInt(PAddrBits.W) 44c7658a75SYinan Xu val valid = Bool() 45c7658a75SYinan Xu} 46c7658a75SYinan Xu 472225d46eSJiawei Linclass LsqEnqIO(implicit p: Parameters) extends XSBundle { 4808fafef0SYinan Xu val canAccept = Output(Bool()) 497057cff8SYinan Xu val needAlloc = Vec(exuParameters.LsExuCnt, Input(UInt(2.W))) 507057cff8SYinan Xu val req = Vec(exuParameters.LsExuCnt, Flipped(ValidIO(new MicroOp))) 517057cff8SYinan Xu val resp = Vec(exuParameters.LsExuCnt, Output(new LSIdx)) 5208fafef0SYinan Xu} 53780ade3fSYinan Xu 54780ade3fSYinan Xu// Load / Store Queue Wrapper for XiangShan Out of Order LSU 551ca0e4f3SYinan Xuclass LsqWrappper(implicit p: Parameters) extends XSModule with HasDCacheParameters with HasPerfEvents { 56780ade3fSYinan Xu val io = IO(new Bundle() { 575668a921SJiawei Lin val hartId = Input(UInt(8.W)) 58780ade3fSYinan Xu val enq = new LsqEnqIO 592d7c7105SYinan Xu val brqRedirect = Flipped(ValidIO(new Redirect)) 60e323d51eShappy-lx val loadIn = Vec(LoadPipelineWidth, Flipped(Valid(new LqWriteBundle))) 61c7658a75SYinan Xu val storeIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle))) 62ca2f90a6SLemover val storeInRe = Vec(StorePipelineWidth, Input(new LsPipelineBundle())) 636ab6918fSYinan Xu val storeDataIn = Vec(StorePipelineWidth, Flipped(Valid(new ExuOutput))) // store data, send to sq from rs 64e323d51eShappy-lx val s2_load_data_forwarded = Vec(LoadPipelineWidth, Input(Bool())) 65e323d51eShappy-lx val s3_delayed_load_error = Vec(LoadPipelineWidth, Input(Bool())) 66*67cddb05SWilliam Wang val s2_dcache_require_replay = Vec(LoadPipelineWidth, Input(Bool())) 67*67cddb05SWilliam Wang val s3_replay_from_fetch = Vec(LoadPipelineWidth, Input(Bool())) 6846f74b57SHaojin Tang val sbuffer = Vec(EnsbufferWidth, Decoupled(new DCacheWordReqWithVaddr)) 6946f74b57SHaojin Tang val ldout = Vec(LoadPipelineWidth, DecoupledIO(new ExuOutput)) // writeback int load 70478b655cSWilliam Wang val mmioStout = DecoupledIO(new ExuOutput) // writeback uncached store 711b7adedcSWilliam Wang val forward = Vec(LoadPipelineWidth, Flipped(new PipeLoadForwardQueryIO)) 7267682d05SWilliam Wang val loadViolationQuery = Vec(LoadPipelineWidth, Flipped(new LoadViolationQueryIO)) 739aca92b9SYinan Xu val rob = Flipped(new RobLsqIO) 74c7658a75SYinan Xu val rollback = Output(Valid(new Redirect)) 7509203307SWilliam Wang val refill = Flipped(ValidIO(new Refill)) 7667682d05SWilliam Wang val release = Flipped(ValidIO(new Release)) 776786cfb7SWilliam Wang val uncache = new UncacheWordIO 78c7658a75SYinan Xu val exceptionAddr = new ExceptionAddrIO 792dcbb932SWilliam Wang val sqempty = Output(Bool()) 802b8b2e7aSWilliam Wang val issuePtrExt = Output(new SqPtr) 81edd6ddbcSwakafa val sqFull = Output(Bool()) 82edd6ddbcSwakafa val lqFull = Output(Bool()) 8310551d4eSYinan Xu val lqCancelCnt = Output(UInt(log2Up(LoadQueueSize + 1).W)) 8410551d4eSYinan Xu val sqCancelCnt = Output(UInt(log2Up(StoreQueueSize + 1).W)) 8546f74b57SHaojin Tang val sqDeq = Output(UInt(log2Ceil(EnsbufferWidth + 1).W)) 86b978565cSWilliam Wang val trigger = Vec(LoadPipelineWidth, new LqTriggerIO) 87c7658a75SYinan Xu }) 88c7658a75SYinan Xu 89c7658a75SYinan Xu val loadQueue = Module(new LoadQueue) 90c7658a75SYinan Xu val storeQueue = Module(new StoreQueue) 91c7658a75SYinan Xu 925668a921SJiawei Lin storeQueue.io.hartId := io.hartId 935668a921SJiawei Lin 9408fafef0SYinan Xu // io.enq logic 9508fafef0SYinan Xu // LSQ: send out canAccept when both load queue and store queue are ready 9608fafef0SYinan Xu // Dispatch: send instructions to LSQ only when they are ready 9708fafef0SYinan Xu io.enq.canAccept := loadQueue.io.enq.canAccept && storeQueue.io.enq.canAccept 9803f2ceceSYinan Xu loadQueue.io.enq.sqCanAccept := storeQueue.io.enq.canAccept 9903f2ceceSYinan Xu storeQueue.io.enq.lqCanAccept := loadQueue.io.enq.canAccept 1007057cff8SYinan Xu for (i <- io.enq.req.indices) { 101049559e7SYinan Xu loadQueue.io.enq.needAlloc(i) := io.enq.needAlloc(i)(0) 102049559e7SYinan Xu loadQueue.io.enq.req(i).valid := io.enq.needAlloc(i)(0) && io.enq.req(i).valid 10308fafef0SYinan Xu loadQueue.io.enq.req(i).bits := io.enq.req(i).bits 1047057cff8SYinan Xu loadQueue.io.enq.req(i).bits.sqIdx := storeQueue.io.enq.resp(i) 105780ade3fSYinan Xu 106049559e7SYinan Xu storeQueue.io.enq.needAlloc(i) := io.enq.needAlloc(i)(1) 107049559e7SYinan Xu storeQueue.io.enq.req(i).valid := io.enq.needAlloc(i)(1) && io.enq.req(i).valid 10808fafef0SYinan Xu storeQueue.io.enq.req(i).bits := io.enq.req(i).bits 1097057cff8SYinan Xu storeQueue.io.enq.req(i).bits := io.enq.req(i).bits 1107057cff8SYinan Xu storeQueue.io.enq.req(i).bits.lqIdx := loadQueue.io.enq.resp(i) 111780ade3fSYinan Xu 11208fafef0SYinan Xu io.enq.resp(i).lqIdx := loadQueue.io.enq.resp(i) 11308fafef0SYinan Xu io.enq.resp(i).sqIdx := storeQueue.io.enq.resp(i) 11408fafef0SYinan Xu } 11508fafef0SYinan Xu 116c7658a75SYinan Xu // load queue wiring 117c7658a75SYinan Xu loadQueue.io.brqRedirect <> io.brqRedirect 118c7658a75SYinan Xu loadQueue.io.loadIn <> io.loadIn 119c7658a75SYinan Xu loadQueue.io.storeIn <> io.storeIn 120e323d51eShappy-lx loadQueue.io.s2_load_data_forwarded <> io.s2_load_data_forwarded 121e323d51eShappy-lx loadQueue.io.s3_delayed_load_error <> io.s3_delayed_load_error 122*67cddb05SWilliam Wang loadQueue.io.s2_dcache_require_replay <> io.s2_dcache_require_replay 123*67cddb05SWilliam Wang loadQueue.io.s3_replay_from_fetch <> io.s3_replay_from_fetch 124c7658a75SYinan Xu loadQueue.io.ldout <> io.ldout 1259aca92b9SYinan Xu loadQueue.io.rob <> io.rob 126c7658a75SYinan Xu loadQueue.io.rollback <> io.rollback 12709203307SWilliam Wang loadQueue.io.refill <> io.refill 12867682d05SWilliam Wang loadQueue.io.release <> io.release 129b978565cSWilliam Wang loadQueue.io.trigger <> io.trigger 130c7658a75SYinan Xu loadQueue.io.exceptionAddr.isStore := DontCare 13110551d4eSYinan Xu loadQueue.io.lqCancelCnt <> io.lqCancelCnt 132c7658a75SYinan Xu 133c7658a75SYinan Xu // store queue wiring 134c7658a75SYinan Xu // storeQueue.io <> DontCare 135c7658a75SYinan Xu storeQueue.io.brqRedirect <> io.brqRedirect 136c7658a75SYinan Xu storeQueue.io.storeIn <> io.storeIn 137ca2f90a6SLemover storeQueue.io.storeInRe <> io.storeInRe 1381b7adedcSWilliam Wang storeQueue.io.storeDataIn <> io.storeDataIn 139c7658a75SYinan Xu storeQueue.io.sbuffer <> io.sbuffer 140478b655cSWilliam Wang storeQueue.io.mmioStout <> io.mmioStout 1419aca92b9SYinan Xu storeQueue.io.rob <> io.rob 142c7658a75SYinan Xu storeQueue.io.exceptionAddr.isStore := DontCare 1432b8b2e7aSWilliam Wang storeQueue.io.issuePtrExt <> io.issuePtrExt 14410551d4eSYinan Xu storeQueue.io.sqCancelCnt <> io.sqCancelCnt 14510551d4eSYinan Xu storeQueue.io.sqDeq <> io.sqDeq 146c7658a75SYinan Xu 1479eb258c3SYinan Xu loadQueue.io.load_s1 <> io.forward 148c7658a75SYinan Xu storeQueue.io.forward <> io.forward // overlap forwardMask & forwardData, DO NOT CHANGE SEQUENCE 149c7658a75SYinan Xu 15067682d05SWilliam Wang loadQueue.io.loadViolationQuery <> io.loadViolationQuery 15167682d05SWilliam Wang 1522dcbb932SWilliam Wang storeQueue.io.sqempty <> io.sqempty 1532dcbb932SWilliam Wang 1548a33de1fSYinan Xu // rob commits for lsq is delayed for two cycles, which causes the delayed update for deqPtr in lq/sq 1558a33de1fSYinan Xu // s0: commit 1568a33de1fSYinan Xu // s1: exception find 1578a33de1fSYinan Xu // s2: exception triggered 1588a33de1fSYinan Xu // s3: ptr updated & new address 1598a33de1fSYinan Xu // address will be used at the next cycle after exception is triggered 1608a33de1fSYinan Xu io.exceptionAddr.vaddr := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.vaddr, loadQueue.io.exceptionAddr.vaddr) 161c7658a75SYinan Xu 162c7658a75SYinan Xu // naive uncache arbiter 163c7658a75SYinan Xu val s_idle :: s_load :: s_store :: Nil = Enum(3) 16410aac6e7SWilliam Wang val pendingstate = RegInit(s_idle) 165c7658a75SYinan Xu 16610aac6e7SWilliam Wang switch(pendingstate){ 167c7658a75SYinan Xu is(s_idle){ 168c7658a75SYinan Xu when(io.uncache.req.fire()){ 16910aac6e7SWilliam Wang pendingstate := Mux(loadQueue.io.uncache.req.valid, s_load, s_store) 170c7658a75SYinan Xu } 171c7658a75SYinan Xu } 172c7658a75SYinan Xu is(s_load){ 173c7658a75SYinan Xu when(io.uncache.resp.fire()){ 17410aac6e7SWilliam Wang pendingstate := s_idle 175c7658a75SYinan Xu } 176c7658a75SYinan Xu } 177c7658a75SYinan Xu is(s_store){ 178c7658a75SYinan Xu when(io.uncache.resp.fire()){ 17910aac6e7SWilliam Wang pendingstate := s_idle 180c7658a75SYinan Xu } 181c7658a75SYinan Xu } 182c7658a75SYinan Xu } 183c7658a75SYinan Xu 184c7658a75SYinan Xu loadQueue.io.uncache := DontCare 185c7658a75SYinan Xu storeQueue.io.uncache := DontCare 186c7658a75SYinan Xu loadQueue.io.uncache.resp.valid := false.B 187c7658a75SYinan Xu storeQueue.io.uncache.resp.valid := false.B 188c7658a75SYinan Xu when(loadQueue.io.uncache.req.valid){ 189c7658a75SYinan Xu io.uncache.req <> loadQueue.io.uncache.req 190c7658a75SYinan Xu }.otherwise{ 191c7658a75SYinan Xu io.uncache.req <> storeQueue.io.uncache.req 192c7658a75SYinan Xu } 19310aac6e7SWilliam Wang when(pendingstate === s_load){ 194c7658a75SYinan Xu io.uncache.resp <> loadQueue.io.uncache.resp 195c7658a75SYinan Xu }.otherwise{ 196c7658a75SYinan Xu io.uncache.resp <> storeQueue.io.uncache.resp 197c7658a75SYinan Xu } 198c7658a75SYinan Xu 199c7658a75SYinan Xu assert(!(loadQueue.io.uncache.req.valid && storeQueue.io.uncache.req.valid)) 200c7658a75SYinan Xu assert(!(loadQueue.io.uncache.resp.valid && storeQueue.io.uncache.resp.valid)) 20110aac6e7SWilliam Wang assert(!((loadQueue.io.uncache.resp.valid || storeQueue.io.uncache.resp.valid) && pendingstate === s_idle)) 202c7658a75SYinan Xu 203edd6ddbcSwakafa io.lqFull := loadQueue.io.lqFull 204edd6ddbcSwakafa io.sqFull := storeQueue.io.sqFull 205cd365d4cSrvcoresjw 2061ca0e4f3SYinan Xu val perfEvents = Seq(loadQueue, storeQueue).flatMap(_.getPerfEvents) 2071ca0e4f3SYinan Xu generatePerfEvent() 208c7658a75SYinan Xu} 20910551d4eSYinan Xu 21010551d4eSYinan Xuclass LsqEnqCtrl(implicit p: Parameters) extends XSModule { 21110551d4eSYinan Xu val io = IO(new Bundle { 21210551d4eSYinan Xu val redirect = Flipped(ValidIO(new Redirect)) 21310551d4eSYinan Xu // to dispatch 21410551d4eSYinan Xu val enq = new LsqEnqIO 21510551d4eSYinan Xu // from rob 21610551d4eSYinan Xu val lcommit = Input(UInt(log2Up(CommitWidth + 1).W)) 21746f74b57SHaojin Tang // from `memBlock.io.sqDeq` 21846f74b57SHaojin Tang val scommit = Input(UInt(log2Ceil(EnsbufferWidth + 1).W)) 21910551d4eSYinan Xu // from/tp lsq 22010551d4eSYinan Xu val lqCancelCnt = Input(UInt(log2Up(LoadQueueSize + 1).W)) 22110551d4eSYinan Xu val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W)) 22210551d4eSYinan Xu val enqLsq = Flipped(new LsqEnqIO) 22310551d4eSYinan Xu }) 22410551d4eSYinan Xu 22510551d4eSYinan Xu val lqPtr = RegInit(0.U.asTypeOf(new LqPtr)) 22610551d4eSYinan Xu val sqPtr = RegInit(0.U.asTypeOf(new SqPtr)) 22710551d4eSYinan Xu val lqCounter = RegInit(LoadQueueSize.U(log2Up(LoadQueueSize + 1).W)) 22810551d4eSYinan Xu val sqCounter = RegInit(StoreQueueSize.U(log2Up(StoreQueueSize + 1).W)) 22910551d4eSYinan Xu val canAccept = RegInit(false.B) 23010551d4eSYinan Xu 23110551d4eSYinan Xu val loadEnqNumber = PopCount(io.enq.req.zip(io.enq.needAlloc).map(x => x._1.valid && x._2(0))) 23210551d4eSYinan Xu val storeEnqNumber = PopCount(io.enq.req.zip(io.enq.needAlloc).map(x => x._1.valid && x._2(1))) 23310551d4eSYinan Xu 23410551d4eSYinan Xu // How to update ptr and counter: 23510551d4eSYinan Xu // (1) by default, updated according to enq/commit 23610551d4eSYinan Xu // (2) when redirect and dispatch queue is empty, update according to lsq 23710551d4eSYinan Xu val t1_redirect = RegNext(io.redirect.valid) 23810551d4eSYinan Xu val t2_redirect = RegNext(t1_redirect) 23910551d4eSYinan Xu val t2_update = t2_redirect && !VecInit(io.enq.needAlloc.map(_.orR)).asUInt.orR 24010551d4eSYinan Xu val t3_update = RegNext(t2_update) 24110551d4eSYinan Xu val t3_lqCancelCnt = RegNext(io.lqCancelCnt) 24210551d4eSYinan Xu val t3_sqCancelCnt = RegNext(io.sqCancelCnt) 24310551d4eSYinan Xu when (t3_update) { 24410551d4eSYinan Xu lqPtr := lqPtr - t3_lqCancelCnt 24510551d4eSYinan Xu lqCounter := lqCounter + io.lcommit + t3_lqCancelCnt 24610551d4eSYinan Xu sqPtr := sqPtr - t3_sqCancelCnt 24710551d4eSYinan Xu sqCounter := sqCounter + io.scommit + t3_sqCancelCnt 24810551d4eSYinan Xu }.elsewhen (!io.redirect.valid && io.enq.canAccept) { 24910551d4eSYinan Xu lqPtr := lqPtr + loadEnqNumber 25010551d4eSYinan Xu lqCounter := lqCounter + io.lcommit - loadEnqNumber 25110551d4eSYinan Xu sqPtr := sqPtr + storeEnqNumber 25210551d4eSYinan Xu sqCounter := sqCounter + io.scommit - storeEnqNumber 25310551d4eSYinan Xu }.otherwise { 25410551d4eSYinan Xu lqCounter := lqCounter + io.lcommit 25510551d4eSYinan Xu sqCounter := sqCounter + io.scommit 25610551d4eSYinan Xu } 25710551d4eSYinan Xu 25810551d4eSYinan Xu 25910551d4eSYinan Xu val maxAllocate = Seq(exuParameters.LduCnt, exuParameters.StuCnt).max 26010551d4eSYinan Xu val ldCanAccept = lqCounter >= loadEnqNumber +& maxAllocate.U 26110551d4eSYinan Xu val sqCanAccept = sqCounter >= storeEnqNumber +& maxAllocate.U 26210551d4eSYinan Xu // It is possible that t3_update and enq are true at the same clock cycle. 26310551d4eSYinan Xu // For example, if redirect.valid lasts more than one clock cycle, 26410551d4eSYinan Xu // after the last redirect, new instructions may enter but previously redirect 26510551d4eSYinan Xu // has not been resolved (updated according to the cancel count from LSQ). 26610551d4eSYinan Xu // To solve the issue easily, we block enqueue when t3_update, which is RegNext(t2_update). 26710551d4eSYinan Xu io.enq.canAccept := RegNext(ldCanAccept && sqCanAccept && !t2_update) 26810551d4eSYinan Xu val lqOffset = Wire(Vec(io.enq.resp.length, UInt(log2Up(maxAllocate + 1).W))) 26910551d4eSYinan Xu val sqOffset = Wire(Vec(io.enq.resp.length, UInt(log2Up(maxAllocate + 1).W))) 27010551d4eSYinan Xu for ((resp, i) <- io.enq.resp.zipWithIndex) { 27110551d4eSYinan Xu lqOffset(i) := PopCount(io.enq.needAlloc.take(i).map(a => a(0))) 27210551d4eSYinan Xu resp.lqIdx := lqPtr + lqOffset(i) 27310551d4eSYinan Xu sqOffset(i) := PopCount(io.enq.needAlloc.take(i).map(a => a(1))) 27410551d4eSYinan Xu resp.sqIdx := sqPtr + sqOffset(i) 27510551d4eSYinan Xu } 27610551d4eSYinan Xu 27710551d4eSYinan Xu io.enqLsq.needAlloc := RegNext(io.enq.needAlloc) 27810551d4eSYinan Xu io.enqLsq.req.zip(io.enq.req).zip(io.enq.resp).foreach{ case ((toLsq, enq), resp) => 27910551d4eSYinan Xu val do_enq = enq.valid && !io.redirect.valid && io.enq.canAccept 28010551d4eSYinan Xu toLsq.valid := RegNext(do_enq) 28110551d4eSYinan Xu toLsq.bits := RegEnable(enq.bits, do_enq) 28210551d4eSYinan Xu toLsq.bits.lqIdx := RegEnable(resp.lqIdx, do_enq) 28310551d4eSYinan Xu toLsq.bits.sqIdx := RegEnable(resp.sqIdx, do_enq) 28410551d4eSYinan Xu } 28510551d4eSYinan Xu 28610551d4eSYinan Xu} 287