1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17c7658a75SYinan Xupackage xiangshan.mem 18c7658a75SYinan Xu 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 20c7658a75SYinan Xuimport chisel3._ 21c7658a75SYinan Xuimport chisel3.util._ 223b739f49SXuan Huimport utils._ 233c02ee8fSwakafaimport utility._ 24c7658a75SYinan Xuimport xiangshan._ 25870f462dSXuan Huimport xiangshan.backend.Bundles.{DynInst, MemExuOutput} 263b739f49SXuan Huimport xiangshan.cache._ 276d5ddbceSLemoverimport xiangshan.cache.{DCacheWordIO, DCacheLineIO, MemoryOpConstants} 28185e6164SHaoyuan Fengimport xiangshan.cache.mmu.{TlbRequestIO, TlbHintIO} 293b739f49SXuan Huimport xiangshan.mem._ 3093eb4d85Ssfencevmaimport xiangshan.backend._ 319aca92b9SYinan Xuimport xiangshan.backend.rob.RobLsqIO 32c7658a75SYinan Xu 332225d46eSJiawei Linclass ExceptionAddrIO(implicit p: Parameters) extends XSBundle { 34c7658a75SYinan Xu val isStore = Input(Bool()) 35c7658a75SYinan Xu val vaddr = Output(UInt(VAddrBits.W)) 36*55178b77Sweiding liu val vstart = Output(UInt((log2Up(VLEN) + 1).W)) 37*55178b77Sweiding liu val vl = Output(UInt((log2Up(VLEN) + 1).W)) 38c7658a75SYinan Xu} 39c7658a75SYinan Xu 402225d46eSJiawei Linclass FwdEntry extends Bundle { 413db2cf75SWilliam Wang val validFast = Bool() // validFast is generated the same cycle with query 423db2cf75SWilliam Wang val valid = Bool() // valid is generated 1 cycle after query request 433db2cf75SWilliam Wang val data = UInt(8.W) // data is generated 1 cycle after query request 44a8179b86SWilliam Wang} 45a8179b86SWilliam Wang 46c7658a75SYinan Xu// inflight miss block reqs 472225d46eSJiawei Linclass InflightBlockInfo(implicit p: Parameters) extends XSBundle { 48c7658a75SYinan Xu val block_addr = UInt(PAddrBits.W) 49c7658a75SYinan Xu val valid = Bool() 50c7658a75SYinan Xu} 51c7658a75SYinan Xu 5293eb4d85Ssfencevmaclass LsqEnqIO(implicit p: Parameters) extends MemBlockBundle { 5308fafef0SYinan Xu val canAccept = Output(Bool()) 5454dc1a5aSXuan Hu val needAlloc = Vec(LSQEnqWidth, Input(UInt(2.W))) 5554dc1a5aSXuan Hu val req = Vec(LSQEnqWidth, Flipped(ValidIO(new DynInst))) 5654dc1a5aSXuan Hu val resp = Vec(LSQEnqWidth, Output(new LSIdx)) 5708fafef0SYinan Xu} 58780ade3fSYinan Xu 59780ade3fSYinan Xu// Load / Store Queue Wrapper for XiangShan Out of Order LSU 60e4f69d78Ssfencevmaclass LsqWrapper(implicit p: Parameters) extends XSModule with HasDCacheParameters with HasPerfEvents { 61780ade3fSYinan Xu val io = IO(new Bundle() { 625668a921SJiawei Lin val hartId = Input(UInt(8.W)) 632d7c7105SYinan Xu val brqRedirect = Flipped(ValidIO(new Redirect)) 6426af847eSgood-circle val stvecFeedback = Flipped(ValidIO(new FeedbackToLsqIO)) 6526af847eSgood-circle val ldvecFeedback = Flipped(ValidIO(new FeedbackToLsqIO)) 66e4f69d78Ssfencevma val enq = new LsqEnqIO 67e4f69d78Ssfencevma val ldu = new Bundle() { 6814a67055Ssfencevma val stld_nuke_query = Vec(LoadPipelineWidth, Flipped(new LoadNukeQueryIO)) // from load_s2 6914a67055Ssfencevma val ldld_nuke_query = Vec(LoadPipelineWidth, Flipped(new LoadNukeQueryIO)) // from load_s2 7014a67055Ssfencevma val ldin = Vec(LoadPipelineWidth, Flipped(Decoupled(new LqWriteBundle))) // from load_s3 71e4f69d78Ssfencevma } 72e4f69d78Ssfencevma val sta = new Bundle() { 73e4f69d78Ssfencevma val storeMaskIn = Vec(StorePipelineWidth, Flipped(Valid(new StoreMaskBundle))) // from store_s0, store mask, send to sq from rs 74e4f69d78Ssfencevma val storeAddrIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle))) // from store_s1 75e4f69d78Ssfencevma val storeAddrInRe = Vec(StorePipelineWidth, Input(new LsPipelineBundle())) // from store_s2 76e4f69d78Ssfencevma } 77e4f69d78Ssfencevma val std = new Bundle() { 7826af847eSgood-circle val storeDataIn = Vec(StorePipelineWidth, Flipped(Valid(new MemExuOutput(isVector = true)))) // from store_s0, store data, send to sq from rs 79e4f69d78Ssfencevma } 80c61abc0cSXuan Hu val ldout = Vec(LoadPipelineWidth, DecoupledIO(new MemExuOutput)) 8114a67055Ssfencevma val ld_raw_data = Vec(LoadPipelineWidth, Output(new LoadDataFromLQBundle)) 82e4f69d78Ssfencevma val replay = Vec(LoadPipelineWidth, Decoupled(new LsPipelineBundle)) 830d32f713Shappy-lx val sbuffer = Vec(EnsbufferWidth, Decoupled(new DCacheWordReqWithVaddrAndPfFlag)) 849ae95edaSAnzooooo val sbufferVecDifftestInfo = Vec(EnsbufferWidth, Decoupled(new DynInst)) // The vector store difftest needs is 851b7adedcSWilliam Wang val forward = Vec(LoadPipelineWidth, Flipped(new PipeLoadForwardQueryIO)) 869aca92b9SYinan Xu val rob = Flipped(new RobLsqIO) 87cd2ff98bShappy-lx val nuke_rollback = Output(Valid(new Redirect)) 88cd2ff98bShappy-lx val nack_rollback = Output(Valid(new Redirect)) 89e4f69d78Ssfencevma val release = Flipped(Valid(new Release)) 90e4f69d78Ssfencevma val refill = Flipped(Valid(new Refill)) 919444e131Ssfencevma val tl_d_channel = Input(new DcacheToLduForwardIO) 92e4f69d78Ssfencevma val uncacheOutstanding = Input(Bool()) 936786cfb7SWilliam Wang val uncache = new UncacheWordIO 9468d13085SXuan Hu val mmioStout = DecoupledIO(new MemExuOutput) // writeback uncached store 9526af847eSgood-circle // TODO: implement vector store 9626af847eSgood-circle val vecmmioStout = DecoupledIO(new MemExuOutput(isVector = true)) // vec writeback uncached store 97e4f69d78Ssfencevma val sqEmpty = Output(Bool()) 9814a67055Ssfencevma val lq_rep_full = Output(Bool()) 99edd6ddbcSwakafa val sqFull = Output(Bool()) 100edd6ddbcSwakafa val lqFull = Output(Bool()) 10110551d4eSYinan Xu val sqCancelCnt = Output(UInt(log2Up(StoreQueueSize+1).W)) 102e4f69d78Ssfencevma val lqCancelCnt = Output(UInt(log2Up(VirtualLoadQueueSize+1).W)) 103e4f69d78Ssfencevma val lqDeq = Output(UInt(log2Up(CommitWidth + 1).W)) 10446f74b57SHaojin Tang val sqDeq = Output(UInt(log2Ceil(EnsbufferWidth + 1).W)) 105d2b20d1aSTang Haojin val lqCanAccept = Output(Bool()) 106d2b20d1aSTang Haojin val sqCanAccept = Output(Bool()) 10758dbfdf7Szhanglinjuan val lqDeqPtr = Output(new LqPtr) 10858dbfdf7Szhanglinjuan val sqDeqPtr = Output(new SqPtr) 109e4f69d78Ssfencevma val exceptionAddr = new ExceptionAddrIO 110b978565cSWilliam Wang val trigger = Vec(LoadPipelineWidth, new LqTriggerIO) 111e4f69d78Ssfencevma val issuePtrExt = Output(new SqPtr) 11214a67055Ssfencevma val l2_hint = Input(Valid(new L2ToL1Hint())) 113185e6164SHaoyuan Feng val tlb_hint = Flipped(new TlbHintIO) 1142fdb4d6aShappy-lx val force_write = Output(Bool()) 1150d32f713Shappy-lx val lqEmpty = Output(Bool()) 11620a5248fSzhanglinjuan 11720a5248fSzhanglinjuan // top-down 11860ebee38STang Haojin val debugTopDown = new LoadQueueTopDownIO 119c7658a75SYinan Xu }) 120c7658a75SYinan Xu 121c7658a75SYinan Xu val loadQueue = Module(new LoadQueue) 122c7658a75SYinan Xu val storeQueue = Module(new StoreQueue) 123c7658a75SYinan Xu 1245668a921SJiawei Lin storeQueue.io.hartId := io.hartId 12537225120Ssfencevma storeQueue.io.uncacheOutstanding := io.uncacheOutstanding 1265668a921SJiawei Lin 127a760aeb0Shappy-lx 128a760aeb0Shappy-lx dontTouch(loadQueue.io.tlbReplayDelayCycleCtrl) 129c61abc0cSXuan Hu // Todo: imm 1308a610956Ssfencevma val tlbReplayDelayCycleCtrl = WireInit(VecInit(Seq(14.U(ReSelectLen.W), 0.U(ReSelectLen.W), 125.U(ReSelectLen.W), 0.U(ReSelectLen.W)))) 131a760aeb0Shappy-lx loadQueue.io.tlbReplayDelayCycleCtrl := tlbReplayDelayCycleCtrl 132a760aeb0Shappy-lx 13308fafef0SYinan Xu // io.enq logic 13408fafef0SYinan Xu // LSQ: send out canAccept when both load queue and store queue are ready 13508fafef0SYinan Xu // Dispatch: send instructions to LSQ only when they are ready 13608fafef0SYinan Xu io.enq.canAccept := loadQueue.io.enq.canAccept && storeQueue.io.enq.canAccept 137d2b20d1aSTang Haojin io.lqCanAccept := loadQueue.io.enq.canAccept 138d2b20d1aSTang Haojin io.sqCanAccept := storeQueue.io.enq.canAccept 13903f2ceceSYinan Xu loadQueue.io.enq.sqCanAccept := storeQueue.io.enq.canAccept 14003f2ceceSYinan Xu storeQueue.io.enq.lqCanAccept := loadQueue.io.enq.canAccept 14158dbfdf7Szhanglinjuan io.lqDeqPtr := loadQueue.io.lqDeqPtr 14258dbfdf7Szhanglinjuan io.sqDeqPtr := storeQueue.io.sqDeqPtr 1437057cff8SYinan Xu for (i <- io.enq.req.indices) { 144049559e7SYinan Xu loadQueue.io.enq.needAlloc(i) := io.enq.needAlloc(i)(0) 145049559e7SYinan Xu loadQueue.io.enq.req(i).valid := io.enq.needAlloc(i)(0) && io.enq.req(i).valid 14608fafef0SYinan Xu loadQueue.io.enq.req(i).bits := io.enq.req(i).bits 1477057cff8SYinan Xu loadQueue.io.enq.req(i).bits.sqIdx := storeQueue.io.enq.resp(i) 148780ade3fSYinan Xu 149049559e7SYinan Xu storeQueue.io.enq.needAlloc(i) := io.enq.needAlloc(i)(1) 150049559e7SYinan Xu storeQueue.io.enq.req(i).valid := io.enq.needAlloc(i)(1) && io.enq.req(i).valid 15108fafef0SYinan Xu storeQueue.io.enq.req(i).bits := io.enq.req(i).bits 1527057cff8SYinan Xu storeQueue.io.enq.req(i).bits.lqIdx := loadQueue.io.enq.resp(i) 153780ade3fSYinan Xu 15408fafef0SYinan Xu io.enq.resp(i).lqIdx := loadQueue.io.enq.resp(i) 15508fafef0SYinan Xu io.enq.resp(i).sqIdx := storeQueue.io.enq.resp(i) 15608fafef0SYinan Xu } 15708fafef0SYinan Xu 158e4f69d78Ssfencevma // store queue wiring 159e4f69d78Ssfencevma storeQueue.io.brqRedirect <> io.brqRedirect 16026af847eSgood-circle storeQueue.io.vecFeedback <> io.stvecFeedback 161e4f69d78Ssfencevma storeQueue.io.storeAddrIn <> io.sta.storeAddrIn // from store_s1 162e4f69d78Ssfencevma storeQueue.io.storeAddrInRe <> io.sta.storeAddrInRe // from store_s2 163e4f69d78Ssfencevma storeQueue.io.storeDataIn <> io.std.storeDataIn // from store_s0 164e4f69d78Ssfencevma storeQueue.io.storeMaskIn <> io.sta.storeMaskIn // from store_s0 165e4f69d78Ssfencevma storeQueue.io.sbuffer <> io.sbuffer 1669ae95edaSAnzooooo storeQueue.io.sbufferVecDifftestInfo <> io.sbufferVecDifftestInfo 167e4f69d78Ssfencevma storeQueue.io.mmioStout <> io.mmioStout 16826af847eSgood-circle storeQueue.io.vecmmioStout <> io.vecmmioStout 169e4f69d78Ssfencevma storeQueue.io.rob <> io.rob 170e4f69d78Ssfencevma storeQueue.io.exceptionAddr.isStore := DontCare 171e4f69d78Ssfencevma storeQueue.io.sqCancelCnt <> io.sqCancelCnt 172e4f69d78Ssfencevma storeQueue.io.sqDeq <> io.sqDeq 173e4f69d78Ssfencevma storeQueue.io.sqEmpty <> io.sqEmpty 174e4f69d78Ssfencevma storeQueue.io.sqFull <> io.sqFull 175e4f69d78Ssfencevma storeQueue.io.forward <> io.forward // overlap forwardMask & forwardData, DO NOT CHANGE SEQUENCE 1762fdb4d6aShappy-lx storeQueue.io.force_write <> io.force_write 177e4f69d78Ssfencevma 178e4f69d78Ssfencevma /* <------- DANGEROUS: Don't change sequence here ! -------> */ 179e4f69d78Ssfencevma 180c7658a75SYinan Xu // load queue wiring 181e4f69d78Ssfencevma loadQueue.io.redirect <> io.brqRedirect 18226af847eSgood-circle loadQueue.io.vecFeedback <> io.ldvecFeedback 183e4f69d78Ssfencevma loadQueue.io.ldu <> io.ldu 18414a67055Ssfencevma loadQueue.io.ldout <> io.ldout 18514a67055Ssfencevma loadQueue.io.ld_raw_data <> io.ld_raw_data 1869aca92b9SYinan Xu loadQueue.io.rob <> io.rob 187cd2ff98bShappy-lx loadQueue.io.nuke_rollback <> io.nuke_rollback 188cd2ff98bShappy-lx loadQueue.io.nack_rollback <> io.nack_rollback 189e4f69d78Ssfencevma loadQueue.io.replay <> io.replay 19009203307SWilliam Wang loadQueue.io.refill <> io.refill 1919444e131Ssfencevma loadQueue.io.tl_d_channel <> io.tl_d_channel 19267682d05SWilliam Wang loadQueue.io.release <> io.release 193b978565cSWilliam Wang loadQueue.io.trigger <> io.trigger 194c7658a75SYinan Xu loadQueue.io.exceptionAddr.isStore := DontCare 19510551d4eSYinan Xu loadQueue.io.lqCancelCnt <> io.lqCancelCnt 196e4f69d78Ssfencevma loadQueue.io.sq.stAddrReadySqPtr <> storeQueue.io.stAddrReadySqPtr 197e4f69d78Ssfencevma loadQueue.io.sq.stAddrReadyVec <> storeQueue.io.stAddrReadyVec 198e4f69d78Ssfencevma loadQueue.io.sq.stDataReadySqPtr <> storeQueue.io.stDataReadySqPtr 199e4f69d78Ssfencevma loadQueue.io.sq.stDataReadyVec <> storeQueue.io.stDataReadyVec 200e4f69d78Ssfencevma loadQueue.io.sq.stIssuePtr <> storeQueue.io.stIssuePtr 201e4f69d78Ssfencevma loadQueue.io.sq.sqEmpty <> storeQueue.io.sqEmpty 202e4f69d78Ssfencevma loadQueue.io.sta.storeAddrIn <> io.sta.storeAddrIn // store_s1 203e4f69d78Ssfencevma loadQueue.io.std.storeDataIn <> io.std.storeDataIn // store_s0 204e4f69d78Ssfencevma loadQueue.io.lqFull <> io.lqFull 20514a67055Ssfencevma loadQueue.io.lq_rep_full <> io.lq_rep_full 206e4f69d78Ssfencevma loadQueue.io.lqDeq <> io.lqDeq 20714a67055Ssfencevma loadQueue.io.l2_hint <> io.l2_hint 208185e6164SHaoyuan Feng loadQueue.io.tlb_hint <> io.tlb_hint 2090d32f713Shappy-lx loadQueue.io.lqEmpty <> io.lqEmpty 2102dcbb932SWilliam Wang 2118a33de1fSYinan Xu // rob commits for lsq is delayed for two cycles, which causes the delayed update for deqPtr in lq/sq 2128a33de1fSYinan Xu // s0: commit 2138a33de1fSYinan Xu // s1: exception find 2148a33de1fSYinan Xu // s2: exception triggered 2158a33de1fSYinan Xu // s3: ptr updated & new address 2168a33de1fSYinan Xu // address will be used at the next cycle after exception is triggered 2178a33de1fSYinan Xu io.exceptionAddr.vaddr := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.vaddr, loadQueue.io.exceptionAddr.vaddr) 218*55178b77Sweiding liu io.exceptionAddr.vstart := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.vstart, loadQueue.io.exceptionAddr.vstart) 219*55178b77Sweiding liu io.exceptionAddr.vl := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.vl, loadQueue.io.exceptionAddr.vl) 220e4f69d78Ssfencevma io.issuePtrExt := storeQueue.io.stAddrReadySqPtr 221c7658a75SYinan Xu 222c7658a75SYinan Xu // naive uncache arbiter 223c7658a75SYinan Xu val s_idle :: s_load :: s_store :: Nil = Enum(3) 22410aac6e7SWilliam Wang val pendingstate = RegInit(s_idle) 225c7658a75SYinan Xu 22610aac6e7SWilliam Wang switch(pendingstate){ 227c7658a75SYinan Xu is(s_idle){ 228ce9ef727Ssfencevma when(io.uncache.req.fire){ 22937225120Ssfencevma pendingstate := Mux(loadQueue.io.uncache.req.valid, s_load, 23037225120Ssfencevma Mux(io.uncacheOutstanding, s_idle, s_store)) 231c7658a75SYinan Xu } 232c7658a75SYinan Xu } 233c7658a75SYinan Xu is(s_load){ 234935edac4STang Haojin when(io.uncache.resp.fire){ 23510aac6e7SWilliam Wang pendingstate := s_idle 236c7658a75SYinan Xu } 237c7658a75SYinan Xu } 238c7658a75SYinan Xu is(s_store){ 239935edac4STang Haojin when(io.uncache.resp.fire){ 24010aac6e7SWilliam Wang pendingstate := s_idle 241c7658a75SYinan Xu } 242c7658a75SYinan Xu } 243c7658a75SYinan Xu } 244c7658a75SYinan Xu 245c7658a75SYinan Xu loadQueue.io.uncache := DontCare 246c7658a75SYinan Xu storeQueue.io.uncache := DontCare 247935edac4STang Haojin loadQueue.io.uncache.req.ready := false.B 248935edac4STang Haojin storeQueue.io.uncache.req.ready := false.B 249c7658a75SYinan Xu loadQueue.io.uncache.resp.valid := false.B 250c7658a75SYinan Xu storeQueue.io.uncache.resp.valid := false.B 251c7658a75SYinan Xu when(loadQueue.io.uncache.req.valid){ 252c7658a75SYinan Xu io.uncache.req <> loadQueue.io.uncache.req 253c7658a75SYinan Xu }.otherwise{ 254c7658a75SYinan Xu io.uncache.req <> storeQueue.io.uncache.req 255c7658a75SYinan Xu } 25637225120Ssfencevma when (io.uncacheOutstanding) { 25737225120Ssfencevma io.uncache.resp <> loadQueue.io.uncache.resp 25837225120Ssfencevma } .otherwise { 25910aac6e7SWilliam Wang when(pendingstate === s_load){ 260c7658a75SYinan Xu io.uncache.resp <> loadQueue.io.uncache.resp 261c7658a75SYinan Xu }.otherwise{ 262c7658a75SYinan Xu io.uncache.resp <> storeQueue.io.uncache.resp 263c7658a75SYinan Xu } 26437225120Ssfencevma } 26537225120Ssfencevma 26660ebee38STang Haojin loadQueue.io.debugTopDown <> io.debugTopDown 267c7658a75SYinan Xu 268c7658a75SYinan Xu assert(!(loadQueue.io.uncache.req.valid && storeQueue.io.uncache.req.valid)) 269c7658a75SYinan Xu assert(!(loadQueue.io.uncache.resp.valid && storeQueue.io.uncache.resp.valid)) 27037225120Ssfencevma when (!io.uncacheOutstanding) { 27110aac6e7SWilliam Wang assert(!((loadQueue.io.uncache.resp.valid || storeQueue.io.uncache.resp.valid) && pendingstate === s_idle)) 27237225120Ssfencevma } 273c7658a75SYinan Xu 274cd365d4cSrvcoresjw 2751ca0e4f3SYinan Xu val perfEvents = Seq(loadQueue, storeQueue).flatMap(_.getPerfEvents) 2761ca0e4f3SYinan Xu generatePerfEvent() 277c7658a75SYinan Xu} 27810551d4eSYinan Xu 279f3a9fb05SAnzoclass LsqEnqCtrl(implicit p: Parameters) extends XSModule 280f3a9fb05SAnzo with HasVLSUParameters { 28110551d4eSYinan Xu val io = IO(new Bundle { 28210551d4eSYinan Xu val redirect = Flipped(ValidIO(new Redirect)) 28310551d4eSYinan Xu // to dispatch 28410551d4eSYinan Xu val enq = new LsqEnqIO 285e4f69d78Ssfencevma // from `memBlock.io.lqDeq 28610551d4eSYinan Xu val lcommit = Input(UInt(log2Up(CommitWidth + 1).W)) 28746f74b57SHaojin Tang // from `memBlock.io.sqDeq` 28846f74b57SHaojin Tang val scommit = Input(UInt(log2Ceil(EnsbufferWidth + 1).W)) 28910551d4eSYinan Xu // from/tp lsq 290e4f69d78Ssfencevma val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W)) 29110551d4eSYinan Xu val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W)) 292f3a9fb05SAnzo val lqFreeCount = Output(UInt(log2Up(VirtualLoadQueueSize + 1).W)) 293f3a9fb05SAnzo val sqFreeCount = Output(UInt(log2Up(StoreQueueSize + 1).W)) 29410551d4eSYinan Xu val enqLsq = Flipped(new LsqEnqIO) 29510551d4eSYinan Xu }) 29610551d4eSYinan Xu 29710551d4eSYinan Xu val lqPtr = RegInit(0.U.asTypeOf(new LqPtr)) 29810551d4eSYinan Xu val sqPtr = RegInit(0.U.asTypeOf(new SqPtr)) 299e4f69d78Ssfencevma val lqCounter = RegInit(VirtualLoadQueueSize.U(log2Up(VirtualLoadQueueSize + 1).W)) 30010551d4eSYinan Xu val sqCounter = RegInit(StoreQueueSize.U(log2Up(StoreQueueSize + 1).W)) 30110551d4eSYinan Xu val canAccept = RegInit(false.B) 30210551d4eSYinan Xu 3033ea094fbSzhanglinjuan val loadEnqVec = io.enq.req.zip(io.enq.needAlloc).map(x => x._1.valid && x._2(0)) 3043ea094fbSzhanglinjuan val storeEnqVec = io.enq.req.zip(io.enq.needAlloc).map(x => x._1.valid && x._2(1)) 3053ea094fbSzhanglinjuan val isLastUopVec = io.enq.req.map(_.bits.lastUop) 306f3a9fb05SAnzo val vLoadFlow = io.enq.req.map(_.bits.numLsElem) 307f3a9fb05SAnzo val vStoreFlow = io.enq.req.map(_.bits.numLsElem) 30832977e5dSAnzooooo val validVLoadFlow = vLoadFlow.zipWithIndex.map{case (vLoadFlowNumItem, index) => Mux(loadEnqVec(index), vLoadFlowNumItem, 0.U)} 30932977e5dSAnzooooo val validVStoreFlow = vStoreFlow.zipWithIndex.map{case (vStoreFlowNumItem, index) => Mux(storeEnqVec(index), vStoreFlowNumItem, 0.U)} 310f3a9fb05SAnzo val enqVLoadOffsetNumber = validVLoadFlow.reduce(_ + _) 311f3a9fb05SAnzo val enqVStoreOffsetNumber = validVStoreFlow.reduce(_ + _) 312f3a9fb05SAnzo val validVLoadOffset = 0.U +: vLoadFlow.zip(io.enq.needAlloc) 31332977e5dSAnzooooo .map{case (flow, needAllocItem) => Mux(needAllocItem(0).asBool, flow, 0.U)} 314f3a9fb05SAnzo .slice(0, validVLoadFlow.length - 1) 315f3a9fb05SAnzo val validVStoreOffset = 0.U +: vStoreFlow.zip(io.enq.needAlloc) 31632977e5dSAnzooooo .map{case (flow, needAllocItem) => Mux(needAllocItem(1).asBool, flow, 0.U)} 317f3a9fb05SAnzo .slice(0, validVStoreFlow.length - 1) 318f3a9fb05SAnzo val lqAllocNumber = enqVLoadOffsetNumber 319f3a9fb05SAnzo val sqAllocNumber = enqVStoreOffsetNumber 32010551d4eSYinan Xu 321f3a9fb05SAnzo io.lqFreeCount := lqCounter 322f3a9fb05SAnzo io.sqFreeCount := sqCounter 32310551d4eSYinan Xu // How to update ptr and counter: 32410551d4eSYinan Xu // (1) by default, updated according to enq/commit 32510551d4eSYinan Xu // (2) when redirect and dispatch queue is empty, update according to lsq 32610551d4eSYinan Xu val t1_redirect = RegNext(io.redirect.valid) 32710551d4eSYinan Xu val t2_redirect = RegNext(t1_redirect) 32810551d4eSYinan Xu val t2_update = t2_redirect && !VecInit(io.enq.needAlloc.map(_.orR)).asUInt.orR 32910551d4eSYinan Xu val t3_update = RegNext(t2_update) 33010551d4eSYinan Xu val t3_lqCancelCnt = RegNext(io.lqCancelCnt) 33110551d4eSYinan Xu val t3_sqCancelCnt = RegNext(io.sqCancelCnt) 33210551d4eSYinan Xu when (t3_update) { 33310551d4eSYinan Xu lqPtr := lqPtr - t3_lqCancelCnt 33410551d4eSYinan Xu lqCounter := lqCounter + io.lcommit + t3_lqCancelCnt 33510551d4eSYinan Xu sqPtr := sqPtr - t3_sqCancelCnt 33610551d4eSYinan Xu sqCounter := sqCounter + io.scommit + t3_sqCancelCnt 33710551d4eSYinan Xu }.elsewhen (!io.redirect.valid && io.enq.canAccept) { 3383ea094fbSzhanglinjuan lqPtr := lqPtr + lqAllocNumber 3393ea094fbSzhanglinjuan lqCounter := lqCounter + io.lcommit - lqAllocNumber 3403ea094fbSzhanglinjuan sqPtr := sqPtr + sqAllocNumber 3413ea094fbSzhanglinjuan sqCounter := sqCounter + io.scommit - sqAllocNumber 34210551d4eSYinan Xu }.otherwise { 34310551d4eSYinan Xu lqCounter := lqCounter + io.lcommit 34410551d4eSYinan Xu sqCounter := sqCounter + io.scommit 34510551d4eSYinan Xu } 34610551d4eSYinan Xu 34710551d4eSYinan Xu 348d97a1af7SXuan Hu val lqMaxAllocate = LSQLdEnqWidth 349d97a1af7SXuan Hu val sqMaxAllocate = LSQStEnqWidth 350d97a1af7SXuan Hu val maxAllocate = lqMaxAllocate max sqMaxAllocate 351d97a1af7SXuan Hu val ldCanAccept = lqCounter >= lqAllocNumber +& lqMaxAllocate.U 352d97a1af7SXuan Hu val sqCanAccept = sqCounter >= sqAllocNumber +& sqMaxAllocate.U 35310551d4eSYinan Xu // It is possible that t3_update and enq are true at the same clock cycle. 35410551d4eSYinan Xu // For example, if redirect.valid lasts more than one clock cycle, 355f3a9fb05SAnzo // after the last redirect, new instructions may enter but previously redirect has not been resolved (updated according to the cancel count from LSQ). 35610551d4eSYinan Xu // To solve the issue easily, we block enqueue when t3_update, which is RegNext(t2_update). 35710551d4eSYinan Xu io.enq.canAccept := RegNext(ldCanAccept && sqCanAccept && !t2_update) 35810551d4eSYinan Xu val lqOffset = Wire(Vec(io.enq.resp.length, UInt(log2Up(maxAllocate + 1).W))) 35910551d4eSYinan Xu val sqOffset = Wire(Vec(io.enq.resp.length, UInt(log2Up(maxAllocate + 1).W))) 36010551d4eSYinan Xu for ((resp, i) <- io.enq.resp.zipWithIndex) { 361f3a9fb05SAnzo lqOffset(i) := validVLoadOffset.take(i + 1).reduce(_ + _) 36210551d4eSYinan Xu resp.lqIdx := lqPtr + lqOffset(i) 363f3a9fb05SAnzo sqOffset(i) := validVStoreOffset.take(i + 1).reduce(_ + _) 36410551d4eSYinan Xu resp.sqIdx := sqPtr + sqOffset(i) 36510551d4eSYinan Xu } 36610551d4eSYinan Xu 367f3a9fb05SAnzo io.enqLsq.needAlloc := RegNext(io.enq.needAlloc) 36810551d4eSYinan Xu io.enqLsq.req.zip(io.enq.req).zip(io.enq.resp).foreach{ case ((toLsq, enq), resp) => 369f3a9fb05SAnzo val do_enq = enq.valid && !io.redirect.valid && io.enq.canAccept 37010551d4eSYinan Xu toLsq.valid := RegNext(do_enq) 37110551d4eSYinan Xu toLsq.bits := RegEnable(enq.bits, do_enq) 37210551d4eSYinan Xu toLsq.bits.lqIdx := RegEnable(resp.lqIdx, do_enq) 37310551d4eSYinan Xu toLsq.bits.sqIdx := RegEnable(resp.sqIdx, do_enq) 37410551d4eSYinan Xu } 37510551d4eSYinan Xu 37610551d4eSYinan Xu}