xref: /XiangShan/src/main/scala/xiangshan/mem/lsqueue/LSQWrapper.scala (revision 46f74b57fbbf4201e712073b1780aa947b6e1198)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17c7658a75SYinan Xupackage xiangshan.mem
18c7658a75SYinan Xu
192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
20c7658a75SYinan Xuimport chisel3._
21c7658a75SYinan Xuimport chisel3.util._
22c7658a75SYinan Xuimport utils._
23c7658a75SYinan Xuimport xiangshan._
24c7658a75SYinan Xuimport xiangshan.cache._
256d5ddbceSLemoverimport xiangshan.cache.{DCacheWordIO, DCacheLineIO, MemoryOpConstants}
266d5ddbceSLemoverimport xiangshan.cache.mmu.{TlbRequestIO}
27c7658a75SYinan Xuimport xiangshan.mem._
289aca92b9SYinan Xuimport xiangshan.backend.rob.RobLsqIO
29c7658a75SYinan Xu
302225d46eSJiawei Linclass ExceptionAddrIO(implicit p: Parameters) extends XSBundle {
31c7658a75SYinan Xu  val isStore = Input(Bool())
32c7658a75SYinan Xu  val vaddr = Output(UInt(VAddrBits.W))
33c7658a75SYinan Xu}
34c7658a75SYinan Xu
352225d46eSJiawei Linclass FwdEntry extends Bundle {
363db2cf75SWilliam Wang  val validFast = Bool() // validFast is generated the same cycle with query
373db2cf75SWilliam Wang  val valid = Bool() // valid is generated 1 cycle after query request
383db2cf75SWilliam Wang  val data = UInt(8.W) // data is generated 1 cycle after query request
39a8179b86SWilliam Wang}
40a8179b86SWilliam Wang
41c7658a75SYinan Xu// inflight miss block reqs
422225d46eSJiawei Linclass InflightBlockInfo(implicit p: Parameters) extends XSBundle {
43c7658a75SYinan Xu  val block_addr = UInt(PAddrBits.W)
44c7658a75SYinan Xu  val valid = Bool()
45c7658a75SYinan Xu}
46c7658a75SYinan Xu
472225d46eSJiawei Linclass LsqEnqIO(implicit p: Parameters) extends XSBundle {
4808fafef0SYinan Xu  val canAccept = Output(Bool())
497057cff8SYinan Xu  val needAlloc = Vec(exuParameters.LsExuCnt, Input(UInt(2.W)))
507057cff8SYinan Xu  val req = Vec(exuParameters.LsExuCnt, Flipped(ValidIO(new MicroOp)))
517057cff8SYinan Xu  val resp = Vec(exuParameters.LsExuCnt, Output(new LSIdx))
5208fafef0SYinan Xu}
53780ade3fSYinan Xu
54780ade3fSYinan Xu// Load / Store Queue Wrapper for XiangShan Out of Order LSU
551ca0e4f3SYinan Xuclass LsqWrappper(implicit p: Parameters) extends XSModule with HasDCacheParameters with HasPerfEvents {
56780ade3fSYinan Xu  val io = IO(new Bundle() {
575668a921SJiawei Lin    val hartId = Input(UInt(8.W))
58780ade3fSYinan Xu    val enq = new LsqEnqIO
592d7c7105SYinan Xu    val brqRedirect = Flipped(ValidIO(new Redirect))
60c7658a75SYinan Xu    val loadIn = Vec(LoadPipelineWidth, Flipped(Valid(new LsPipelineBundle)))
61c7658a75SYinan Xu    val storeIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle)))
62ca2f90a6SLemover    val storeInRe = Vec(StorePipelineWidth, Input(new LsPipelineBundle()))
636ab6918fSYinan Xu    val storeDataIn = Vec(StorePipelineWidth, Flipped(Valid(new ExuOutput))) // store data, send to sq from rs
645830ba4fSWilliam Wang    val loadDataForwarded = Vec(LoadPipelineWidth, Input(Bool()))
656b6d88e6SWilliam Wang    val dcacheRequireReplay = Vec(LoadPipelineWidth, Input(Bool()))
66*46f74b57SHaojin Tang    val sbuffer = Vec(EnsbufferWidth, Decoupled(new DCacheWordReqWithVaddr))
67*46f74b57SHaojin Tang    val ldout = Vec(LoadPipelineWidth, DecoupledIO(new ExuOutput)) // writeback int load
68478b655cSWilliam Wang    val mmioStout = DecoupledIO(new ExuOutput) // writeback uncached store
691b7adedcSWilliam Wang    val forward = Vec(LoadPipelineWidth, Flipped(new PipeLoadForwardQueryIO))
7067682d05SWilliam Wang    val loadViolationQuery = Vec(LoadPipelineWidth, Flipped(new LoadViolationQueryIO))
719aca92b9SYinan Xu    val rob = Flipped(new RobLsqIO)
72c7658a75SYinan Xu    val rollback = Output(Valid(new Redirect))
7309203307SWilliam Wang    val refill = Flipped(ValidIO(new Refill))
7467682d05SWilliam Wang    val release = Flipped(ValidIO(new Release))
75c7658a75SYinan Xu    val uncache = new DCacheWordIO
76c7658a75SYinan Xu    val exceptionAddr = new ExceptionAddrIO
772dcbb932SWilliam Wang    val sqempty = Output(Bool())
782b8b2e7aSWilliam Wang    val issuePtrExt = Output(new SqPtr)
79edd6ddbcSwakafa    val sqFull = Output(Bool())
80edd6ddbcSwakafa    val lqFull = Output(Bool())
8110551d4eSYinan Xu    val lqCancelCnt = Output(UInt(log2Up(LoadQueueSize + 1).W))
8210551d4eSYinan Xu    val sqCancelCnt = Output(UInt(log2Up(StoreQueueSize + 1).W))
83*46f74b57SHaojin Tang    val sqDeq = Output(UInt(log2Ceil(EnsbufferWidth + 1).W))
84b978565cSWilliam Wang    val trigger = Vec(LoadPipelineWidth, new LqTriggerIO)
85c7658a75SYinan Xu  })
86c7658a75SYinan Xu
87c7658a75SYinan Xu  val loadQueue = Module(new LoadQueue)
88c7658a75SYinan Xu  val storeQueue = Module(new StoreQueue)
89c7658a75SYinan Xu
905668a921SJiawei Lin  storeQueue.io.hartId := io.hartId
915668a921SJiawei Lin
9208fafef0SYinan Xu  // io.enq logic
9308fafef0SYinan Xu  // LSQ: send out canAccept when both load queue and store queue are ready
9408fafef0SYinan Xu  // Dispatch: send instructions to LSQ only when they are ready
9508fafef0SYinan Xu  io.enq.canAccept := loadQueue.io.enq.canAccept && storeQueue.io.enq.canAccept
9603f2ceceSYinan Xu  loadQueue.io.enq.sqCanAccept := storeQueue.io.enq.canAccept
9703f2ceceSYinan Xu  storeQueue.io.enq.lqCanAccept := loadQueue.io.enq.canAccept
987057cff8SYinan Xu  for (i <- io.enq.req.indices) {
99049559e7SYinan Xu    loadQueue.io.enq.needAlloc(i)      := io.enq.needAlloc(i)(0)
100049559e7SYinan Xu    loadQueue.io.enq.req(i).valid      := io.enq.needAlloc(i)(0) && io.enq.req(i).valid
10108fafef0SYinan Xu    loadQueue.io.enq.req(i).bits       := io.enq.req(i).bits
1027057cff8SYinan Xu    loadQueue.io.enq.req(i).bits.sqIdx := storeQueue.io.enq.resp(i)
103780ade3fSYinan Xu
104049559e7SYinan Xu    storeQueue.io.enq.needAlloc(i)      := io.enq.needAlloc(i)(1)
105049559e7SYinan Xu    storeQueue.io.enq.req(i).valid      := io.enq.needAlloc(i)(1) && io.enq.req(i).valid
10608fafef0SYinan Xu    storeQueue.io.enq.req(i).bits       := io.enq.req(i).bits
1077057cff8SYinan Xu    storeQueue.io.enq.req(i).bits       := io.enq.req(i).bits
1087057cff8SYinan Xu    storeQueue.io.enq.req(i).bits.lqIdx := loadQueue.io.enq.resp(i)
109780ade3fSYinan Xu
11008fafef0SYinan Xu    io.enq.resp(i).lqIdx := loadQueue.io.enq.resp(i)
11108fafef0SYinan Xu    io.enq.resp(i).sqIdx := storeQueue.io.enq.resp(i)
11208fafef0SYinan Xu  }
11308fafef0SYinan Xu
114c7658a75SYinan Xu  // load queue wiring
115c7658a75SYinan Xu  loadQueue.io.brqRedirect <> io.brqRedirect
116c7658a75SYinan Xu  loadQueue.io.loadIn <> io.loadIn
117c7658a75SYinan Xu  loadQueue.io.storeIn <> io.storeIn
1185830ba4fSWilliam Wang  loadQueue.io.loadDataForwarded <> io.loadDataForwarded
1196b6d88e6SWilliam Wang  loadQueue.io.dcacheRequireReplay <> io.dcacheRequireReplay
120c7658a75SYinan Xu  loadQueue.io.ldout <> io.ldout
1219aca92b9SYinan Xu  loadQueue.io.rob <> io.rob
122c7658a75SYinan Xu  loadQueue.io.rollback <> io.rollback
12309203307SWilliam Wang  loadQueue.io.refill <> io.refill
12467682d05SWilliam Wang  loadQueue.io.release <> io.release
125b978565cSWilliam Wang  loadQueue.io.trigger <> io.trigger
126c7658a75SYinan Xu  loadQueue.io.exceptionAddr.isStore := DontCare
12710551d4eSYinan Xu  loadQueue.io.lqCancelCnt <> io.lqCancelCnt
128c7658a75SYinan Xu
129c7658a75SYinan Xu  // store queue wiring
130c7658a75SYinan Xu  // storeQueue.io <> DontCare
131c7658a75SYinan Xu  storeQueue.io.brqRedirect <> io.brqRedirect
132c7658a75SYinan Xu  storeQueue.io.storeIn <> io.storeIn
133ca2f90a6SLemover  storeQueue.io.storeInRe <> io.storeInRe
1341b7adedcSWilliam Wang  storeQueue.io.storeDataIn <> io.storeDataIn
135c7658a75SYinan Xu  storeQueue.io.sbuffer <> io.sbuffer
136478b655cSWilliam Wang  storeQueue.io.mmioStout <> io.mmioStout
1379aca92b9SYinan Xu  storeQueue.io.rob <> io.rob
138c7658a75SYinan Xu  storeQueue.io.exceptionAddr.isStore := DontCare
1392b8b2e7aSWilliam Wang  storeQueue.io.issuePtrExt <> io.issuePtrExt
14010551d4eSYinan Xu  storeQueue.io.sqCancelCnt <> io.sqCancelCnt
14110551d4eSYinan Xu  storeQueue.io.sqDeq <> io.sqDeq
142c7658a75SYinan Xu
1439eb258c3SYinan Xu  loadQueue.io.load_s1 <> io.forward
144c7658a75SYinan Xu  storeQueue.io.forward <> io.forward // overlap forwardMask & forwardData, DO NOT CHANGE SEQUENCE
145c7658a75SYinan Xu
14667682d05SWilliam Wang  loadQueue.io.loadViolationQuery <> io.loadViolationQuery
14767682d05SWilliam Wang
1482dcbb932SWilliam Wang  storeQueue.io.sqempty <> io.sqempty
1492dcbb932SWilliam Wang
1508a33de1fSYinan Xu  // rob commits for lsq is delayed for two cycles, which causes the delayed update for deqPtr in lq/sq
1518a33de1fSYinan Xu  // s0: commit
1528a33de1fSYinan Xu  // s1:               exception find
1538a33de1fSYinan Xu  // s2:               exception triggered
1548a33de1fSYinan Xu  // s3: ptr updated & new address
1558a33de1fSYinan Xu  // address will be used at the next cycle after exception is triggered
1568a33de1fSYinan Xu  io.exceptionAddr.vaddr := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.vaddr, loadQueue.io.exceptionAddr.vaddr)
157c7658a75SYinan Xu
158c7658a75SYinan Xu  // naive uncache arbiter
159c7658a75SYinan Xu  val s_idle :: s_load :: s_store :: Nil = Enum(3)
16010aac6e7SWilliam Wang  val pendingstate = RegInit(s_idle)
161c7658a75SYinan Xu
16210aac6e7SWilliam Wang  switch(pendingstate){
163c7658a75SYinan Xu    is(s_idle){
164c7658a75SYinan Xu      when(io.uncache.req.fire()){
16510aac6e7SWilliam Wang        pendingstate := Mux(loadQueue.io.uncache.req.valid, s_load, s_store)
166c7658a75SYinan Xu      }
167c7658a75SYinan Xu    }
168c7658a75SYinan Xu    is(s_load){
169c7658a75SYinan Xu      when(io.uncache.resp.fire()){
17010aac6e7SWilliam Wang        pendingstate := s_idle
171c7658a75SYinan Xu      }
172c7658a75SYinan Xu    }
173c7658a75SYinan Xu    is(s_store){
174c7658a75SYinan Xu      when(io.uncache.resp.fire()){
17510aac6e7SWilliam Wang        pendingstate := s_idle
176c7658a75SYinan Xu      }
177c7658a75SYinan Xu    }
178c7658a75SYinan Xu  }
179c7658a75SYinan Xu
180c7658a75SYinan Xu  loadQueue.io.uncache := DontCare
181c7658a75SYinan Xu  storeQueue.io.uncache := DontCare
182c7658a75SYinan Xu  loadQueue.io.uncache.resp.valid := false.B
183c7658a75SYinan Xu  storeQueue.io.uncache.resp.valid := false.B
184c7658a75SYinan Xu  when(loadQueue.io.uncache.req.valid){
185c7658a75SYinan Xu    io.uncache.req <> loadQueue.io.uncache.req
186c7658a75SYinan Xu  }.otherwise{
187c7658a75SYinan Xu    io.uncache.req <> storeQueue.io.uncache.req
188c7658a75SYinan Xu  }
18910aac6e7SWilliam Wang  when(pendingstate === s_load){
190c7658a75SYinan Xu    io.uncache.resp <> loadQueue.io.uncache.resp
191c7658a75SYinan Xu  }.otherwise{
192c7658a75SYinan Xu    io.uncache.resp <> storeQueue.io.uncache.resp
193c7658a75SYinan Xu  }
194c7658a75SYinan Xu
195c7658a75SYinan Xu  assert(!(loadQueue.io.uncache.req.valid && storeQueue.io.uncache.req.valid))
196c7658a75SYinan Xu  assert(!(loadQueue.io.uncache.resp.valid && storeQueue.io.uncache.resp.valid))
19710aac6e7SWilliam Wang  assert(!((loadQueue.io.uncache.resp.valid || storeQueue.io.uncache.resp.valid) && pendingstate === s_idle))
198c7658a75SYinan Xu
199edd6ddbcSwakafa  io.lqFull := loadQueue.io.lqFull
200edd6ddbcSwakafa  io.sqFull := storeQueue.io.sqFull
201cd365d4cSrvcoresjw
2021ca0e4f3SYinan Xu  val perfEvents = Seq(loadQueue, storeQueue).flatMap(_.getPerfEvents)
2031ca0e4f3SYinan Xu  generatePerfEvent()
204c7658a75SYinan Xu}
20510551d4eSYinan Xu
20610551d4eSYinan Xuclass LsqEnqCtrl(implicit p: Parameters) extends XSModule {
20710551d4eSYinan Xu  val io = IO(new Bundle {
20810551d4eSYinan Xu    val redirect = Flipped(ValidIO(new Redirect))
20910551d4eSYinan Xu    // to dispatch
21010551d4eSYinan Xu    val enq = new LsqEnqIO
21110551d4eSYinan Xu    // from rob
21210551d4eSYinan Xu    val lcommit = Input(UInt(log2Up(CommitWidth + 1).W))
213*46f74b57SHaojin Tang    // from `memBlock.io.sqDeq`
214*46f74b57SHaojin Tang    val scommit = Input(UInt(log2Ceil(EnsbufferWidth + 1).W))
21510551d4eSYinan Xu    // from/tp lsq
21610551d4eSYinan Xu    val lqCancelCnt = Input(UInt(log2Up(LoadQueueSize + 1).W))
21710551d4eSYinan Xu    val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W))
21810551d4eSYinan Xu    val enqLsq = Flipped(new LsqEnqIO)
21910551d4eSYinan Xu  })
22010551d4eSYinan Xu
22110551d4eSYinan Xu  val lqPtr = RegInit(0.U.asTypeOf(new LqPtr))
22210551d4eSYinan Xu  val sqPtr = RegInit(0.U.asTypeOf(new SqPtr))
22310551d4eSYinan Xu  val lqCounter = RegInit(LoadQueueSize.U(log2Up(LoadQueueSize + 1).W))
22410551d4eSYinan Xu  val sqCounter = RegInit(StoreQueueSize.U(log2Up(StoreQueueSize + 1).W))
22510551d4eSYinan Xu  val canAccept = RegInit(false.B)
22610551d4eSYinan Xu
22710551d4eSYinan Xu  val loadEnqNumber = PopCount(io.enq.req.zip(io.enq.needAlloc).map(x => x._1.valid && x._2(0)))
22810551d4eSYinan Xu  val storeEnqNumber = PopCount(io.enq.req.zip(io.enq.needAlloc).map(x => x._1.valid && x._2(1)))
22910551d4eSYinan Xu
23010551d4eSYinan Xu  // How to update ptr and counter:
23110551d4eSYinan Xu  // (1) by default, updated according to enq/commit
23210551d4eSYinan Xu  // (2) when redirect and dispatch queue is empty, update according to lsq
23310551d4eSYinan Xu  val t1_redirect = RegNext(io.redirect.valid)
23410551d4eSYinan Xu  val t2_redirect = RegNext(t1_redirect)
23510551d4eSYinan Xu  val t2_update = t2_redirect && !VecInit(io.enq.needAlloc.map(_.orR)).asUInt.orR
23610551d4eSYinan Xu  val t3_update = RegNext(t2_update)
23710551d4eSYinan Xu  val t3_lqCancelCnt = RegNext(io.lqCancelCnt)
23810551d4eSYinan Xu  val t3_sqCancelCnt = RegNext(io.sqCancelCnt)
23910551d4eSYinan Xu  when (t3_update) {
24010551d4eSYinan Xu    lqPtr := lqPtr - t3_lqCancelCnt
24110551d4eSYinan Xu    lqCounter := lqCounter + io.lcommit + t3_lqCancelCnt
24210551d4eSYinan Xu    sqPtr := sqPtr - t3_sqCancelCnt
24310551d4eSYinan Xu    sqCounter := sqCounter + io.scommit + t3_sqCancelCnt
24410551d4eSYinan Xu  }.elsewhen (!io.redirect.valid && io.enq.canAccept) {
24510551d4eSYinan Xu    lqPtr := lqPtr + loadEnqNumber
24610551d4eSYinan Xu    lqCounter := lqCounter + io.lcommit - loadEnqNumber
24710551d4eSYinan Xu    sqPtr := sqPtr + storeEnqNumber
24810551d4eSYinan Xu    sqCounter := sqCounter + io.scommit - storeEnqNumber
24910551d4eSYinan Xu  }.otherwise {
25010551d4eSYinan Xu    lqCounter := lqCounter + io.lcommit
25110551d4eSYinan Xu    sqCounter := sqCounter + io.scommit
25210551d4eSYinan Xu  }
25310551d4eSYinan Xu
25410551d4eSYinan Xu
25510551d4eSYinan Xu  val maxAllocate = Seq(exuParameters.LduCnt, exuParameters.StuCnt).max
25610551d4eSYinan Xu  val ldCanAccept = lqCounter >= loadEnqNumber +& maxAllocate.U
25710551d4eSYinan Xu  val sqCanAccept = sqCounter >= storeEnqNumber +& maxAllocate.U
25810551d4eSYinan Xu  // It is possible that t3_update and enq are true at the same clock cycle.
25910551d4eSYinan Xu  // For example, if redirect.valid lasts more than one clock cycle,
26010551d4eSYinan Xu  // after the last redirect, new instructions may enter but previously redirect
26110551d4eSYinan Xu  // has not been resolved (updated according to the cancel count from LSQ).
26210551d4eSYinan Xu  // To solve the issue easily, we block enqueue when t3_update, which is RegNext(t2_update).
26310551d4eSYinan Xu  io.enq.canAccept := RegNext(ldCanAccept && sqCanAccept && !t2_update)
26410551d4eSYinan Xu  val lqOffset = Wire(Vec(io.enq.resp.length, UInt(log2Up(maxAllocate + 1).W)))
26510551d4eSYinan Xu  val sqOffset = Wire(Vec(io.enq.resp.length, UInt(log2Up(maxAllocate + 1).W)))
26610551d4eSYinan Xu  for ((resp, i) <- io.enq.resp.zipWithIndex) {
26710551d4eSYinan Xu    lqOffset(i) := PopCount(io.enq.needAlloc.take(i).map(a => a(0)))
26810551d4eSYinan Xu    resp.lqIdx := lqPtr + lqOffset(i)
26910551d4eSYinan Xu    sqOffset(i) := PopCount(io.enq.needAlloc.take(i).map(a => a(1)))
27010551d4eSYinan Xu    resp.sqIdx := sqPtr + sqOffset(i)
27110551d4eSYinan Xu  }
27210551d4eSYinan Xu
27310551d4eSYinan Xu  io.enqLsq.needAlloc := RegNext(io.enq.needAlloc)
27410551d4eSYinan Xu  io.enqLsq.req.zip(io.enq.req).zip(io.enq.resp).foreach{ case ((toLsq, enq), resp) =>
27510551d4eSYinan Xu    val do_enq = enq.valid && !io.redirect.valid && io.enq.canAccept
27610551d4eSYinan Xu    toLsq.valid := RegNext(do_enq)
27710551d4eSYinan Xu    toLsq.bits := RegEnable(enq.bits, do_enq)
27810551d4eSYinan Xu    toLsq.bits.lqIdx := RegEnable(resp.lqIdx, do_enq)
27910551d4eSYinan Xu    toLsq.bits.sqIdx := RegEnable(resp.sqIdx, do_enq)
28010551d4eSYinan Xu  }
28110551d4eSYinan Xu
28210551d4eSYinan Xu}
283