xref: /XiangShan/src/main/scala/xiangshan/mem/lsqueue/LSQWrapper.scala (revision 3ea094fb8a16fd7d7b504393a9c2d41934c6bfcd)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17c7658a75SYinan Xupackage xiangshan.mem
18c7658a75SYinan Xu
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
20c7658a75SYinan Xuimport chisel3._
21c7658a75SYinan Xuimport chisel3.util._
223b739f49SXuan Huimport utils._
233c02ee8fSwakafaimport utility._
24c7658a75SYinan Xuimport xiangshan._
25870f462dSXuan Huimport xiangshan.backend.Bundles.{DynInst, MemExuOutput}
263b739f49SXuan Huimport xiangshan.cache._
27870f462dSXuan Huimport xiangshan.cache.{DCacheLineIO, DCacheWordIO, MemoryOpConstants}
28870f462dSXuan Huimport xiangshan.cache.mmu.TlbRequestIO
293b739f49SXuan Huimport xiangshan.mem._
3093eb4d85Ssfencevmaimport xiangshan.backend._
319aca92b9SYinan Xuimport xiangshan.backend.rob.RobLsqIO
32c7658a75SYinan Xu
332225d46eSJiawei Linclass ExceptionAddrIO(implicit p: Parameters) extends XSBundle {
34c7658a75SYinan Xu  val isStore = Input(Bool())
35c7658a75SYinan Xu  val vaddr = Output(UInt(VAddrBits.W))
36c7658a75SYinan Xu}
37c7658a75SYinan Xu
382225d46eSJiawei Linclass FwdEntry extends Bundle {
393db2cf75SWilliam Wang  val validFast = Bool() // validFast is generated the same cycle with query
403db2cf75SWilliam Wang  val valid = Bool() // valid is generated 1 cycle after query request
413db2cf75SWilliam Wang  val data = UInt(8.W) // data is generated 1 cycle after query request
42a8179b86SWilliam Wang}
43a8179b86SWilliam Wang
44c7658a75SYinan Xu// inflight miss block reqs
452225d46eSJiawei Linclass InflightBlockInfo(implicit p: Parameters) extends XSBundle {
46c7658a75SYinan Xu  val block_addr = UInt(PAddrBits.W)
47c7658a75SYinan Xu  val valid = Bool()
48c7658a75SYinan Xu}
49c7658a75SYinan Xu
5093eb4d85Ssfencevmaclass LsqEnqIO(implicit p: Parameters) extends MemBlockBundle {
5108fafef0SYinan Xu  val canAccept = Output(Bool())
5254dc1a5aSXuan Hu  val needAlloc = Vec(LSQEnqWidth, Input(UInt(2.W)))
5354dc1a5aSXuan Hu  val req       = Vec(LSQEnqWidth, Flipped(ValidIO(new DynInst)))
5454dc1a5aSXuan Hu  val resp      = Vec(LSQEnqWidth, Output(new LSIdx))
5508fafef0SYinan Xu}
56780ade3fSYinan Xu
57780ade3fSYinan Xu// Load / Store Queue Wrapper for XiangShan Out of Order LSU
58e4f69d78Ssfencevmaclass LsqWrapper(implicit p: Parameters) extends XSModule with HasDCacheParameters with HasPerfEvents {
59780ade3fSYinan Xu  val io = IO(new Bundle() {
605668a921SJiawei Lin    val hartId = Input(UInt(8.W))
612d7c7105SYinan Xu    val brqRedirect = Flipped(ValidIO(new Redirect))
62e4f69d78Ssfencevma    val enq = new LsqEnqIO
63e4f69d78Ssfencevma    val ldu = new Bundle() {
6414a67055Ssfencevma        val stld_nuke_query = Vec(LoadPipelineWidth, Flipped(new LoadNukeQueryIO)) // from load_s2
6514a67055Ssfencevma        val ldld_nuke_query = Vec(LoadPipelineWidth, Flipped(new LoadNukeQueryIO)) // from load_s2
6614a67055Ssfencevma        val ldin = Vec(LoadPipelineWidth, Flipped(Decoupled(new LqWriteBundle))) // from load_s3
67e4f69d78Ssfencevma    }
68e4f69d78Ssfencevma    val sta = new Bundle() {
69e4f69d78Ssfencevma      val storeMaskIn = Vec(StorePipelineWidth, Flipped(Valid(new StoreMaskBundle))) // from store_s0, store mask, send to sq from rs
70e4f69d78Ssfencevma      val storeAddrIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle))) // from store_s1
71e4f69d78Ssfencevma      val storeAddrInRe = Vec(StorePipelineWidth, Input(new LsPipelineBundle())) // from store_s2
7220a5248fSzhanglinjuan      val vecStoreAddrIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle)))
73e4f69d78Ssfencevma    }
74e4f69d78Ssfencevma    val std = new Bundle() {
7568d13085SXuan Hu      val storeDataIn = Vec(StorePipelineWidth, Flipped(Valid(new MemExuOutput))) // from store_s0, store data, send to sq from rs
76e4f69d78Ssfencevma    }
77c61abc0cSXuan Hu    val ldout = Vec(LoadPipelineWidth, DecoupledIO(new MemExuOutput))
7814a67055Ssfencevma    val ld_raw_data = Vec(LoadPipelineWidth, Output(new LoadDataFromLQBundle))
79e4f69d78Ssfencevma    val replay = Vec(LoadPipelineWidth, Decoupled(new LsPipelineBundle))
800d32f713Shappy-lx    val sbuffer = Vec(EnsbufferWidth, Decoupled(new DCacheWordReqWithVaddrAndPfFlag))
811b7adedcSWilliam Wang    val forward = Vec(LoadPipelineWidth, Flipped(new PipeLoadForwardQueryIO))
829aca92b9SYinan Xu    val rob = Flipped(new RobLsqIO)
83c7658a75SYinan Xu    val rollback = Output(Valid(new Redirect))
84e4f69d78Ssfencevma    val release = Flipped(Valid(new Release))
85e4f69d78Ssfencevma    val refill = Flipped(Valid(new Refill))
869444e131Ssfencevma    val tl_d_channel  = Input(new DcacheToLduForwardIO)
87e4f69d78Ssfencevma    val uncacheOutstanding = Input(Bool())
886786cfb7SWilliam Wang    val uncache = new UncacheWordIO
8968d13085SXuan Hu    val mmioStout = DecoupledIO(new MemExuOutput) // writeback uncached store
90e4f69d78Ssfencevma    val sqEmpty = Output(Bool())
9114a67055Ssfencevma    val lq_rep_full = Output(Bool())
92edd6ddbcSwakafa    val sqFull = Output(Bool())
93edd6ddbcSwakafa    val lqFull = Output(Bool())
9410551d4eSYinan Xu    val sqCancelCnt = Output(UInt(log2Up(StoreQueueSize+1).W))
95e4f69d78Ssfencevma    val lqCancelCnt = Output(UInt(log2Up(VirtualLoadQueueSize+1).W))
96e4f69d78Ssfencevma    val lqDeq = Output(UInt(log2Up(CommitWidth + 1).W))
9746f74b57SHaojin Tang    val sqDeq = Output(UInt(log2Ceil(EnsbufferWidth + 1).W))
98d2b20d1aSTang Haojin    val lqCanAccept = Output(Bool())
99d2b20d1aSTang Haojin    val sqCanAccept = Output(Bool())
10058dbfdf7Szhanglinjuan    val lqDeqPtr = Output(new LqPtr)
10158dbfdf7Szhanglinjuan    val sqDeqPtr = Output(new SqPtr)
102e4f69d78Ssfencevma    val exceptionAddr = new ExceptionAddrIO
103b978565cSWilliam Wang    val trigger = Vec(LoadPipelineWidth, new LqTriggerIO)
104e4f69d78Ssfencevma    val issuePtrExt = Output(new SqPtr)
10514a67055Ssfencevma    val l2_hint = Input(Valid(new L2ToL1Hint()))
1062fdb4d6aShappy-lx    val force_write = Output(Bool())
1070d32f713Shappy-lx    val lqEmpty = Output(Bool())
10820a5248fSzhanglinjuan
10920a5248fSzhanglinjuan    // vector
11020a5248fSzhanglinjuan    val vecWriteback = Flipped(ValidIO(new MemExuOutput(isVector = true)))
11120a5248fSzhanglinjuan    val vecStoreRetire = Flipped(ValidIO(new SqPtr))
11220a5248fSzhanglinjuan
11320a5248fSzhanglinjuan    // top-down
11460ebee38STang Haojin    val debugTopDown = new LoadQueueTopDownIO
115c7658a75SYinan Xu  })
116c7658a75SYinan Xu
117c7658a75SYinan Xu  val loadQueue = Module(new LoadQueue)
118c7658a75SYinan Xu  val storeQueue = Module(new StoreQueue)
119c7658a75SYinan Xu
1205668a921SJiawei Lin  storeQueue.io.hartId := io.hartId
12137225120Ssfencevma  storeQueue.io.uncacheOutstanding := io.uncacheOutstanding
1225668a921SJiawei Lin
123a760aeb0Shappy-lx
124a760aeb0Shappy-lx  dontTouch(loadQueue.io.tlbReplayDelayCycleCtrl)
125c61abc0cSXuan Hu  // Todo: imm
1268a610956Ssfencevma  val tlbReplayDelayCycleCtrl = WireInit(VecInit(Seq(14.U(ReSelectLen.W), 0.U(ReSelectLen.W), 125.U(ReSelectLen.W), 0.U(ReSelectLen.W))))
127a760aeb0Shappy-lx  loadQueue.io.tlbReplayDelayCycleCtrl := tlbReplayDelayCycleCtrl
128a760aeb0Shappy-lx
12908fafef0SYinan Xu  // io.enq logic
13008fafef0SYinan Xu  // LSQ: send out canAccept when both load queue and store queue are ready
13108fafef0SYinan Xu  // Dispatch: send instructions to LSQ only when they are ready
13208fafef0SYinan Xu  io.enq.canAccept := loadQueue.io.enq.canAccept && storeQueue.io.enq.canAccept
133d2b20d1aSTang Haojin  io.lqCanAccept := loadQueue.io.enq.canAccept
134d2b20d1aSTang Haojin  io.sqCanAccept := storeQueue.io.enq.canAccept
13503f2ceceSYinan Xu  loadQueue.io.enq.sqCanAccept := storeQueue.io.enq.canAccept
13603f2ceceSYinan Xu  storeQueue.io.enq.lqCanAccept := loadQueue.io.enq.canAccept
13758dbfdf7Szhanglinjuan  io.lqDeqPtr := loadQueue.io.lqDeqPtr
13858dbfdf7Szhanglinjuan  io.sqDeqPtr := storeQueue.io.sqDeqPtr
1397057cff8SYinan Xu  for (i <- io.enq.req.indices) {
140049559e7SYinan Xu    loadQueue.io.enq.needAlloc(i)      := io.enq.needAlloc(i)(0)
141049559e7SYinan Xu    loadQueue.io.enq.req(i).valid      := io.enq.needAlloc(i)(0) && io.enq.req(i).valid
14208fafef0SYinan Xu    loadQueue.io.enq.req(i).bits       := io.enq.req(i).bits
1437057cff8SYinan Xu    loadQueue.io.enq.req(i).bits.sqIdx := storeQueue.io.enq.resp(i)
144780ade3fSYinan Xu
145049559e7SYinan Xu    storeQueue.io.enq.needAlloc(i)      := io.enq.needAlloc(i)(1)
146049559e7SYinan Xu    storeQueue.io.enq.req(i).valid      := io.enq.needAlloc(i)(1) && io.enq.req(i).valid
14708fafef0SYinan Xu    storeQueue.io.enq.req(i).bits       := io.enq.req(i).bits
1487057cff8SYinan Xu    storeQueue.io.enq.req(i).bits       := io.enq.req(i).bits
1497057cff8SYinan Xu    storeQueue.io.enq.req(i).bits.lqIdx := loadQueue.io.enq.resp(i)
150780ade3fSYinan Xu
15108fafef0SYinan Xu    io.enq.resp(i).lqIdx := loadQueue.io.enq.resp(i)
15208fafef0SYinan Xu    io.enq.resp(i).sqIdx := storeQueue.io.enq.resp(i)
15308fafef0SYinan Xu  }
15408fafef0SYinan Xu
155e4f69d78Ssfencevma  // store queue wiring
156e4f69d78Ssfencevma  storeQueue.io.brqRedirect <> io.brqRedirect
157e4f69d78Ssfencevma  storeQueue.io.storeAddrIn <> io.sta.storeAddrIn // from store_s1
158e4f69d78Ssfencevma  storeQueue.io.storeAddrInRe <> io.sta.storeAddrInRe // from store_s2
159e4f69d78Ssfencevma  storeQueue.io.storeDataIn <> io.std.storeDataIn // from store_s0
160e4f69d78Ssfencevma  storeQueue.io.storeMaskIn <> io.sta.storeMaskIn // from store_s0
161e4f69d78Ssfencevma  storeQueue.io.sbuffer     <> io.sbuffer
162e4f69d78Ssfencevma  storeQueue.io.mmioStout   <> io.mmioStout
163e4f69d78Ssfencevma  storeQueue.io.rob         <> io.rob
164e4f69d78Ssfencevma  storeQueue.io.exceptionAddr.isStore := DontCare
165e4f69d78Ssfencevma  storeQueue.io.sqCancelCnt <> io.sqCancelCnt
166e4f69d78Ssfencevma  storeQueue.io.sqDeq       <> io.sqDeq
167e4f69d78Ssfencevma  storeQueue.io.sqEmpty     <> io.sqEmpty
168e4f69d78Ssfencevma  storeQueue.io.sqFull      <> io.sqFull
169e4f69d78Ssfencevma  storeQueue.io.forward     <> io.forward // overlap forwardMask & forwardData, DO NOT CHANGE SEQUENCE
1702fdb4d6aShappy-lx  storeQueue.io.force_write <> io.force_write
17120a5248fSzhanglinjuan  storeQueue.io.vecStoreRetire <> io.vecStoreRetire
172e4f69d78Ssfencevma
173e4f69d78Ssfencevma  /* <------- DANGEROUS: Don't change sequence here ! -------> */
174e4f69d78Ssfencevma
175c7658a75SYinan Xu  //  load queue wiring
176e4f69d78Ssfencevma  loadQueue.io.redirect            <> io.brqRedirect
177e4f69d78Ssfencevma  loadQueue.io.ldu                 <> io.ldu
17814a67055Ssfencevma  loadQueue.io.ldout               <> io.ldout
17914a67055Ssfencevma  loadQueue.io.ld_raw_data         <> io.ld_raw_data
1809aca92b9SYinan Xu  loadQueue.io.rob                 <> io.rob
181c7658a75SYinan Xu  loadQueue.io.rollback            <> io.rollback
182e4f69d78Ssfencevma  loadQueue.io.replay              <> io.replay
18309203307SWilliam Wang  loadQueue.io.refill              <> io.refill
1849444e131Ssfencevma  loadQueue.io.tl_d_channel        <> io.tl_d_channel
18567682d05SWilliam Wang  loadQueue.io.release             <> io.release
186b978565cSWilliam Wang  loadQueue.io.trigger             <> io.trigger
187c7658a75SYinan Xu  loadQueue.io.exceptionAddr.isStore := DontCare
18810551d4eSYinan Xu  loadQueue.io.lqCancelCnt         <> io.lqCancelCnt
189e4f69d78Ssfencevma  loadQueue.io.sq.stAddrReadySqPtr <> storeQueue.io.stAddrReadySqPtr
190e4f69d78Ssfencevma  loadQueue.io.sq.stAddrReadyVec   <> storeQueue.io.stAddrReadyVec
191e4f69d78Ssfencevma  loadQueue.io.sq.stDataReadySqPtr <> storeQueue.io.stDataReadySqPtr
192e4f69d78Ssfencevma  loadQueue.io.sq.stDataReadyVec   <> storeQueue.io.stDataReadyVec
193e4f69d78Ssfencevma  loadQueue.io.sq.stIssuePtr       <> storeQueue.io.stIssuePtr
194e4f69d78Ssfencevma  loadQueue.io.sq.sqEmpty          <> storeQueue.io.sqEmpty
195e4f69d78Ssfencevma  loadQueue.io.sta.storeAddrIn     <> io.sta.storeAddrIn // store_s1
19620a5248fSzhanglinjuan  loadQueue.io.sta.vecStoreAddrIn  <> io.sta.vecStoreAddrIn // store_s1
197e4f69d78Ssfencevma  loadQueue.io.std.storeDataIn     <> io.std.storeDataIn // store_s0
198e4f69d78Ssfencevma  loadQueue.io.lqFull              <> io.lqFull
19914a67055Ssfencevma  loadQueue.io.lq_rep_full         <> io.lq_rep_full
200e4f69d78Ssfencevma  loadQueue.io.lqDeq               <> io.lqDeq
20114a67055Ssfencevma  loadQueue.io.l2_hint             <> io.l2_hint
2020d32f713Shappy-lx  loadQueue.io.lqEmpty             <> io.lqEmpty
20320a5248fSzhanglinjuan  loadQueue.io.vecWriteback        <> io.vecWriteback
2042dcbb932SWilliam Wang
2058a33de1fSYinan Xu  // rob commits for lsq is delayed for two cycles, which causes the delayed update for deqPtr in lq/sq
2068a33de1fSYinan Xu  // s0: commit
2078a33de1fSYinan Xu  // s1:               exception find
2088a33de1fSYinan Xu  // s2:               exception triggered
2098a33de1fSYinan Xu  // s3: ptr updated & new address
2108a33de1fSYinan Xu  // address will be used at the next cycle after exception is triggered
2118a33de1fSYinan Xu  io.exceptionAddr.vaddr := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.vaddr, loadQueue.io.exceptionAddr.vaddr)
212e4f69d78Ssfencevma  io.issuePtrExt := storeQueue.io.stAddrReadySqPtr
213c7658a75SYinan Xu
214c7658a75SYinan Xu  // naive uncache arbiter
215c7658a75SYinan Xu  val s_idle :: s_load :: s_store :: Nil = Enum(3)
21610aac6e7SWilliam Wang  val pendingstate = RegInit(s_idle)
217c7658a75SYinan Xu
21810aac6e7SWilliam Wang  switch(pendingstate){
219c7658a75SYinan Xu    is(s_idle){
220935edac4STang Haojin      when(io.uncache.req.fire && !io.uncacheOutstanding){
22137225120Ssfencevma        pendingstate := Mux(loadQueue.io.uncache.req.valid, s_load,
22237225120Ssfencevma                          Mux(io.uncacheOutstanding, s_idle, s_store))
223c7658a75SYinan Xu      }
224c7658a75SYinan Xu    }
225c7658a75SYinan Xu    is(s_load){
226935edac4STang Haojin      when(io.uncache.resp.fire){
22710aac6e7SWilliam Wang        pendingstate := s_idle
228c7658a75SYinan Xu      }
229c7658a75SYinan Xu    }
230c7658a75SYinan Xu    is(s_store){
231935edac4STang Haojin      when(io.uncache.resp.fire){
23210aac6e7SWilliam Wang        pendingstate := s_idle
233c7658a75SYinan Xu      }
234c7658a75SYinan Xu    }
235c7658a75SYinan Xu  }
236c7658a75SYinan Xu
237c7658a75SYinan Xu  loadQueue.io.uncache := DontCare
238c7658a75SYinan Xu  storeQueue.io.uncache := DontCare
239935edac4STang Haojin  loadQueue.io.uncache.req.ready := false.B
240935edac4STang Haojin  storeQueue.io.uncache.req.ready := false.B
241c7658a75SYinan Xu  loadQueue.io.uncache.resp.valid := false.B
242c7658a75SYinan Xu  storeQueue.io.uncache.resp.valid := false.B
243c7658a75SYinan Xu  when(loadQueue.io.uncache.req.valid){
244c7658a75SYinan Xu    io.uncache.req <> loadQueue.io.uncache.req
245c7658a75SYinan Xu  }.otherwise{
246c7658a75SYinan Xu    io.uncache.req <> storeQueue.io.uncache.req
247c7658a75SYinan Xu  }
24837225120Ssfencevma  when (io.uncacheOutstanding) {
24937225120Ssfencevma    io.uncache.resp <> loadQueue.io.uncache.resp
25037225120Ssfencevma  } .otherwise {
25110aac6e7SWilliam Wang    when(pendingstate === s_load){
252c7658a75SYinan Xu      io.uncache.resp <> loadQueue.io.uncache.resp
253c7658a75SYinan Xu    }.otherwise{
254c7658a75SYinan Xu      io.uncache.resp <> storeQueue.io.uncache.resp
255c7658a75SYinan Xu    }
25637225120Ssfencevma  }
25737225120Ssfencevma
25860ebee38STang Haojin  loadQueue.io.debugTopDown <> io.debugTopDown
259c7658a75SYinan Xu
260c7658a75SYinan Xu  assert(!(loadQueue.io.uncache.req.valid && storeQueue.io.uncache.req.valid))
261c7658a75SYinan Xu  assert(!(loadQueue.io.uncache.resp.valid && storeQueue.io.uncache.resp.valid))
26237225120Ssfencevma  when (!io.uncacheOutstanding) {
26310aac6e7SWilliam Wang    assert(!((loadQueue.io.uncache.resp.valid || storeQueue.io.uncache.resp.valid) && pendingstate === s_idle))
26437225120Ssfencevma  }
265c7658a75SYinan Xu
266cd365d4cSrvcoresjw
2671ca0e4f3SYinan Xu  val perfEvents = Seq(loadQueue, storeQueue).flatMap(_.getPerfEvents)
2681ca0e4f3SYinan Xu  generatePerfEvent()
269c7658a75SYinan Xu}
27010551d4eSYinan Xu
27110551d4eSYinan Xuclass LsqEnqCtrl(implicit p: Parameters) extends XSModule {
27210551d4eSYinan Xu  val io = IO(new Bundle {
27310551d4eSYinan Xu    val redirect = Flipped(ValidIO(new Redirect))
27410551d4eSYinan Xu    // to dispatch
27510551d4eSYinan Xu    val enq = new LsqEnqIO
276e4f69d78Ssfencevma    // from `memBlock.io.lqDeq
27710551d4eSYinan Xu    val lcommit = Input(UInt(log2Up(CommitWidth + 1).W))
27846f74b57SHaojin Tang    // from `memBlock.io.sqDeq`
27946f74b57SHaojin Tang    val scommit = Input(UInt(log2Ceil(EnsbufferWidth + 1).W))
28010551d4eSYinan Xu    // from/tp lsq
281e4f69d78Ssfencevma    val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W))
28210551d4eSYinan Xu    val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W))
28310551d4eSYinan Xu    val enqLsq = Flipped(new LsqEnqIO)
28410551d4eSYinan Xu  })
28510551d4eSYinan Xu
28610551d4eSYinan Xu  val lqPtr = RegInit(0.U.asTypeOf(new LqPtr))
28710551d4eSYinan Xu  val sqPtr = RegInit(0.U.asTypeOf(new SqPtr))
288e4f69d78Ssfencevma  val lqCounter = RegInit(VirtualLoadQueueSize.U(log2Up(VirtualLoadQueueSize + 1).W))
28910551d4eSYinan Xu  val sqCounter = RegInit(StoreQueueSize.U(log2Up(StoreQueueSize + 1).W))
29010551d4eSYinan Xu  val canAccept = RegInit(false.B)
29110551d4eSYinan Xu
292*3ea094fbSzhanglinjuan  val loadEnqVec = io.enq.req.zip(io.enq.needAlloc).map(x => x._1.valid && x._2(0))
293*3ea094fbSzhanglinjuan  val storeEnqVec = io.enq.req.zip(io.enq.needAlloc).map(x => x._1.valid && x._2(1))
294*3ea094fbSzhanglinjuan  val loadEnqNumber = PopCount(loadEnqVec)
295*3ea094fbSzhanglinjuan  val storeEnqNumber = PopCount(storeEnqVec)
296*3ea094fbSzhanglinjuan  val isLastUopVec = io.enq.req.map(_.bits.lastUop)
297*3ea094fbSzhanglinjuan  val lqAllocNumber = PopCount(loadEnqVec.zip(isLastUopVec).map(x => x._1 && x._2))
298*3ea094fbSzhanglinjuan  val sqAllocNumber = PopCount(storeEnqVec.zip(isLastUopVec).map(x => x._1 && x._2))
29910551d4eSYinan Xu
30010551d4eSYinan Xu  // How to update ptr and counter:
30110551d4eSYinan Xu  // (1) by default, updated according to enq/commit
30210551d4eSYinan Xu  // (2) when redirect and dispatch queue is empty, update according to lsq
30310551d4eSYinan Xu  val t1_redirect = RegNext(io.redirect.valid)
30410551d4eSYinan Xu  val t2_redirect = RegNext(t1_redirect)
30510551d4eSYinan Xu  val t2_update = t2_redirect && !VecInit(io.enq.needAlloc.map(_.orR)).asUInt.orR
30610551d4eSYinan Xu  val t3_update = RegNext(t2_update)
30710551d4eSYinan Xu  val t3_lqCancelCnt = RegNext(io.lqCancelCnt)
30810551d4eSYinan Xu  val t3_sqCancelCnt = RegNext(io.sqCancelCnt)
30910551d4eSYinan Xu  when (t3_update) {
31010551d4eSYinan Xu    lqPtr := lqPtr - t3_lqCancelCnt
31110551d4eSYinan Xu    lqCounter := lqCounter + io.lcommit + t3_lqCancelCnt
31210551d4eSYinan Xu    sqPtr := sqPtr - t3_sqCancelCnt
31310551d4eSYinan Xu    sqCounter := sqCounter + io.scommit + t3_sqCancelCnt
31410551d4eSYinan Xu  }.elsewhen (!io.redirect.valid && io.enq.canAccept) {
315*3ea094fbSzhanglinjuan    lqPtr := lqPtr + lqAllocNumber
316*3ea094fbSzhanglinjuan    lqCounter := lqCounter + io.lcommit - lqAllocNumber
317*3ea094fbSzhanglinjuan    sqPtr := sqPtr + sqAllocNumber
318*3ea094fbSzhanglinjuan    sqCounter := sqCounter + io.scommit - sqAllocNumber
31910551d4eSYinan Xu  }.otherwise {
32010551d4eSYinan Xu    lqCounter := lqCounter + io.lcommit
32110551d4eSYinan Xu    sqCounter := sqCounter + io.scommit
32210551d4eSYinan Xu  }
32310551d4eSYinan Xu
32410551d4eSYinan Xu
32505cd9e72SHaojin Tang  val maxAllocate = backendParams.LdExuCnt max backendParams.StaExuCnt
326*3ea094fbSzhanglinjuan  val ldCanAccept = lqCounter >= lqAllocNumber +& maxAllocate.U
327*3ea094fbSzhanglinjuan  val sqCanAccept = sqCounter >= sqAllocNumber +& maxAllocate.U
32810551d4eSYinan Xu  // It is possible that t3_update and enq are true at the same clock cycle.
32910551d4eSYinan Xu  // For example, if redirect.valid lasts more than one clock cycle,
33010551d4eSYinan Xu  // after the last redirect, new instructions may enter but previously redirect
33110551d4eSYinan Xu  // has not been resolved (updated according to the cancel count from LSQ).
33210551d4eSYinan Xu  // To solve the issue easily, we block enqueue when t3_update, which is RegNext(t2_update).
33310551d4eSYinan Xu  io.enq.canAccept := RegNext(ldCanAccept && sqCanAccept && !t2_update)
33410551d4eSYinan Xu  val lqOffset = Wire(Vec(io.enq.resp.length, UInt(log2Up(maxAllocate + 1).W)))
33510551d4eSYinan Xu  val sqOffset = Wire(Vec(io.enq.resp.length, UInt(log2Up(maxAllocate + 1).W)))
33610551d4eSYinan Xu  for ((resp, i) <- io.enq.resp.zipWithIndex) {
337*3ea094fbSzhanglinjuan    lqOffset(i) := PopCount(io.enq.needAlloc.zip(isLastUopVec).take(i).map(x => x._1(0) && x._2))
33810551d4eSYinan Xu    resp.lqIdx := lqPtr + lqOffset(i)
339*3ea094fbSzhanglinjuan    sqOffset(i) := PopCount(io.enq.needAlloc.zip(isLastUopVec).take(i).map(x => x._1(1) && x._2))
34010551d4eSYinan Xu    resp.sqIdx := sqPtr + sqOffset(i)
34110551d4eSYinan Xu  }
34210551d4eSYinan Xu
343*3ea094fbSzhanglinjuan  io.enqLsq.needAlloc := RegNext(VecInit(io.enq.needAlloc.zip(io.enq.req).map(x => x._1 & Fill(2, x._2.bits.lastUop))))
34410551d4eSYinan Xu  io.enqLsq.req.zip(io.enq.req).zip(io.enq.resp).foreach{ case ((toLsq, enq), resp) =>
345*3ea094fbSzhanglinjuan    val do_enq = enq.valid && !io.redirect.valid && io.enq.canAccept && enq.bits.lastUop
34610551d4eSYinan Xu    toLsq.valid := RegNext(do_enq)
34710551d4eSYinan Xu    toLsq.bits := RegEnable(enq.bits, do_enq)
34810551d4eSYinan Xu    toLsq.bits.lqIdx := RegEnable(resp.lqIdx, do_enq)
34910551d4eSYinan Xu    toLsq.bits.sqIdx := RegEnable(resp.sqIdx, do_enq)
35010551d4eSYinan Xu  }
35110551d4eSYinan Xu
35210551d4eSYinan Xu}