xref: /XiangShan/src/main/scala/xiangshan/mem/lsqueue/LSQWrapper.scala (revision 32977e5d951f49e0633396890c3cb0e880a36321)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
17c7658a75SYinan Xupackage xiangshan.mem
18c7658a75SYinan Xu
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
20c7658a75SYinan Xuimport chisel3._
21c7658a75SYinan Xuimport chisel3.util._
223b739f49SXuan Huimport utils._
233c02ee8fSwakafaimport utility._
24c7658a75SYinan Xuimport xiangshan._
25870f462dSXuan Huimport xiangshan.backend.Bundles.{DynInst, MemExuOutput}
263b739f49SXuan Huimport xiangshan.cache._
276d5ddbceSLemoverimport xiangshan.cache.{DCacheWordIO, DCacheLineIO, MemoryOpConstants}
28185e6164SHaoyuan Fengimport xiangshan.cache.mmu.{TlbRequestIO, TlbHintIO}
293b739f49SXuan Huimport xiangshan.mem._
3093eb4d85Ssfencevmaimport xiangshan.backend._
319aca92b9SYinan Xuimport xiangshan.backend.rob.RobLsqIO
32c7658a75SYinan Xu
332225d46eSJiawei Linclass ExceptionAddrIO(implicit p: Parameters) extends XSBundle {
34c7658a75SYinan Xu  val isStore = Input(Bool())
35c7658a75SYinan Xu  val vaddr = Output(UInt(VAddrBits.W))
36c7658a75SYinan Xu}
37c7658a75SYinan Xu
382225d46eSJiawei Linclass FwdEntry extends Bundle {
393db2cf75SWilliam Wang  val validFast = Bool() // validFast is generated the same cycle with query
403db2cf75SWilliam Wang  val valid = Bool() // valid is generated 1 cycle after query request
413db2cf75SWilliam Wang  val data = UInt(8.W) // data is generated 1 cycle after query request
42a8179b86SWilliam Wang}
43a8179b86SWilliam Wang
44c7658a75SYinan Xu// inflight miss block reqs
452225d46eSJiawei Linclass InflightBlockInfo(implicit p: Parameters) extends XSBundle {
46c7658a75SYinan Xu  val block_addr = UInt(PAddrBits.W)
47c7658a75SYinan Xu  val valid = Bool()
48c7658a75SYinan Xu}
49c7658a75SYinan Xu
5093eb4d85Ssfencevmaclass LsqEnqIO(implicit p: Parameters) extends MemBlockBundle {
5108fafef0SYinan Xu  val canAccept = Output(Bool())
5254dc1a5aSXuan Hu  val needAlloc = Vec(LSQEnqWidth, Input(UInt(2.W)))
5354dc1a5aSXuan Hu  val req       = Vec(LSQEnqWidth, Flipped(ValidIO(new DynInst)))
5454dc1a5aSXuan Hu  val resp      = Vec(LSQEnqWidth, Output(new LSIdx))
5508fafef0SYinan Xu}
56780ade3fSYinan Xu
57780ade3fSYinan Xu// Load / Store Queue Wrapper for XiangShan Out of Order LSU
58e4f69d78Ssfencevmaclass LsqWrapper(implicit p: Parameters) extends XSModule with HasDCacheParameters with HasPerfEvents {
59780ade3fSYinan Xu  val io = IO(new Bundle() {
605668a921SJiawei Lin    val hartId = Input(UInt(8.W))
612d7c7105SYinan Xu    val brqRedirect = Flipped(ValidIO(new Redirect))
6226af847eSgood-circle    val stvecFeedback = Flipped(ValidIO(new FeedbackToLsqIO))
6326af847eSgood-circle    val ldvecFeedback = Flipped(ValidIO(new FeedbackToLsqIO))
64e4f69d78Ssfencevma    val enq = new LsqEnqIO
65e4f69d78Ssfencevma    val ldu = new Bundle() {
6614a67055Ssfencevma        val stld_nuke_query = Vec(LoadPipelineWidth, Flipped(new LoadNukeQueryIO)) // from load_s2
6714a67055Ssfencevma        val ldld_nuke_query = Vec(LoadPipelineWidth, Flipped(new LoadNukeQueryIO)) // from load_s2
6814a67055Ssfencevma        val ldin = Vec(LoadPipelineWidth, Flipped(Decoupled(new LqWriteBundle))) // from load_s3
69e4f69d78Ssfencevma    }
70e4f69d78Ssfencevma    val sta = new Bundle() {
71e4f69d78Ssfencevma      val storeMaskIn = Vec(StorePipelineWidth, Flipped(Valid(new StoreMaskBundle))) // from store_s0, store mask, send to sq from rs
72e4f69d78Ssfencevma      val storeAddrIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle))) // from store_s1
73e4f69d78Ssfencevma      val storeAddrInRe = Vec(StorePipelineWidth, Input(new LsPipelineBundle())) // from store_s2
74e4f69d78Ssfencevma    }
75e4f69d78Ssfencevma    val std = new Bundle() {
7626af847eSgood-circle      val storeDataIn = Vec(StorePipelineWidth, Flipped(Valid(new MemExuOutput(isVector = true)))) // from store_s0, store data, send to sq from rs
77e4f69d78Ssfencevma    }
78c61abc0cSXuan Hu    val ldout = Vec(LoadPipelineWidth, DecoupledIO(new MemExuOutput))
7914a67055Ssfencevma    val ld_raw_data = Vec(LoadPipelineWidth, Output(new LoadDataFromLQBundle))
80e4f69d78Ssfencevma    val replay = Vec(LoadPipelineWidth, Decoupled(new LsPipelineBundle))
810d32f713Shappy-lx    val sbuffer = Vec(EnsbufferWidth, Decoupled(new DCacheWordReqWithVaddrAndPfFlag))
821b7adedcSWilliam Wang    val forward = Vec(LoadPipelineWidth, Flipped(new PipeLoadForwardQueryIO))
839aca92b9SYinan Xu    val rob = Flipped(new RobLsqIO)
84cd2ff98bShappy-lx    val nuke_rollback = Output(Valid(new Redirect))
85cd2ff98bShappy-lx    val nack_rollback = Output(Valid(new Redirect))
86e4f69d78Ssfencevma    val release = Flipped(Valid(new Release))
87e4f69d78Ssfencevma    val refill = Flipped(Valid(new Refill))
889444e131Ssfencevma    val tl_d_channel  = Input(new DcacheToLduForwardIO)
89e4f69d78Ssfencevma    val uncacheOutstanding = Input(Bool())
906786cfb7SWilliam Wang    val uncache = new UncacheWordIO
9168d13085SXuan Hu    val mmioStout = DecoupledIO(new MemExuOutput) // writeback uncached store
9226af847eSgood-circle    // TODO: implement vector store
9326af847eSgood-circle    val vecmmioStout = DecoupledIO(new MemExuOutput(isVector = true)) // vec writeback uncached store
94e4f69d78Ssfencevma    val sqEmpty = Output(Bool())
9514a67055Ssfencevma    val lq_rep_full = Output(Bool())
96edd6ddbcSwakafa    val sqFull = Output(Bool())
97edd6ddbcSwakafa    val lqFull = Output(Bool())
9810551d4eSYinan Xu    val sqCancelCnt = Output(UInt(log2Up(StoreQueueSize+1).W))
99e4f69d78Ssfencevma    val lqCancelCnt = Output(UInt(log2Up(VirtualLoadQueueSize+1).W))
100e4f69d78Ssfencevma    val lqDeq = Output(UInt(log2Up(CommitWidth + 1).W))
10146f74b57SHaojin Tang    val sqDeq = Output(UInt(log2Ceil(EnsbufferWidth + 1).W))
102d2b20d1aSTang Haojin    val lqCanAccept = Output(Bool())
103d2b20d1aSTang Haojin    val sqCanAccept = Output(Bool())
10458dbfdf7Szhanglinjuan    val lqDeqPtr = Output(new LqPtr)
10558dbfdf7Szhanglinjuan    val sqDeqPtr = Output(new SqPtr)
106e4f69d78Ssfencevma    val exceptionAddr = new ExceptionAddrIO
107b978565cSWilliam Wang    val trigger = Vec(LoadPipelineWidth, new LqTriggerIO)
108e4f69d78Ssfencevma    val issuePtrExt = Output(new SqPtr)
10914a67055Ssfencevma    val l2_hint = Input(Valid(new L2ToL1Hint()))
110185e6164SHaoyuan Feng    val tlb_hint = Flipped(new TlbHintIO)
1112fdb4d6aShappy-lx    val force_write = Output(Bool())
1120d32f713Shappy-lx    val lqEmpty = Output(Bool())
11320a5248fSzhanglinjuan
11420a5248fSzhanglinjuan    // top-down
11560ebee38STang Haojin    val debugTopDown = new LoadQueueTopDownIO
116c7658a75SYinan Xu  })
117c7658a75SYinan Xu
118c7658a75SYinan Xu  val loadQueue = Module(new LoadQueue)
119c7658a75SYinan Xu  val storeQueue = Module(new StoreQueue)
120c7658a75SYinan Xu
1215668a921SJiawei Lin  storeQueue.io.hartId := io.hartId
12237225120Ssfencevma  storeQueue.io.uncacheOutstanding := io.uncacheOutstanding
1235668a921SJiawei Lin
124a760aeb0Shappy-lx
125a760aeb0Shappy-lx  dontTouch(loadQueue.io.tlbReplayDelayCycleCtrl)
126c61abc0cSXuan Hu  // Todo: imm
1278a610956Ssfencevma  val tlbReplayDelayCycleCtrl = WireInit(VecInit(Seq(14.U(ReSelectLen.W), 0.U(ReSelectLen.W), 125.U(ReSelectLen.W), 0.U(ReSelectLen.W))))
128a760aeb0Shappy-lx  loadQueue.io.tlbReplayDelayCycleCtrl := tlbReplayDelayCycleCtrl
129a760aeb0Shappy-lx
13008fafef0SYinan Xu  // io.enq logic
13108fafef0SYinan Xu  // LSQ: send out canAccept when both load queue and store queue are ready
13208fafef0SYinan Xu  // Dispatch: send instructions to LSQ only when they are ready
13308fafef0SYinan Xu  io.enq.canAccept := loadQueue.io.enq.canAccept && storeQueue.io.enq.canAccept
134d2b20d1aSTang Haojin  io.lqCanAccept := loadQueue.io.enq.canAccept
135d2b20d1aSTang Haojin  io.sqCanAccept := storeQueue.io.enq.canAccept
13603f2ceceSYinan Xu  loadQueue.io.enq.sqCanAccept := storeQueue.io.enq.canAccept
13703f2ceceSYinan Xu  storeQueue.io.enq.lqCanAccept := loadQueue.io.enq.canAccept
13858dbfdf7Szhanglinjuan  io.lqDeqPtr := loadQueue.io.lqDeqPtr
13958dbfdf7Szhanglinjuan  io.sqDeqPtr := storeQueue.io.sqDeqPtr
1407057cff8SYinan Xu  for (i <- io.enq.req.indices) {
141049559e7SYinan Xu    loadQueue.io.enq.needAlloc(i)      := io.enq.needAlloc(i)(0)
142049559e7SYinan Xu    loadQueue.io.enq.req(i).valid      := io.enq.needAlloc(i)(0) && io.enq.req(i).valid
14308fafef0SYinan Xu    loadQueue.io.enq.req(i).bits       := io.enq.req(i).bits
1447057cff8SYinan Xu    loadQueue.io.enq.req(i).bits.sqIdx := storeQueue.io.enq.resp(i)
145780ade3fSYinan Xu
146049559e7SYinan Xu    storeQueue.io.enq.needAlloc(i)      := io.enq.needAlloc(i)(1)
147049559e7SYinan Xu    storeQueue.io.enq.req(i).valid      := io.enq.needAlloc(i)(1) && io.enq.req(i).valid
14808fafef0SYinan Xu    storeQueue.io.enq.req(i).bits       := io.enq.req(i).bits
1497057cff8SYinan Xu    storeQueue.io.enq.req(i).bits.lqIdx := loadQueue.io.enq.resp(i)
150780ade3fSYinan Xu
15108fafef0SYinan Xu    io.enq.resp(i).lqIdx := loadQueue.io.enq.resp(i)
15208fafef0SYinan Xu    io.enq.resp(i).sqIdx := storeQueue.io.enq.resp(i)
15308fafef0SYinan Xu  }
15408fafef0SYinan Xu
155e4f69d78Ssfencevma  // store queue wiring
156e4f69d78Ssfencevma  storeQueue.io.brqRedirect <> io.brqRedirect
15726af847eSgood-circle  storeQueue.io.vecFeedback   <> io.stvecFeedback
158e4f69d78Ssfencevma  storeQueue.io.storeAddrIn <> io.sta.storeAddrIn // from store_s1
159e4f69d78Ssfencevma  storeQueue.io.storeAddrInRe <> io.sta.storeAddrInRe // from store_s2
160e4f69d78Ssfencevma  storeQueue.io.storeDataIn <> io.std.storeDataIn // from store_s0
161e4f69d78Ssfencevma  storeQueue.io.storeMaskIn <> io.sta.storeMaskIn // from store_s0
162e4f69d78Ssfencevma  storeQueue.io.sbuffer     <> io.sbuffer
163e4f69d78Ssfencevma  storeQueue.io.mmioStout   <> io.mmioStout
16426af847eSgood-circle  storeQueue.io.vecmmioStout <> io.vecmmioStout
165e4f69d78Ssfencevma  storeQueue.io.rob         <> io.rob
166e4f69d78Ssfencevma  storeQueue.io.exceptionAddr.isStore := DontCare
167e4f69d78Ssfencevma  storeQueue.io.sqCancelCnt <> io.sqCancelCnt
168e4f69d78Ssfencevma  storeQueue.io.sqDeq       <> io.sqDeq
169e4f69d78Ssfencevma  storeQueue.io.sqEmpty     <> io.sqEmpty
170e4f69d78Ssfencevma  storeQueue.io.sqFull      <> io.sqFull
171e4f69d78Ssfencevma  storeQueue.io.forward     <> io.forward // overlap forwardMask & forwardData, DO NOT CHANGE SEQUENCE
1722fdb4d6aShappy-lx  storeQueue.io.force_write <> io.force_write
173e4f69d78Ssfencevma
174e4f69d78Ssfencevma  /* <------- DANGEROUS: Don't change sequence here ! -------> */
175e4f69d78Ssfencevma
176c7658a75SYinan Xu  //  load queue wiring
177e4f69d78Ssfencevma  loadQueue.io.redirect            <> io.brqRedirect
17826af847eSgood-circle  loadQueue.io.vecFeedback           <> io.ldvecFeedback
179e4f69d78Ssfencevma  loadQueue.io.ldu                 <> io.ldu
18014a67055Ssfencevma  loadQueue.io.ldout               <> io.ldout
18114a67055Ssfencevma  loadQueue.io.ld_raw_data         <> io.ld_raw_data
1829aca92b9SYinan Xu  loadQueue.io.rob                 <> io.rob
183cd2ff98bShappy-lx  loadQueue.io.nuke_rollback       <> io.nuke_rollback
184cd2ff98bShappy-lx  loadQueue.io.nack_rollback       <> io.nack_rollback
185e4f69d78Ssfencevma  loadQueue.io.replay              <> io.replay
18609203307SWilliam Wang  loadQueue.io.refill              <> io.refill
1879444e131Ssfencevma  loadQueue.io.tl_d_channel        <> io.tl_d_channel
18867682d05SWilliam Wang  loadQueue.io.release             <> io.release
189b978565cSWilliam Wang  loadQueue.io.trigger             <> io.trigger
190c7658a75SYinan Xu  loadQueue.io.exceptionAddr.isStore := DontCare
19110551d4eSYinan Xu  loadQueue.io.lqCancelCnt         <> io.lqCancelCnt
192e4f69d78Ssfencevma  loadQueue.io.sq.stAddrReadySqPtr <> storeQueue.io.stAddrReadySqPtr
193e4f69d78Ssfencevma  loadQueue.io.sq.stAddrReadyVec   <> storeQueue.io.stAddrReadyVec
194e4f69d78Ssfencevma  loadQueue.io.sq.stDataReadySqPtr <> storeQueue.io.stDataReadySqPtr
195e4f69d78Ssfencevma  loadQueue.io.sq.stDataReadyVec   <> storeQueue.io.stDataReadyVec
196e4f69d78Ssfencevma  loadQueue.io.sq.stIssuePtr       <> storeQueue.io.stIssuePtr
197e4f69d78Ssfencevma  loadQueue.io.sq.sqEmpty          <> storeQueue.io.sqEmpty
198e4f69d78Ssfencevma  loadQueue.io.sta.storeAddrIn     <> io.sta.storeAddrIn // store_s1
199e4f69d78Ssfencevma  loadQueue.io.std.storeDataIn     <> io.std.storeDataIn // store_s0
200e4f69d78Ssfencevma  loadQueue.io.lqFull              <> io.lqFull
20114a67055Ssfencevma  loadQueue.io.lq_rep_full         <> io.lq_rep_full
202e4f69d78Ssfencevma  loadQueue.io.lqDeq               <> io.lqDeq
20314a67055Ssfencevma  loadQueue.io.l2_hint             <> io.l2_hint
204185e6164SHaoyuan Feng  loadQueue.io.tlb_hint            <> io.tlb_hint
2050d32f713Shappy-lx  loadQueue.io.lqEmpty             <> io.lqEmpty
2062dcbb932SWilliam Wang
2078a33de1fSYinan Xu  // rob commits for lsq is delayed for two cycles, which causes the delayed update for deqPtr in lq/sq
2088a33de1fSYinan Xu  // s0: commit
2098a33de1fSYinan Xu  // s1:               exception find
2108a33de1fSYinan Xu  // s2:               exception triggered
2118a33de1fSYinan Xu  // s3: ptr updated & new address
2128a33de1fSYinan Xu  // address will be used at the next cycle after exception is triggered
2138a33de1fSYinan Xu  io.exceptionAddr.vaddr := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.vaddr, loadQueue.io.exceptionAddr.vaddr)
214e4f69d78Ssfencevma  io.issuePtrExt := storeQueue.io.stAddrReadySqPtr
215c7658a75SYinan Xu
216c7658a75SYinan Xu  // naive uncache arbiter
217c7658a75SYinan Xu  val s_idle :: s_load :: s_store :: Nil = Enum(3)
21810aac6e7SWilliam Wang  val pendingstate = RegInit(s_idle)
219c7658a75SYinan Xu
22010aac6e7SWilliam Wang  switch(pendingstate){
221c7658a75SYinan Xu    is(s_idle){
222ce9ef727Ssfencevma      when(io.uncache.req.fire){
22337225120Ssfencevma        pendingstate := Mux(loadQueue.io.uncache.req.valid, s_load,
22437225120Ssfencevma                          Mux(io.uncacheOutstanding, s_idle, s_store))
225c7658a75SYinan Xu      }
226c7658a75SYinan Xu    }
227c7658a75SYinan Xu    is(s_load){
228935edac4STang Haojin      when(io.uncache.resp.fire){
22910aac6e7SWilliam Wang        pendingstate := s_idle
230c7658a75SYinan Xu      }
231c7658a75SYinan Xu    }
232c7658a75SYinan Xu    is(s_store){
233935edac4STang Haojin      when(io.uncache.resp.fire){
23410aac6e7SWilliam Wang        pendingstate := s_idle
235c7658a75SYinan Xu      }
236c7658a75SYinan Xu    }
237c7658a75SYinan Xu  }
238c7658a75SYinan Xu
239c7658a75SYinan Xu  loadQueue.io.uncache := DontCare
240c7658a75SYinan Xu  storeQueue.io.uncache := DontCare
241935edac4STang Haojin  loadQueue.io.uncache.req.ready := false.B
242935edac4STang Haojin  storeQueue.io.uncache.req.ready := false.B
243c7658a75SYinan Xu  loadQueue.io.uncache.resp.valid := false.B
244c7658a75SYinan Xu  storeQueue.io.uncache.resp.valid := false.B
245c7658a75SYinan Xu  when(loadQueue.io.uncache.req.valid){
246c7658a75SYinan Xu    io.uncache.req <> loadQueue.io.uncache.req
247c7658a75SYinan Xu  }.otherwise{
248c7658a75SYinan Xu    io.uncache.req <> storeQueue.io.uncache.req
249c7658a75SYinan Xu  }
25037225120Ssfencevma  when (io.uncacheOutstanding) {
25137225120Ssfencevma    io.uncache.resp <> loadQueue.io.uncache.resp
25237225120Ssfencevma  } .otherwise {
25310aac6e7SWilliam Wang    when(pendingstate === s_load){
254c7658a75SYinan Xu      io.uncache.resp <> loadQueue.io.uncache.resp
255c7658a75SYinan Xu    }.otherwise{
256c7658a75SYinan Xu      io.uncache.resp <> storeQueue.io.uncache.resp
257c7658a75SYinan Xu    }
25837225120Ssfencevma  }
25937225120Ssfencevma
26060ebee38STang Haojin  loadQueue.io.debugTopDown <> io.debugTopDown
261c7658a75SYinan Xu
262c7658a75SYinan Xu  assert(!(loadQueue.io.uncache.req.valid && storeQueue.io.uncache.req.valid))
263c7658a75SYinan Xu  assert(!(loadQueue.io.uncache.resp.valid && storeQueue.io.uncache.resp.valid))
26437225120Ssfencevma  when (!io.uncacheOutstanding) {
26510aac6e7SWilliam Wang    assert(!((loadQueue.io.uncache.resp.valid || storeQueue.io.uncache.resp.valid) && pendingstate === s_idle))
26637225120Ssfencevma  }
267c7658a75SYinan Xu
268cd365d4cSrvcoresjw
2691ca0e4f3SYinan Xu  val perfEvents = Seq(loadQueue, storeQueue).flatMap(_.getPerfEvents)
2701ca0e4f3SYinan Xu  generatePerfEvent()
271c7658a75SYinan Xu}
27210551d4eSYinan Xu
273f3a9fb05SAnzoclass LsqEnqCtrl(implicit p: Parameters) extends XSModule
274f3a9fb05SAnzo  with HasVLSUParameters  {
27510551d4eSYinan Xu  val io = IO(new Bundle {
27610551d4eSYinan Xu    val redirect = Flipped(ValidIO(new Redirect))
27710551d4eSYinan Xu    // to dispatch
27810551d4eSYinan Xu    val enq = new LsqEnqIO
279e4f69d78Ssfencevma    // from `memBlock.io.lqDeq
28010551d4eSYinan Xu    val lcommit = Input(UInt(log2Up(CommitWidth + 1).W))
28146f74b57SHaojin Tang    // from `memBlock.io.sqDeq`
28246f74b57SHaojin Tang    val scommit = Input(UInt(log2Ceil(EnsbufferWidth + 1).W))
28310551d4eSYinan Xu    // from/tp lsq
284e4f69d78Ssfencevma    val lqCancelCnt = Input(UInt(log2Up(VirtualLoadQueueSize + 1).W))
28510551d4eSYinan Xu    val sqCancelCnt = Input(UInt(log2Up(StoreQueueSize + 1).W))
286f3a9fb05SAnzo    val lqFreeCount = Output(UInt(log2Up(VirtualLoadQueueSize + 1).W))
287f3a9fb05SAnzo    val sqFreeCount = Output(UInt(log2Up(StoreQueueSize + 1).W))
28810551d4eSYinan Xu    val enqLsq = Flipped(new LsqEnqIO)
28910551d4eSYinan Xu  })
29010551d4eSYinan Xu
29110551d4eSYinan Xu  val lqPtr = RegInit(0.U.asTypeOf(new LqPtr))
29210551d4eSYinan Xu  val sqPtr = RegInit(0.U.asTypeOf(new SqPtr))
293e4f69d78Ssfencevma  val lqCounter = RegInit(VirtualLoadQueueSize.U(log2Up(VirtualLoadQueueSize + 1).W))
29410551d4eSYinan Xu  val sqCounter = RegInit(StoreQueueSize.U(log2Up(StoreQueueSize + 1).W))
29510551d4eSYinan Xu  val canAccept = RegInit(false.B)
29610551d4eSYinan Xu
2973ea094fbSzhanglinjuan  val loadEnqVec = io.enq.req.zip(io.enq.needAlloc).map(x => x._1.valid && x._2(0))
2983ea094fbSzhanglinjuan  val storeEnqVec = io.enq.req.zip(io.enq.needAlloc).map(x => x._1.valid && x._2(1))
2993ea094fbSzhanglinjuan  val isLastUopVec = io.enq.req.map(_.bits.lastUop)
300f3a9fb05SAnzo  val vLoadFlow = io.enq.req.map(_.bits.numLsElem)
301f3a9fb05SAnzo  val vStoreFlow = io.enq.req.map(_.bits.numLsElem)
302*32977e5dSAnzooooo  val validVLoadFlow = vLoadFlow.zipWithIndex.map{case (vLoadFlowNumItem, index) => Mux(loadEnqVec(index), vLoadFlowNumItem, 0.U)}
303*32977e5dSAnzooooo  val validVStoreFlow = vStoreFlow.zipWithIndex.map{case (vStoreFlowNumItem, index) => Mux(storeEnqVec(index), vStoreFlowNumItem, 0.U)}
304f3a9fb05SAnzo  val enqVLoadOffsetNumber = validVLoadFlow.reduce(_ + _)
305f3a9fb05SAnzo  val enqVStoreOffsetNumber = validVStoreFlow.reduce(_ + _)
306f3a9fb05SAnzo  val validVLoadOffset = 0.U +: vLoadFlow.zip(io.enq.needAlloc)
307*32977e5dSAnzooooo                                .map{case (flow, needAllocItem) => Mux(needAllocItem(0).asBool, flow, 0.U)}
308f3a9fb05SAnzo                                .slice(0, validVLoadFlow.length - 1)
309f3a9fb05SAnzo  val validVStoreOffset = 0.U +: vStoreFlow.zip(io.enq.needAlloc)
310*32977e5dSAnzooooo                                .map{case (flow, needAllocItem) => Mux(needAllocItem(1).asBool, flow, 0.U)}
311f3a9fb05SAnzo                                .slice(0, validVStoreFlow.length - 1)
312f3a9fb05SAnzo  val lqAllocNumber = enqVLoadOffsetNumber
313f3a9fb05SAnzo  val sqAllocNumber = enqVStoreOffsetNumber
31410551d4eSYinan Xu
315f3a9fb05SAnzo  io.lqFreeCount  := lqCounter
316f3a9fb05SAnzo  io.sqFreeCount  := sqCounter
31710551d4eSYinan Xu  // How to update ptr and counter:
31810551d4eSYinan Xu  // (1) by default, updated according to enq/commit
31910551d4eSYinan Xu  // (2) when redirect and dispatch queue is empty, update according to lsq
32010551d4eSYinan Xu  val t1_redirect = RegNext(io.redirect.valid)
32110551d4eSYinan Xu  val t2_redirect = RegNext(t1_redirect)
32210551d4eSYinan Xu  val t2_update = t2_redirect && !VecInit(io.enq.needAlloc.map(_.orR)).asUInt.orR
32310551d4eSYinan Xu  val t3_update = RegNext(t2_update)
32410551d4eSYinan Xu  val t3_lqCancelCnt = RegNext(io.lqCancelCnt)
32510551d4eSYinan Xu  val t3_sqCancelCnt = RegNext(io.sqCancelCnt)
32610551d4eSYinan Xu  when (t3_update) {
32710551d4eSYinan Xu    lqPtr := lqPtr - t3_lqCancelCnt
32810551d4eSYinan Xu    lqCounter := lqCounter + io.lcommit + t3_lqCancelCnt
32910551d4eSYinan Xu    sqPtr := sqPtr - t3_sqCancelCnt
33010551d4eSYinan Xu    sqCounter := sqCounter + io.scommit + t3_sqCancelCnt
33110551d4eSYinan Xu  }.elsewhen (!io.redirect.valid && io.enq.canAccept) {
3323ea094fbSzhanglinjuan    lqPtr := lqPtr + lqAllocNumber
3333ea094fbSzhanglinjuan    lqCounter := lqCounter + io.lcommit - lqAllocNumber
3343ea094fbSzhanglinjuan    sqPtr := sqPtr + sqAllocNumber
3353ea094fbSzhanglinjuan    sqCounter := sqCounter + io.scommit - sqAllocNumber
33610551d4eSYinan Xu  }.otherwise {
33710551d4eSYinan Xu    lqCounter := lqCounter + io.lcommit
33810551d4eSYinan Xu    sqCounter := sqCounter + io.scommit
33910551d4eSYinan Xu  }
34010551d4eSYinan Xu
34110551d4eSYinan Xu
342d97a1af7SXuan Hu  val lqMaxAllocate = LSQLdEnqWidth
343d97a1af7SXuan Hu  val sqMaxAllocate = LSQStEnqWidth
344d97a1af7SXuan Hu  val maxAllocate = lqMaxAllocate max sqMaxAllocate
345d97a1af7SXuan Hu  val ldCanAccept = lqCounter >= lqAllocNumber +& lqMaxAllocate.U
346d97a1af7SXuan Hu  val sqCanAccept = sqCounter >= sqAllocNumber +& sqMaxAllocate.U
34710551d4eSYinan Xu  // It is possible that t3_update and enq are true at the same clock cycle.
34810551d4eSYinan Xu  // For example, if redirect.valid lasts more than one clock cycle,
349f3a9fb05SAnzo  // after the last redirect, new instructions may enter but previously redirect has not been resolved (updated according to the cancel count from LSQ).
35010551d4eSYinan Xu  // To solve the issue easily, we block enqueue when t3_update, which is RegNext(t2_update).
35110551d4eSYinan Xu  io.enq.canAccept := RegNext(ldCanAccept && sqCanAccept && !t2_update)
35210551d4eSYinan Xu  val lqOffset = Wire(Vec(io.enq.resp.length, UInt(log2Up(maxAllocate + 1).W)))
35310551d4eSYinan Xu  val sqOffset = Wire(Vec(io.enq.resp.length, UInt(log2Up(maxAllocate + 1).W)))
35410551d4eSYinan Xu  for ((resp, i) <- io.enq.resp.zipWithIndex) {
355f3a9fb05SAnzo    lqOffset(i) := validVLoadOffset.take(i + 1).reduce(_ + _)
35610551d4eSYinan Xu    resp.lqIdx := lqPtr + lqOffset(i)
357f3a9fb05SAnzo    sqOffset(i) := validVStoreOffset.take(i + 1).reduce(_ + _)
35810551d4eSYinan Xu    resp.sqIdx := sqPtr + sqOffset(i)
35910551d4eSYinan Xu  }
36010551d4eSYinan Xu
361f3a9fb05SAnzo  io.enqLsq.needAlloc := RegNext(io.enq.needAlloc)
36210551d4eSYinan Xu  io.enqLsq.req.zip(io.enq.req).zip(io.enq.resp).foreach{ case ((toLsq, enq), resp) =>
363f3a9fb05SAnzo    val do_enq = enq.valid && !io.redirect.valid && io.enq.canAccept
36410551d4eSYinan Xu    toLsq.valid := RegNext(do_enq)
36510551d4eSYinan Xu    toLsq.bits := RegEnable(enq.bits, do_enq)
36610551d4eSYinan Xu    toLsq.bits.lqIdx := RegEnable(resp.lqIdx, do_enq)
36710551d4eSYinan Xu    toLsq.bits.sqIdx := RegEnable(resp.sqIdx, do_enq)
36810551d4eSYinan Xu  }
36910551d4eSYinan Xu
37010551d4eSYinan Xu}