xref: /XiangShan/src/main/scala/xiangshan/mem/lsqueue/LSQWrapper.scala (revision 2dcbb9327f5505165a1ad796e65b356366cadfa9)
1c7658a75SYinan Xupackage xiangshan.mem
2c7658a75SYinan Xu
3c7658a75SYinan Xuimport chisel3._
4c7658a75SYinan Xuimport chisel3.util._
5c7658a75SYinan Xuimport utils._
6c7658a75SYinan Xuimport xiangshan._
7c7658a75SYinan Xuimport xiangshan.cache._
8c7658a75SYinan Xuimport xiangshan.cache.{DCacheWordIO, DCacheLineIO, TlbRequestIO, MemoryOpConstants}
9c7658a75SYinan Xuimport xiangshan.backend.LSUOpType
10c7658a75SYinan Xuimport xiangshan.mem._
11c7658a75SYinan Xuimport xiangshan.backend.roq.RoqPtr
12c7658a75SYinan Xu
13c7658a75SYinan Xuclass ExceptionAddrIO extends XSBundle {
14c7658a75SYinan Xu  val lsIdx = Input(new LSIdx)
15c7658a75SYinan Xu  val isStore = Input(Bool())
16c7658a75SYinan Xu  val vaddr = Output(UInt(VAddrBits.W))
17c7658a75SYinan Xu}
18c7658a75SYinan Xu
19a8179b86SWilliam Wangclass FwdEntry extends XSBundle {
20a8179b86SWilliam Wang  val mask = Vec(8, Bool())
21a8179b86SWilliam Wang  val data = Vec(8, UInt(8.W))
22a8179b86SWilliam Wang}
23a8179b86SWilliam Wang
24c7658a75SYinan Xu// inflight miss block reqs
25c7658a75SYinan Xuclass InflightBlockInfo extends XSBundle {
26c7658a75SYinan Xu  val block_addr = UInt(PAddrBits.W)
27c7658a75SYinan Xu  val valid = Bool()
28c7658a75SYinan Xu}
29c7658a75SYinan Xu
30780ade3fSYinan Xuclass LsqEnqIO extends XSBundle {
3108fafef0SYinan Xu  val canAccept = Output(Bool())
32780ade3fSYinan Xu  val needAlloc = Vec(RenameWidth, Input(Bool()))
3308fafef0SYinan Xu  val req = Vec(RenameWidth, Flipped(ValidIO(new MicroOp)))
3408fafef0SYinan Xu  val resp = Vec(RenameWidth, Output(new LSIdx))
3508fafef0SYinan Xu}
36780ade3fSYinan Xu
37780ade3fSYinan Xu// Load / Store Queue Wrapper for XiangShan Out of Order LSU
38780ade3fSYinan Xuclass LsqWrappper extends XSModule with HasDCacheParameters {
39780ade3fSYinan Xu  val io = IO(new Bundle() {
40780ade3fSYinan Xu    val enq = new LsqEnqIO
41c7658a75SYinan Xu    val brqRedirect = Input(Valid(new Redirect))
42c7658a75SYinan Xu    val loadIn = Vec(LoadPipelineWidth, Flipped(Valid(new LsPipelineBundle)))
43c7658a75SYinan Xu    val storeIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle)))
44c7658a75SYinan Xu    val sbuffer = Vec(StorePipelineWidth, Decoupled(new DCacheWordReq))
45c5c06e78SWilliam Wang    val ldout = Vec(2, DecoupledIO(new ExuOutput)) // writeback int load
46478b655cSWilliam Wang    val mmioStout = DecoupledIO(new ExuOutput) // writeback uncached store
47c7658a75SYinan Xu    val forward = Vec(LoadPipelineWidth, Flipped(new LoadForwardQueryIO))
4821e7a6c5SYinan Xu    val commits = Flipped(new RoqCommitIO)
49c7658a75SYinan Xu    val rollback = Output(Valid(new Redirect))
50d21b1759SYinan Xu    val dcache = Flipped(ValidIO(new Refill))
51c7658a75SYinan Xu    val uncache = new DCacheWordIO
52c7658a75SYinan Xu    val roqDeqPtr = Input(new RoqPtr)
53c7658a75SYinan Xu    val exceptionAddr = new ExceptionAddrIO
54*2dcbb932SWilliam Wang    val sqempty = Output(Bool())
55c7658a75SYinan Xu  })
56c7658a75SYinan Xu
57c7658a75SYinan Xu  val loadQueue = Module(new LoadQueue)
58c7658a75SYinan Xu  val storeQueue = Module(new StoreQueue)
59c7658a75SYinan Xu
6008fafef0SYinan Xu  // io.enq logic
6108fafef0SYinan Xu  // LSQ: send out canAccept when both load queue and store queue are ready
6208fafef0SYinan Xu  // Dispatch: send instructions to LSQ only when they are ready
6308fafef0SYinan Xu  io.enq.canAccept := loadQueue.io.enq.canAccept && storeQueue.io.enq.canAccept
6403f2ceceSYinan Xu  loadQueue.io.enq.sqCanAccept := storeQueue.io.enq.canAccept
6503f2ceceSYinan Xu  storeQueue.io.enq.lqCanAccept := loadQueue.io.enq.canAccept
6608fafef0SYinan Xu  for (i <- 0 until RenameWidth) {
6708fafef0SYinan Xu    val isStore = CommitType.lsInstIsStore(io.enq.req(i).bits.ctrl.commitType)
68780ade3fSYinan Xu
69780ade3fSYinan Xu    loadQueue.io.enq.needAlloc(i) := io.enq.needAlloc(i) && !isStore
7008fafef0SYinan Xu    loadQueue.io.enq.req(i).valid  := !isStore && io.enq.req(i).valid
7108fafef0SYinan Xu    loadQueue.io.enq.req(i).bits  := io.enq.req(i).bits
72780ade3fSYinan Xu
73780ade3fSYinan Xu    storeQueue.io.enq.needAlloc(i) := io.enq.needAlloc(i) && isStore
74780ade3fSYinan Xu    storeQueue.io.enq.req(i).valid :=  isStore && io.enq.req(i).valid
7508fafef0SYinan Xu    storeQueue.io.enq.req(i).bits := io.enq.req(i).bits
76780ade3fSYinan Xu
7708fafef0SYinan Xu    io.enq.resp(i).lqIdx := loadQueue.io.enq.resp(i)
7808fafef0SYinan Xu    io.enq.resp(i).sqIdx := storeQueue.io.enq.resp(i)
7908fafef0SYinan Xu  }
8008fafef0SYinan Xu
81c7658a75SYinan Xu  // load queue wiring
82c7658a75SYinan Xu  loadQueue.io.brqRedirect <> io.brqRedirect
83c7658a75SYinan Xu  loadQueue.io.loadIn <> io.loadIn
84c7658a75SYinan Xu  loadQueue.io.storeIn <> io.storeIn
85c7658a75SYinan Xu  loadQueue.io.ldout <> io.ldout
86c7658a75SYinan Xu  loadQueue.io.commits <> io.commits
87c7658a75SYinan Xu  loadQueue.io.rollback <> io.rollback
88c7658a75SYinan Xu  loadQueue.io.dcache <> io.dcache
89c7658a75SYinan Xu  loadQueue.io.roqDeqPtr <> io.roqDeqPtr
90c7658a75SYinan Xu  loadQueue.io.exceptionAddr.lsIdx := io.exceptionAddr.lsIdx
91c7658a75SYinan Xu  loadQueue.io.exceptionAddr.isStore := DontCare
92c7658a75SYinan Xu
93c7658a75SYinan Xu  // store queue wiring
94c7658a75SYinan Xu  // storeQueue.io <> DontCare
95c7658a75SYinan Xu  storeQueue.io.brqRedirect <> io.brqRedirect
96c7658a75SYinan Xu  storeQueue.io.storeIn <> io.storeIn
97c7658a75SYinan Xu  storeQueue.io.sbuffer <> io.sbuffer
98478b655cSWilliam Wang  storeQueue.io.mmioStout <> io.mmioStout
99c7658a75SYinan Xu  storeQueue.io.commits <> io.commits
100c7658a75SYinan Xu  storeQueue.io.roqDeqPtr <> io.roqDeqPtr
101c7658a75SYinan Xu  storeQueue.io.exceptionAddr.lsIdx := io.exceptionAddr.lsIdx
102c7658a75SYinan Xu  storeQueue.io.exceptionAddr.isStore := DontCare
103c7658a75SYinan Xu
1049eb258c3SYinan Xu  loadQueue.io.load_s1 <> io.forward
105c7658a75SYinan Xu  storeQueue.io.forward <> io.forward // overlap forwardMask & forwardData, DO NOT CHANGE SEQUENCE
106c7658a75SYinan Xu
107*2dcbb932SWilliam Wang  storeQueue.io.sqempty <> io.sqempty
108*2dcbb932SWilliam Wang
109c7658a75SYinan Xu  io.exceptionAddr.vaddr := Mux(io.exceptionAddr.isStore, storeQueue.io.exceptionAddr.vaddr, loadQueue.io.exceptionAddr.vaddr)
110c7658a75SYinan Xu
111c7658a75SYinan Xu  // naive uncache arbiter
112c7658a75SYinan Xu  val s_idle :: s_load :: s_store :: Nil = Enum(3)
113c7658a75SYinan Xu  val uncacheState = RegInit(s_idle)
114c7658a75SYinan Xu
115c7658a75SYinan Xu  switch(uncacheState){
116c7658a75SYinan Xu    is(s_idle){
117c7658a75SYinan Xu      when(io.uncache.req.fire()){
118c7658a75SYinan Xu        uncacheState := Mux(loadQueue.io.uncache.req.valid, s_load, s_store)
119c7658a75SYinan Xu      }
120c7658a75SYinan Xu    }
121c7658a75SYinan Xu    is(s_load){
122c7658a75SYinan Xu      when(io.uncache.resp.fire()){
123c7658a75SYinan Xu        uncacheState := s_idle
124c7658a75SYinan Xu      }
125c7658a75SYinan Xu    }
126c7658a75SYinan Xu    is(s_store){
127c7658a75SYinan Xu      when(io.uncache.resp.fire()){
128c7658a75SYinan Xu        uncacheState := s_idle
129c7658a75SYinan Xu      }
130c7658a75SYinan Xu    }
131c7658a75SYinan Xu  }
132c7658a75SYinan Xu
133c7658a75SYinan Xu  loadQueue.io.uncache := DontCare
134c7658a75SYinan Xu  storeQueue.io.uncache := DontCare
135c7658a75SYinan Xu  loadQueue.io.uncache.resp.valid := false.B
136c7658a75SYinan Xu  storeQueue.io.uncache.resp.valid := false.B
137c7658a75SYinan Xu  when(loadQueue.io.uncache.req.valid){
138c7658a75SYinan Xu    io.uncache.req <> loadQueue.io.uncache.req
139c7658a75SYinan Xu  }.otherwise{
140c7658a75SYinan Xu    io.uncache.req <> storeQueue.io.uncache.req
141c7658a75SYinan Xu  }
142c7658a75SYinan Xu  when(uncacheState === s_load){
143c7658a75SYinan Xu    io.uncache.resp <> loadQueue.io.uncache.resp
144c7658a75SYinan Xu  }.otherwise{
145c7658a75SYinan Xu    io.uncache.resp <> storeQueue.io.uncache.resp
146c7658a75SYinan Xu  }
147c7658a75SYinan Xu
148c7658a75SYinan Xu  assert(!(loadQueue.io.uncache.req.valid && storeQueue.io.uncache.req.valid))
149c7658a75SYinan Xu  assert(!(loadQueue.io.uncache.resp.valid && storeQueue.io.uncache.resp.valid))
150c7658a75SYinan Xu  assert(!((loadQueue.io.uncache.resp.valid || storeQueue.io.uncache.resp.valid) && uncacheState === s_idle))
151c7658a75SYinan Xu
152c7658a75SYinan Xu}
153