1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 17c7658a75SYinan Xupackage xiangshan.mem 18c7658a75SYinan Xu 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 20c7658a75SYinan Xuimport chisel3._ 21c7658a75SYinan Xuimport chisel3.util._ 22c7658a75SYinan Xuimport utils._ 23c7658a75SYinan Xuimport xiangshan._ 24c7658a75SYinan Xuimport xiangshan.cache._ 256d5ddbceSLemoverimport xiangshan.cache.{DCacheWordIO, DCacheLineIO, MemoryOpConstants} 266d5ddbceSLemoverimport xiangshan.cache.mmu.{TlbRequestIO} 27c7658a75SYinan Xuimport xiangshan.mem._ 289aca92b9SYinan Xuimport xiangshan.backend.rob.RobLsqIO 29c7658a75SYinan Xu 302225d46eSJiawei Linclass ExceptionAddrIO(implicit p: Parameters) extends XSBundle { 31c7658a75SYinan Xu val isStore = Input(Bool()) 32c7658a75SYinan Xu val vaddr = Output(UInt(VAddrBits.W)) 33c7658a75SYinan Xu} 34c7658a75SYinan Xu 352225d46eSJiawei Linclass FwdEntry extends Bundle { 363db2cf75SWilliam Wang val validFast = Bool() // validFast is generated the same cycle with query 373db2cf75SWilliam Wang val valid = Bool() // valid is generated 1 cycle after query request 383db2cf75SWilliam Wang val data = UInt(8.W) // data is generated 1 cycle after query request 39a8179b86SWilliam Wang} 40a8179b86SWilliam Wang 41c7658a75SYinan Xu// inflight miss block reqs 422225d46eSJiawei Linclass InflightBlockInfo(implicit p: Parameters) extends XSBundle { 43c7658a75SYinan Xu val block_addr = UInt(PAddrBits.W) 44c7658a75SYinan Xu val valid = Bool() 45c7658a75SYinan Xu} 46c7658a75SYinan Xu 472225d46eSJiawei Linclass LsqEnqIO(implicit p: Parameters) extends XSBundle { 4808fafef0SYinan Xu val canAccept = Output(Bool()) 497057cff8SYinan Xu val needAlloc = Vec(exuParameters.LsExuCnt, Input(UInt(2.W))) 507057cff8SYinan Xu val req = Vec(exuParameters.LsExuCnt, Flipped(ValidIO(new MicroOp))) 517057cff8SYinan Xu val resp = Vec(exuParameters.LsExuCnt, Output(new LSIdx)) 5208fafef0SYinan Xu} 53780ade3fSYinan Xu 54780ade3fSYinan Xu// Load / Store Queue Wrapper for XiangShan Out of Order LSU 55*1ca0e4f3SYinan Xuclass LsqWrappper(implicit p: Parameters) extends XSModule with HasDCacheParameters with HasPerfEvents { 56780ade3fSYinan Xu val io = IO(new Bundle() { 575668a921SJiawei Lin val hartId = Input(UInt(8.W)) 58780ade3fSYinan Xu val enq = new LsqEnqIO 592d7c7105SYinan Xu val brqRedirect = Flipped(ValidIO(new Redirect)) 60c7658a75SYinan Xu val loadIn = Vec(LoadPipelineWidth, Flipped(Valid(new LsPipelineBundle))) 61c7658a75SYinan Xu val storeIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle))) 62ca2f90a6SLemover val storeInRe = Vec(StorePipelineWidth, Input(new LsPipelineBundle())) 636ab6918fSYinan Xu val storeDataIn = Vec(StorePipelineWidth, Flipped(Valid(new ExuOutput))) // store data, send to sq from rs 645830ba4fSWilliam Wang val loadDataForwarded = Vec(LoadPipelineWidth, Input(Bool())) 65bce7d861SWilliam Wang val needReplayFromRS = Vec(LoadPipelineWidth, Input(Bool())) 661f0e2dc7SJiawei Lin val sbuffer = Vec(StorePipelineWidth, Decoupled(new DCacheWordReqWithVaddr)) 67c5c06e78SWilliam Wang val ldout = Vec(2, DecoupledIO(new ExuOutput)) // writeback int load 68478b655cSWilliam Wang val mmioStout = DecoupledIO(new ExuOutput) // writeback uncached store 691b7adedcSWilliam Wang val forward = Vec(LoadPipelineWidth, Flipped(new PipeLoadForwardQueryIO)) 7067682d05SWilliam Wang val loadViolationQuery = Vec(LoadPipelineWidth, Flipped(new LoadViolationQueryIO)) 719aca92b9SYinan Xu val rob = Flipped(new RobLsqIO) 72c7658a75SYinan Xu val rollback = Output(Valid(new Redirect)) 73d21b1759SYinan Xu val dcache = Flipped(ValidIO(new Refill)) 7467682d05SWilliam Wang val release = Flipped(ValidIO(new Release)) 75c7658a75SYinan Xu val uncache = new DCacheWordIO 76c7658a75SYinan Xu val exceptionAddr = new ExceptionAddrIO 772dcbb932SWilliam Wang val sqempty = Output(Bool()) 782b8b2e7aSWilliam Wang val issuePtrExt = Output(new SqPtr) 79edd6ddbcSwakafa val sqFull = Output(Bool()) 80edd6ddbcSwakafa val lqFull = Output(Bool()) 81c7658a75SYinan Xu }) 82c7658a75SYinan Xu 83c7658a75SYinan Xu val loadQueue = Module(new LoadQueue) 84c7658a75SYinan Xu val storeQueue = Module(new StoreQueue) 85c7658a75SYinan Xu 865668a921SJiawei Lin storeQueue.io.hartId := io.hartId 875668a921SJiawei Lin 8808fafef0SYinan Xu // io.enq logic 8908fafef0SYinan Xu // LSQ: send out canAccept when both load queue and store queue are ready 9008fafef0SYinan Xu // Dispatch: send instructions to LSQ only when they are ready 9108fafef0SYinan Xu io.enq.canAccept := loadQueue.io.enq.canAccept && storeQueue.io.enq.canAccept 9203f2ceceSYinan Xu loadQueue.io.enq.sqCanAccept := storeQueue.io.enq.canAccept 9303f2ceceSYinan Xu storeQueue.io.enq.lqCanAccept := loadQueue.io.enq.canAccept 947057cff8SYinan Xu for (i <- io.enq.req.indices) { 95049559e7SYinan Xu loadQueue.io.enq.needAlloc(i) := io.enq.needAlloc(i)(0) 96049559e7SYinan Xu loadQueue.io.enq.req(i).valid := io.enq.needAlloc(i)(0) && io.enq.req(i).valid 9708fafef0SYinan Xu loadQueue.io.enq.req(i).bits := io.enq.req(i).bits 987057cff8SYinan Xu loadQueue.io.enq.req(i).bits.sqIdx := storeQueue.io.enq.resp(i) 99780ade3fSYinan Xu 100049559e7SYinan Xu storeQueue.io.enq.needAlloc(i) := io.enq.needAlloc(i)(1) 101049559e7SYinan Xu storeQueue.io.enq.req(i).valid := io.enq.needAlloc(i)(1) && io.enq.req(i).valid 10208fafef0SYinan Xu storeQueue.io.enq.req(i).bits := io.enq.req(i).bits 1037057cff8SYinan Xu storeQueue.io.enq.req(i).bits := io.enq.req(i).bits 1047057cff8SYinan Xu storeQueue.io.enq.req(i).bits.lqIdx := loadQueue.io.enq.resp(i) 105780ade3fSYinan Xu 10608fafef0SYinan Xu io.enq.resp(i).lqIdx := loadQueue.io.enq.resp(i) 10708fafef0SYinan Xu io.enq.resp(i).sqIdx := storeQueue.io.enq.resp(i) 10808fafef0SYinan Xu } 10908fafef0SYinan Xu 110c7658a75SYinan Xu // load queue wiring 111c7658a75SYinan Xu loadQueue.io.brqRedirect <> io.brqRedirect 112c7658a75SYinan Xu loadQueue.io.loadIn <> io.loadIn 113c7658a75SYinan Xu loadQueue.io.storeIn <> io.storeIn 1145830ba4fSWilliam Wang loadQueue.io.loadDataForwarded <> io.loadDataForwarded 115bce7d861SWilliam Wang loadQueue.io.needReplayFromRS <> io.needReplayFromRS 116c7658a75SYinan Xu loadQueue.io.ldout <> io.ldout 1179aca92b9SYinan Xu loadQueue.io.rob <> io.rob 118c7658a75SYinan Xu loadQueue.io.rollback <> io.rollback 119c7658a75SYinan Xu loadQueue.io.dcache <> io.dcache 12067682d05SWilliam Wang loadQueue.io.release <> io.release 121c7658a75SYinan Xu loadQueue.io.exceptionAddr.isStore := DontCare 122c7658a75SYinan Xu 123c7658a75SYinan Xu // store queue wiring 124c7658a75SYinan Xu // storeQueue.io <> DontCare 125c7658a75SYinan Xu storeQueue.io.brqRedirect <> io.brqRedirect 126c7658a75SYinan Xu storeQueue.io.storeIn <> io.storeIn 127ca2f90a6SLemover storeQueue.io.storeInRe <> io.storeInRe 1281b7adedcSWilliam Wang storeQueue.io.storeDataIn <> io.storeDataIn 129c7658a75SYinan Xu storeQueue.io.sbuffer <> io.sbuffer 130478b655cSWilliam Wang storeQueue.io.mmioStout <> io.mmioStout 1319aca92b9SYinan Xu storeQueue.io.rob <> io.rob 132c7658a75SYinan Xu storeQueue.io.exceptionAddr.isStore := DontCare 1332b8b2e7aSWilliam Wang storeQueue.io.issuePtrExt <> io.issuePtrExt 134c7658a75SYinan Xu 1359eb258c3SYinan Xu loadQueue.io.load_s1 <> io.forward 136c7658a75SYinan Xu storeQueue.io.forward <> io.forward // overlap forwardMask & forwardData, DO NOT CHANGE SEQUENCE 137c7658a75SYinan Xu 13867682d05SWilliam Wang loadQueue.io.loadViolationQuery <> io.loadViolationQuery 13967682d05SWilliam Wang 1402dcbb932SWilliam Wang storeQueue.io.sqempty <> io.sqempty 1412dcbb932SWilliam Wang 1428a33de1fSYinan Xu // rob commits for lsq is delayed for two cycles, which causes the delayed update for deqPtr in lq/sq 1438a33de1fSYinan Xu // s0: commit 1448a33de1fSYinan Xu // s1: exception find 1458a33de1fSYinan Xu // s2: exception triggered 1468a33de1fSYinan Xu // s3: ptr updated & new address 1478a33de1fSYinan Xu // address will be used at the next cycle after exception is triggered 1488a33de1fSYinan Xu io.exceptionAddr.vaddr := Mux(RegNext(io.exceptionAddr.isStore), storeQueue.io.exceptionAddr.vaddr, loadQueue.io.exceptionAddr.vaddr) 149c7658a75SYinan Xu 150c7658a75SYinan Xu // naive uncache arbiter 151c7658a75SYinan Xu val s_idle :: s_load :: s_store :: Nil = Enum(3) 15210aac6e7SWilliam Wang val pendingstate = RegInit(s_idle) 153c7658a75SYinan Xu 15410aac6e7SWilliam Wang switch(pendingstate){ 155c7658a75SYinan Xu is(s_idle){ 156c7658a75SYinan Xu when(io.uncache.req.fire()){ 15710aac6e7SWilliam Wang pendingstate := Mux(loadQueue.io.uncache.req.valid, s_load, s_store) 158c7658a75SYinan Xu } 159c7658a75SYinan Xu } 160c7658a75SYinan Xu is(s_load){ 161c7658a75SYinan Xu when(io.uncache.resp.fire()){ 16210aac6e7SWilliam Wang pendingstate := s_idle 163c7658a75SYinan Xu } 164c7658a75SYinan Xu } 165c7658a75SYinan Xu is(s_store){ 166c7658a75SYinan Xu when(io.uncache.resp.fire()){ 16710aac6e7SWilliam Wang pendingstate := s_idle 168c7658a75SYinan Xu } 169c7658a75SYinan Xu } 170c7658a75SYinan Xu } 171c7658a75SYinan Xu 172c7658a75SYinan Xu loadQueue.io.uncache := DontCare 173c7658a75SYinan Xu storeQueue.io.uncache := DontCare 174c7658a75SYinan Xu loadQueue.io.uncache.resp.valid := false.B 175c7658a75SYinan Xu storeQueue.io.uncache.resp.valid := false.B 176c7658a75SYinan Xu when(loadQueue.io.uncache.req.valid){ 177c7658a75SYinan Xu io.uncache.req <> loadQueue.io.uncache.req 178c7658a75SYinan Xu }.otherwise{ 179c7658a75SYinan Xu io.uncache.req <> storeQueue.io.uncache.req 180c7658a75SYinan Xu } 18110aac6e7SWilliam Wang when(pendingstate === s_load){ 182c7658a75SYinan Xu io.uncache.resp <> loadQueue.io.uncache.resp 183c7658a75SYinan Xu }.otherwise{ 184c7658a75SYinan Xu io.uncache.resp <> storeQueue.io.uncache.resp 185c7658a75SYinan Xu } 186c7658a75SYinan Xu 187c7658a75SYinan Xu assert(!(loadQueue.io.uncache.req.valid && storeQueue.io.uncache.req.valid)) 188c7658a75SYinan Xu assert(!(loadQueue.io.uncache.resp.valid && storeQueue.io.uncache.resp.valid)) 18910aac6e7SWilliam Wang assert(!((loadQueue.io.uncache.resp.valid || storeQueue.io.uncache.resp.valid) && pendingstate === s_idle)) 190c7658a75SYinan Xu 191edd6ddbcSwakafa io.lqFull := loadQueue.io.lqFull 192edd6ddbcSwakafa io.sqFull := storeQueue.io.sqFull 193cd365d4cSrvcoresjw 194*1ca0e4f3SYinan Xu val perfEvents = Seq(loadQueue, storeQueue).flatMap(_.getPerfEvents) 195*1ca0e4f3SYinan Xu generatePerfEvent() 196c7658a75SYinan Xu} 197