1c7658a75SYinan Xupackage xiangshan.mem 2c7658a75SYinan Xu 3c7658a75SYinan Xuimport chisel3._ 4c7658a75SYinan Xuimport chisel3.util._ 5c7658a75SYinan Xuimport utils._ 6c7658a75SYinan Xuimport xiangshan._ 7c7658a75SYinan Xuimport xiangshan.cache._ 8c7658a75SYinan Xuimport xiangshan.cache.{DCacheWordIO, DCacheLineIO, TlbRequestIO, MemoryOpConstants} 9c7658a75SYinan Xuimport xiangshan.backend.LSUOpType 10c7658a75SYinan Xuimport xiangshan.mem._ 11*10aac6e7SWilliam Wangimport xiangshan.backend.roq.RoqLsqIO 12c7658a75SYinan Xu 13c7658a75SYinan Xuclass ExceptionAddrIO extends XSBundle { 14c7658a75SYinan Xu val lsIdx = Input(new LSIdx) 15c7658a75SYinan Xu val isStore = Input(Bool()) 16c7658a75SYinan Xu val vaddr = Output(UInt(VAddrBits.W)) 17c7658a75SYinan Xu} 18c7658a75SYinan Xu 19a8179b86SWilliam Wangclass FwdEntry extends XSBundle { 20a8179b86SWilliam Wang val mask = Vec(8, Bool()) 21a8179b86SWilliam Wang val data = Vec(8, UInt(8.W)) 22a8179b86SWilliam Wang} 23a8179b86SWilliam Wang 24c7658a75SYinan Xu// inflight miss block reqs 25c7658a75SYinan Xuclass InflightBlockInfo extends XSBundle { 26c7658a75SYinan Xu val block_addr = UInt(PAddrBits.W) 27c7658a75SYinan Xu val valid = Bool() 28c7658a75SYinan Xu} 29c7658a75SYinan Xu 30780ade3fSYinan Xuclass LsqEnqIO extends XSBundle { 3108fafef0SYinan Xu val canAccept = Output(Bool()) 32780ade3fSYinan Xu val needAlloc = Vec(RenameWidth, Input(Bool())) 3308fafef0SYinan Xu val req = Vec(RenameWidth, Flipped(ValidIO(new MicroOp))) 3408fafef0SYinan Xu val resp = Vec(RenameWidth, Output(new LSIdx)) 3508fafef0SYinan Xu} 36780ade3fSYinan Xu 37780ade3fSYinan Xu// Load / Store Queue Wrapper for XiangShan Out of Order LSU 38780ade3fSYinan Xuclass LsqWrappper extends XSModule with HasDCacheParameters { 39780ade3fSYinan Xu val io = IO(new Bundle() { 40780ade3fSYinan Xu val enq = new LsqEnqIO 41c7658a75SYinan Xu val brqRedirect = Input(Valid(new Redirect)) 42c7658a75SYinan Xu val loadIn = Vec(LoadPipelineWidth, Flipped(Valid(new LsPipelineBundle))) 43c7658a75SYinan Xu val storeIn = Vec(StorePipelineWidth, Flipped(Valid(new LsPipelineBundle))) 44c7658a75SYinan Xu val sbuffer = Vec(StorePipelineWidth, Decoupled(new DCacheWordReq)) 45c5c06e78SWilliam Wang val ldout = Vec(2, DecoupledIO(new ExuOutput)) // writeback int load 46478b655cSWilliam Wang val mmioStout = DecoupledIO(new ExuOutput) // writeback uncached store 47c7658a75SYinan Xu val forward = Vec(LoadPipelineWidth, Flipped(new LoadForwardQueryIO)) 48*10aac6e7SWilliam Wang val roq = Flipped(new RoqLsqIO) 49c7658a75SYinan Xu val rollback = Output(Valid(new Redirect)) 50d21b1759SYinan Xu val dcache = Flipped(ValidIO(new Refill)) 51c7658a75SYinan Xu val uncache = new DCacheWordIO 52c7658a75SYinan Xu val exceptionAddr = new ExceptionAddrIO 532dcbb932SWilliam Wang val sqempty = Output(Bool()) 54c7658a75SYinan Xu }) 55c7658a75SYinan Xu 56c7658a75SYinan Xu val loadQueue = Module(new LoadQueue) 57c7658a75SYinan Xu val storeQueue = Module(new StoreQueue) 58c7658a75SYinan Xu 5908fafef0SYinan Xu // io.enq logic 6008fafef0SYinan Xu // LSQ: send out canAccept when both load queue and store queue are ready 6108fafef0SYinan Xu // Dispatch: send instructions to LSQ only when they are ready 6208fafef0SYinan Xu io.enq.canAccept := loadQueue.io.enq.canAccept && storeQueue.io.enq.canAccept 6303f2ceceSYinan Xu loadQueue.io.enq.sqCanAccept := storeQueue.io.enq.canAccept 6403f2ceceSYinan Xu storeQueue.io.enq.lqCanAccept := loadQueue.io.enq.canAccept 6508fafef0SYinan Xu for (i <- 0 until RenameWidth) { 6608fafef0SYinan Xu val isStore = CommitType.lsInstIsStore(io.enq.req(i).bits.ctrl.commitType) 67780ade3fSYinan Xu 68780ade3fSYinan Xu loadQueue.io.enq.needAlloc(i) := io.enq.needAlloc(i) && !isStore 6908fafef0SYinan Xu loadQueue.io.enq.req(i).valid := !isStore && io.enq.req(i).valid 7008fafef0SYinan Xu loadQueue.io.enq.req(i).bits := io.enq.req(i).bits 71780ade3fSYinan Xu 72780ade3fSYinan Xu storeQueue.io.enq.needAlloc(i) := io.enq.needAlloc(i) && isStore 73780ade3fSYinan Xu storeQueue.io.enq.req(i).valid := isStore && io.enq.req(i).valid 7408fafef0SYinan Xu storeQueue.io.enq.req(i).bits := io.enq.req(i).bits 75780ade3fSYinan Xu 7608fafef0SYinan Xu io.enq.resp(i).lqIdx := loadQueue.io.enq.resp(i) 7708fafef0SYinan Xu io.enq.resp(i).sqIdx := storeQueue.io.enq.resp(i) 7808fafef0SYinan Xu } 7908fafef0SYinan Xu 80c7658a75SYinan Xu // load queue wiring 81c7658a75SYinan Xu loadQueue.io.brqRedirect <> io.brqRedirect 82c7658a75SYinan Xu loadQueue.io.loadIn <> io.loadIn 83c7658a75SYinan Xu loadQueue.io.storeIn <> io.storeIn 84c7658a75SYinan Xu loadQueue.io.ldout <> io.ldout 85*10aac6e7SWilliam Wang loadQueue.io.roq <> io.roq 86c7658a75SYinan Xu loadQueue.io.rollback <> io.rollback 87c7658a75SYinan Xu loadQueue.io.dcache <> io.dcache 88c7658a75SYinan Xu loadQueue.io.exceptionAddr.lsIdx := io.exceptionAddr.lsIdx 89c7658a75SYinan Xu loadQueue.io.exceptionAddr.isStore := DontCare 90c7658a75SYinan Xu 91c7658a75SYinan Xu // store queue wiring 92c7658a75SYinan Xu // storeQueue.io <> DontCare 93c7658a75SYinan Xu storeQueue.io.brqRedirect <> io.brqRedirect 94c7658a75SYinan Xu storeQueue.io.storeIn <> io.storeIn 95c7658a75SYinan Xu storeQueue.io.sbuffer <> io.sbuffer 96478b655cSWilliam Wang storeQueue.io.mmioStout <> io.mmioStout 97*10aac6e7SWilliam Wang storeQueue.io.roq <> io.roq 98c7658a75SYinan Xu storeQueue.io.exceptionAddr.lsIdx := io.exceptionAddr.lsIdx 99c7658a75SYinan Xu storeQueue.io.exceptionAddr.isStore := DontCare 100c7658a75SYinan Xu 1019eb258c3SYinan Xu loadQueue.io.load_s1 <> io.forward 102c7658a75SYinan Xu storeQueue.io.forward <> io.forward // overlap forwardMask & forwardData, DO NOT CHANGE SEQUENCE 103c7658a75SYinan Xu 1042dcbb932SWilliam Wang storeQueue.io.sqempty <> io.sqempty 1052dcbb932SWilliam Wang 106c7658a75SYinan Xu io.exceptionAddr.vaddr := Mux(io.exceptionAddr.isStore, storeQueue.io.exceptionAddr.vaddr, loadQueue.io.exceptionAddr.vaddr) 107c7658a75SYinan Xu 108c7658a75SYinan Xu // naive uncache arbiter 109c7658a75SYinan Xu val s_idle :: s_load :: s_store :: Nil = Enum(3) 110*10aac6e7SWilliam Wang val pendingstate = RegInit(s_idle) 111c7658a75SYinan Xu 112*10aac6e7SWilliam Wang switch(pendingstate){ 113c7658a75SYinan Xu is(s_idle){ 114c7658a75SYinan Xu when(io.uncache.req.fire()){ 115*10aac6e7SWilliam Wang pendingstate := Mux(loadQueue.io.uncache.req.valid, s_load, s_store) 116c7658a75SYinan Xu } 117c7658a75SYinan Xu } 118c7658a75SYinan Xu is(s_load){ 119c7658a75SYinan Xu when(io.uncache.resp.fire()){ 120*10aac6e7SWilliam Wang pendingstate := s_idle 121c7658a75SYinan Xu } 122c7658a75SYinan Xu } 123c7658a75SYinan Xu is(s_store){ 124c7658a75SYinan Xu when(io.uncache.resp.fire()){ 125*10aac6e7SWilliam Wang pendingstate := s_idle 126c7658a75SYinan Xu } 127c7658a75SYinan Xu } 128c7658a75SYinan Xu } 129c7658a75SYinan Xu 130c7658a75SYinan Xu loadQueue.io.uncache := DontCare 131c7658a75SYinan Xu storeQueue.io.uncache := DontCare 132c7658a75SYinan Xu loadQueue.io.uncache.resp.valid := false.B 133c7658a75SYinan Xu storeQueue.io.uncache.resp.valid := false.B 134c7658a75SYinan Xu when(loadQueue.io.uncache.req.valid){ 135c7658a75SYinan Xu io.uncache.req <> loadQueue.io.uncache.req 136c7658a75SYinan Xu }.otherwise{ 137c7658a75SYinan Xu io.uncache.req <> storeQueue.io.uncache.req 138c7658a75SYinan Xu } 139*10aac6e7SWilliam Wang when(pendingstate === s_load){ 140c7658a75SYinan Xu io.uncache.resp <> loadQueue.io.uncache.resp 141c7658a75SYinan Xu }.otherwise{ 142c7658a75SYinan Xu io.uncache.resp <> storeQueue.io.uncache.resp 143c7658a75SYinan Xu } 144c7658a75SYinan Xu 145c7658a75SYinan Xu assert(!(loadQueue.io.uncache.req.valid && storeQueue.io.uncache.req.valid)) 146c7658a75SYinan Xu assert(!(loadQueue.io.uncache.resp.valid && storeQueue.io.uncache.resp.valid)) 147*10aac6e7SWilliam Wang assert(!((loadQueue.io.uncache.resp.valid || storeQueue.io.uncache.resp.valid) && pendingstate === s_idle)) 148c7658a75SYinan Xu 149c7658a75SYinan Xu} 150