xref: /XiangShan/src/main/scala/xiangshan/frontend/icache/IPrefetch.scala (revision c2ba7c80261d4f5292fdc023230ba740e9c9e5e8)
17052722fSJay/***************************************************************************************
27052722fSJay  * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
37052722fSJay  * Copyright (c) 2020-2021 Peng Cheng Laboratory
47052722fSJay  *
57052722fSJay  * XiangShan is licensed under Mulan PSL v2.
67052722fSJay  * You can use this software according to the terms and conditions of the Mulan PSL v2.
77052722fSJay  * You may obtain a copy of Mulan PSL v2 at:
87052722fSJay  *          http://license.coscl.org.cn/MulanPSL2
97052722fSJay  *
107052722fSJay  * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
117052722fSJay  * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
127052722fSJay  * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
137052722fSJay  *
147052722fSJay  * See the Mulan PSL v2 for more details.
157052722fSJay  ***************************************************************************************/
167052722fSJay
177052722fSJaypackage xiangshan.frontend.icache
187052722fSJay
197052722fSJayimport chipsalliance.rocketchip.config.Parameters
207052722fSJayimport chisel3._
217052722fSJayimport chisel3.util._
22afa866b1Sguohongyuimport difftest.DifftestRefillEvent
237052722fSJayimport freechips.rocketchip.tilelink._
247052722fSJayimport utils._
257052722fSJayimport xiangshan.cache.mmu._
267052722fSJayimport xiangshan.frontend._
27b1ded4e8Sguohongyuimport utility._
2864d7d412Sguohongyuimport xiangshan.XSCoreParamsKey
297052722fSJay
307052722fSJay
317052722fSJayabstract class IPrefetchBundle(implicit p: Parameters) extends ICacheBundle
327052722fSJayabstract class IPrefetchModule(implicit p: Parameters) extends ICacheModule
337052722fSJay
34b1ded4e8Sguohongyu//TODO: remove this
35b1ded4e8Sguohongyuobject DebugFlags {
36b1ded4e8Sguohongyu  val fdip = false
377052722fSJay}
387052722fSJay
39b1ded4e8Sguohongyuclass PIQReq(implicit p: Parameters) extends IPrefetchBundle {
40b1ded4e8Sguohongyu  val paddr      = UInt(PAddrBits.W)
41b1ded4e8Sguohongyu  val vSetIdx   = UInt(idxBits.W)
42b1ded4e8Sguohongyu}
43b1ded4e8Sguohongyu
44b1ded4e8Sguohongyuclass PIQData(implicit p: Parameters) extends IPrefetchBundle {
45b1ded4e8Sguohongyu  val ptage = UInt(tagBits.W)
46b1ded4e8Sguohongyu  val vSetIdx = UInt(idxBits.W)
47b1ded4e8Sguohongyu  val cacheline = UInt(blockBits.W)
48b1ded4e8Sguohongyu  val writeBack = Bool()
49b1ded4e8Sguohongyu}
50b1ded4e8Sguohongyu
51b1ded4e8Sguohongyuclass PIQToMainPipe(implicit  p: Parameters) extends IPrefetchBundle{
52b1ded4e8Sguohongyu  val info = DecoupledIO(new PIQData)
53b1ded4e8Sguohongyu}
54b1ded4e8Sguohongyu/* need change name */
55b1ded4e8Sguohongyuclass MainPipeToPrefetchPipe(implicit p: Parameters) extends IPrefetchBundle {
56b1ded4e8Sguohongyu  val ptage = UInt(tagBits.W)
57b1ded4e8Sguohongyu  val vSetIdx = UInt(idxBits.W)
58b1ded4e8Sguohongyu}
59b1ded4e8Sguohongyu
60b1ded4e8Sguohongyuclass MainPipeMissInfo(implicit p: Parameters) extends IPrefetchBundle {
61b1ded4e8Sguohongyu  val s1_already_check_ipf = Output(Bool())
62b1ded4e8Sguohongyu  val s2_miss_info = Vec(PortNumber, ValidIO(new MainPipeToPrefetchPipe))
63b1ded4e8Sguohongyu}
647052722fSJay
657052722fSJayclass IPrefetchToMissUnit(implicit  p: Parameters) extends IPrefetchBundle{
667052722fSJay  val enqReq  = DecoupledIO(new PIQReq)
677052722fSJay}
687052722fSJay
697052722fSJayclass IPredfetchIO(implicit p: Parameters) extends IPrefetchBundle {
707052722fSJay  val fromFtq         = Flipped(new FtqPrefechBundle)
71f1fe8698SLemover  val iTLBInter       = new TlbRequestIO
7261e1db30SJay  val pmp             =   new ICachePMPBundle
730c26d810Sguohongyu  val toIMeta         = Decoupled(new ICacheMetaReadReqBundle)
740c26d810Sguohongyu  val fromIMeta       = Input(new ICacheMetaReadRespBundle)
757052722fSJay  val toMissUnit      = new IPrefetchToMissUnit
76b1ded4e8Sguohongyu  val freePIQEntry    = Input(UInt(log2Ceil(nPrefetchEntries).W))
77974a902cSguohongyu  val fromMSHR        = Flipped(Vec(totalMSHRNum,ValidIO(UInt(PAddrBits.W))))
78b1ded4e8Sguohongyu  val IPFBufferRead   = Flipped(new IPFBufferFilterRead)
79b1ded4e8Sguohongyu  /** icache main pipe to prefetch pipe*/
80974a902cSguohongyu  val mainPipeMissSlotInfo = Flipped(Vec(PortNumber,ValidIO(new MainPipeToPrefetchPipe)))
81a108d429SJay
82a108d429SJay  val prefetchEnable = Input(Bool())
83a108d429SJay  val prefetchDisable = Input(Bool())
84b1ded4e8Sguohongyu  val fencei         = Input(Bool())
85b1ded4e8Sguohongyu}
86b1ded4e8Sguohongyu
87b1ded4e8Sguohongyu/** Prefetch Buffer **/
88b1ded4e8Sguohongyu
8964d7d412Sguohongyuclass IPFWritePtrQueue(implicit p: Parameters) extends IPrefetchModule with HasCircularQueuePtrHelper
9064d7d412Sguohongyu{
9164d7d412Sguohongyu  val io = IO(new Bundle{
9264d7d412Sguohongyu    val free_ptr = DecoupledIO(UInt(log2Ceil(nIPFBufferSize).W))
9364d7d412Sguohongyu    val release_ptr = Flipped(ValidIO(UInt(log2Ceil(nIPFBufferSize).W)))
942a6078bfSguohongyu    val flush = Input(Bool())
9564d7d412Sguohongyu  })
9664d7d412Sguohongyu  /* define ptr */
9764d7d412Sguohongyu  class IPFPtr(implicit p: Parameters) extends CircularQueuePtr[IPFPtr](
9864d7d412Sguohongyu    p => p(XSCoreParamsKey).icacheParameters.nPrefBufferEntries
9964d7d412Sguohongyu  ){
10064d7d412Sguohongyu  }
10164d7d412Sguohongyu
10264d7d412Sguohongyu  object IPFPtr {
10364d7d412Sguohongyu    def apply(f: Bool, v: UInt)(implicit p: Parameters): IPFPtr = {
10464d7d412Sguohongyu      val ptr = Wire(new IPFPtr)
10564d7d412Sguohongyu      ptr.flag := f
10664d7d412Sguohongyu      ptr.value := v
10764d7d412Sguohongyu      ptr
10864d7d412Sguohongyu    }
10964d7d412Sguohongyu  }
11064d7d412Sguohongyu
11164d7d412Sguohongyu  val queue = RegInit(VecInit((0 until nIPFBufferSize).map(i => i.U(log2Ceil(nIPFBufferSize).W))))
11264d7d412Sguohongyu  val enq_ptr = RegInit(IPFPtr(true.B, 0.U))
11364d7d412Sguohongyu  val deq_ptr = RegInit(IPFPtr(false.B, 0.U))
11464d7d412Sguohongyu
11564d7d412Sguohongyu  io.free_ptr.valid := !isEmpty(enq_ptr, deq_ptr)
11664d7d412Sguohongyu  io.free_ptr.bits := queue(deq_ptr.value)
11764d7d412Sguohongyu  deq_ptr := deq_ptr + io.free_ptr.fire
11864d7d412Sguohongyu
11964d7d412Sguohongyu  when (io.release_ptr.valid) {
12064d7d412Sguohongyu    queue(enq_ptr.value) := io.release_ptr.bits
12164d7d412Sguohongyu    enq_ptr := enq_ptr + 1.U
12264d7d412Sguohongyu  }
12364d7d412Sguohongyu
1242a6078bfSguohongyu  when (io.flush) {
1252a6078bfSguohongyu    queue := RegInit(VecInit((0 until nIPFBufferSize).map(i => i.U(log2Ceil(nIPFBufferSize).W))))
1262a6078bfSguohongyu    enq_ptr := RegInit(IPFPtr(true.B, 0.U))
1272a6078bfSguohongyu    deq_ptr := RegInit(IPFPtr(false.B, 0.U))
1282a6078bfSguohongyu  }
1292a6078bfSguohongyu
13064d7d412Sguohongyu  XSError(isBefore(enq_ptr, deq_ptr) && !isFull(enq_ptr, deq_ptr), "enq_ptr should not before deq_ptr\n")
13164d7d412Sguohongyu}
13264d7d412Sguohongyu
133b1ded4e8Sguohongyu
134b1ded4e8Sguohongyuclass PrefetchBuffer(implicit p: Parameters) extends IPrefetchModule
135b1ded4e8Sguohongyu{
136b1ded4e8Sguohongyu  val io = IO(new Bundle{
137*c2ba7c80Sguohongyu    val hartId = Input(UInt(8.W))
138b1ded4e8Sguohongyu    val read  = new IPFBufferRead
1390c26d810Sguohongyu    val filter_read = Vec(prefetchPipeNum, new IPFBufferFilterRead)
140b1ded4e8Sguohongyu    val write = Flipped(ValidIO(new IPFBufferWrite))
141b1ded4e8Sguohongyu    /** to ICache replacer */
142b1ded4e8Sguohongyu    val replace = new IPFBufferMove
143b1ded4e8Sguohongyu    /** move & move filter port */
144b1ded4e8Sguohongyu    val mainpipe_missinfo = Flipped(new MainPipeMissInfo)
1450c26d810Sguohongyu    val meta_filter_read_req = Decoupled(new ICacheMetaReadReqBundle)
1460c26d810Sguohongyu    val meta_filter_read_resp = Input(new ICacheMetaReadRespBundle)
147b1ded4e8Sguohongyu    val move  = new Bundle() {
148b1ded4e8Sguohongyu      val meta_write = DecoupledIO(new ICacheMetaWriteBundle)
149b1ded4e8Sguohongyu      val data_write = DecoupledIO(new ICacheDataWriteBundle)
150b1ded4e8Sguohongyu    }
151b1ded4e8Sguohongyu    val fencei = Input(Bool())
152b1ded4e8Sguohongyu  })
153b1ded4e8Sguohongyu
154b1ded4e8Sguohongyu  class IPFBufferEntryMeta(implicit p: Parameters) extends IPrefetchBundle
155b1ded4e8Sguohongyu  {
156b1ded4e8Sguohongyu    val tag = UInt(tagBits.W)
157b1ded4e8Sguohongyu    val index = UInt(idxBits.W)
158b1ded4e8Sguohongyu    val paddr = UInt(PAddrBits.W)
159b1ded4e8Sguohongyu    val valid = Bool()
160b1ded4e8Sguohongyu    val confidence = UInt(log2Ceil(maxIPFMoveConf + 1).W)
161b1ded4e8Sguohongyu    val move = Bool()
162d4112e88Sguohongyu    val has_been_hit = Bool()
163b1ded4e8Sguohongyu  }
164b1ded4e8Sguohongyu
165b1ded4e8Sguohongyu  class IPFBufferEntryData(implicit p: Parameters) extends IPrefetchBundle
166b1ded4e8Sguohongyu  {
167b1ded4e8Sguohongyu    val cachline = UInt(blockBits.W)
168b1ded4e8Sguohongyu  }
169b1ded4e8Sguohongyu
170b1ded4e8Sguohongyu  def InitQueue[T <: Data](entry: T, size: Int): Vec[T] ={
171b1ded4e8Sguohongyu    return RegInit(VecInit(Seq.fill(size)(0.U.asTypeOf(entry.cloneType))))
172b1ded4e8Sguohongyu  }
173b1ded4e8Sguohongyu
174b1ded4e8Sguohongyu  val meta_buffer = InitQueue(new IPFBufferEntryMeta, size = nIPFBufferSize)
175b1ded4e8Sguohongyu  val data_buffer = InitQueue(new IPFBufferEntryData, size = nIPFBufferSize)
176b1ded4e8Sguohongyu
17764d7d412Sguohongyu  val ipf_write_ptr_queue = Module(new IPFWritePtrQueue())
1782a6078bfSguohongyu  ipf_write_ptr_queue.io.flush := io.fencei
17964d7d412Sguohongyu
1806f9ed85eSguohongyu  val meta_buffer_empty_oh = WireInit(VecInit(Seq.fill(nIPFBufferSize)(false.B)))
1816f9ed85eSguohongyu  (0 until nIPFBufferSize).foreach { i =>
1826f9ed85eSguohongyu    meta_buffer_empty_oh(i) := !meta_buffer(i).valid
1836f9ed85eSguohongyu  }
1846f9ed85eSguohongyu  XSPerfAccumulate("ipfbuffer_empty_entry_multi_cycle", PopCount(meta_buffer_empty_oh))
1856f9ed85eSguohongyu
186b1ded4e8Sguohongyu  /** filter read logic */
1870c26d810Sguohongyu  val fr_vidx = (0 until prefetchPipeNum).map (i => io.filter_read(i).req.vSetIdx)
1880c26d810Sguohongyu  val fr_ptag = (0 until prefetchPipeNum).map (i => get_phy_tag(io.filter_read(i).req.paddr))
189b1ded4e8Sguohongyu
1900c26d810Sguohongyu  val fr_hit_in_buffer = (0 until prefetchPipeNum).map (i => meta_buffer.map(e => e.valid && (e.tag === fr_ptag(i)) && (e.index === fr_vidx(i))).reduce(_||_))
19134f9624dSguohongyu  val fr_hit_in_s1, fr_hit_in_s2, fr_hit_in_s3 = Wire(Vec(prefetchPipeNum, Bool()))
192b1ded4e8Sguohongyu
1930c26d810Sguohongyu  (0 until prefetchPipeNum).foreach(i => io.filter_read(i).resp.ipf_hit := fr_hit_in_buffer(i) || fr_hit_in_s1(i) || fr_hit_in_s2(i) || fr_hit_in_s3(i))
194b1ded4e8Sguohongyu
195b1ded4e8Sguohongyu  /** read logic */
196b1ded4e8Sguohongyu  (0 until PortNumber).foreach(i => io.read.req(i).ready := true.B)
197b1ded4e8Sguohongyu  val r_valid = VecInit((0 until PortNumber).map( i => io.read.req(i).valid)).reduce(_||_)
198b1ded4e8Sguohongyu  val r_vidx = VecInit((0 until PortNumber).map(i => get_idx(io.read.req(i).bits.vaddr)))
199b1ded4e8Sguohongyu  val r_ptag = VecInit((0 until PortNumber).map(i => get_phy_tag(io.read.req(i).bits.paddr)))
200b1ded4e8Sguohongyu  val r_hit_oh = VecInit((0 until PortNumber).map(i =>
201b1ded4e8Sguohongyu    VecInit(meta_buffer.map(entry =>
202b1ded4e8Sguohongyu      io.read.req(i).valid && // need this condition
203b1ded4e8Sguohongyu        entry.valid &&
204b1ded4e8Sguohongyu        entry.tag === r_ptag(i) &&
205b1ded4e8Sguohongyu        entry.index === r_vidx(i)
206b1ded4e8Sguohongyu    ))))
207b1ded4e8Sguohongyu  val r_buffer_hit = VecInit(r_hit_oh.map(_.reduce(_||_)))
208b1ded4e8Sguohongyu  val r_buffer_hit_idx = VecInit(r_hit_oh.map(PriorityEncoder(_)))
20964d7d412Sguohongyu  val r_buffer_hit_data = VecInit((0 until PortNumber).map(i => Mux1H(r_hit_oh(i), data_buffer.map(_.cachline)))) // TODO : be careful of Mux1H
210b1ded4e8Sguohongyu
211b1ded4e8Sguohongyu  /** "read" also check data in move pipeline */
212b1ded4e8Sguohongyu  val r_moves1pipe_hit_s1, r_moves1pipe_hit_s2, r_moves1pipe_hit_s3 = WireInit(VecInit(Seq.fill(PortNumber)(false.B)))
213b1ded4e8Sguohongyu  val s1_move_data_cacheline, s2_move_data_cacheline, s3_move_data_cacheline = Wire(UInt(blockBits.W))
214b1ded4e8Sguohongyu
215b1ded4e8Sguohongyu  (0 until PortNumber).foreach{ i =>
216b1ded4e8Sguohongyu    io.read.resp(i).valid := io.read.req(i).valid
217b1ded4e8Sguohongyu    io.read.resp(i).bits.ipf_hit := r_buffer_hit(i) || r_moves1pipe_hit_s1(i) || r_moves1pipe_hit_s2(i) || r_moves1pipe_hit_s3(i)
218b1ded4e8Sguohongyu    io.read.resp(i).bits.cacheline := Mux(r_buffer_hit(i), r_buffer_hit_data(i),
219b1ded4e8Sguohongyu      Mux(r_moves1pipe_hit_s1(i), s1_move_data_cacheline,
220b1ded4e8Sguohongyu        Mux(r_moves1pipe_hit_s2(i), s2_move_data_cacheline, s3_move_data_cacheline)))
221b1ded4e8Sguohongyu  }
222b1ded4e8Sguohongyu
223d4112e88Sguohongyu  (0 until PortNumber).foreach { i =>
22469c27f53Sguohongyu    when(io.read.req(i).valid && r_hit_oh(i).reduce(_ || _)) {
225d4112e88Sguohongyu      meta_buffer(r_buffer_hit_idx(i)).has_been_hit := true.B
226d4112e88Sguohongyu    }
22769c27f53Sguohongyu    XSPerfAccumulate("ipf_entry_first_hit_by_port_" + i, io.read.req(i).valid && r_hit_oh(i).reduce(_ || _) &&
228d4112e88Sguohongyu      meta_buffer(r_buffer_hit_idx(i)).has_been_hit === false.B)
229d4112e88Sguohongyu  }
230d4112e88Sguohongyu
231d4112e88Sguohongyu
232b1ded4e8Sguohongyu  /** move logic */
233b1ded4e8Sguohongyu  val r_buffer_hit_s2     = RegNext(r_buffer_hit, init=0.U.asTypeOf(r_buffer_hit.cloneType))
234b1ded4e8Sguohongyu  val r_buffer_hit_idx_s2 = RegNext(r_buffer_hit_idx)
235b1ded4e8Sguohongyu  val r_rvalid_s2         = RegNext(r_valid, init=false.B)
236b1ded4e8Sguohongyu
237b1ded4e8Sguohongyu  val s2_move_valid_0 = r_rvalid_s2 && r_buffer_hit_s2(0)
238b1ded4e8Sguohongyu  val s2_move_valid_1 = r_rvalid_s2 && r_buffer_hit_s2(1)
239b1ded4e8Sguohongyu
240b1ded4e8Sguohongyu  XSPerfAccumulate("prefetch_hit_bank_0", r_rvalid_s2 && r_buffer_hit_s2(0))
241b1ded4e8Sguohongyu  XSPerfAccumulate("prefetch_hit_bank_1", r_rvalid_s2 && r_buffer_hit_s2(1))
242b1ded4e8Sguohongyu
243b1ded4e8Sguohongyu  val move_queue    = RegInit(VecInit(Seq.fill(nIPFBufferSize)(0.U.asTypeOf(r_buffer_hit_idx_s2(0)))))
244b1ded4e8Sguohongyu
245b1ded4e8Sguohongyu  val curr_move_ptr = RegInit(0.U(log2Ceil(nIPFBufferSize).W))
246b1ded4e8Sguohongyu  val curr_hit_ptr  = RegInit(0.U(log2Ceil(nIPFBufferSize).W))
247b1ded4e8Sguohongyu
248b1ded4e8Sguohongyu  val s2_move_conf_full_0 = meta_buffer(r_buffer_hit_idx_s2(0)).confidence === (maxIPFMoveConf).U
249b1ded4e8Sguohongyu  val s2_move_conf_full_1 = meta_buffer(r_buffer_hit_idx_s2(1)).confidence === (maxIPFMoveConf).U
250b1ded4e8Sguohongyu
251b1ded4e8Sguohongyu  val move_repeat_0 = meta_buffer(r_buffer_hit_idx_s2(0)).move
252b1ded4e8Sguohongyu  val move_repeat_1 = meta_buffer(r_buffer_hit_idx_s2(1)).move || (r_buffer_hit_idx_s2(0) === r_buffer_hit_idx_s2(1))
253b1ded4e8Sguohongyu
254b1ded4e8Sguohongyu  val s2_move_0 = s2_move_valid_0 && !move_repeat_0
255b1ded4e8Sguohongyu  val s2_move_1 = s2_move_valid_1 && !move_repeat_1
256b1ded4e8Sguohongyu
257b1ded4e8Sguohongyu  val s2_move_enqueue_0 = s2_move_0 && s2_move_conf_full_0
258b1ded4e8Sguohongyu  val s2_move_enqueue_1 = s2_move_1 && s2_move_conf_full_1
259b1ded4e8Sguohongyu
260b1ded4e8Sguohongyu  when(s2_move_0) {
261b1ded4e8Sguohongyu    when(s2_move_conf_full_0) {
262b1ded4e8Sguohongyu      meta_buffer(r_buffer_hit_idx_s2(0)).move := true.B
263b1ded4e8Sguohongyu    }.otherwise {
264b1ded4e8Sguohongyu      meta_buffer(r_buffer_hit_idx_s2(0)).confidence := meta_buffer(r_buffer_hit_idx_s2(0)).confidence + 1.U
265b1ded4e8Sguohongyu    }
266b1ded4e8Sguohongyu  }
267b1ded4e8Sguohongyu  when(s2_move_1) {
268b1ded4e8Sguohongyu    when(s2_move_conf_full_1) {
269b1ded4e8Sguohongyu      meta_buffer(r_buffer_hit_idx_s2(1)).move := true.B
270b1ded4e8Sguohongyu    }.otherwise {
271b1ded4e8Sguohongyu      meta_buffer(r_buffer_hit_idx_s2(1)).confidence := meta_buffer(r_buffer_hit_idx_s2(1)).confidence + 1.U
272b1ded4e8Sguohongyu    }
273b1ded4e8Sguohongyu  }
274b1ded4e8Sguohongyu
275b1ded4e8Sguohongyu  when(s2_move_enqueue_0 && !s2_move_enqueue_1) {
276b1ded4e8Sguohongyu    move_queue(curr_hit_ptr) := r_buffer_hit_idx_s2(0)
277b1ded4e8Sguohongyu
278b1ded4e8Sguohongyu    when((curr_hit_ptr + 1.U) =/= curr_move_ptr){
279b1ded4e8Sguohongyu      curr_hit_ptr := curr_hit_ptr + 1.U
280b1ded4e8Sguohongyu    }
281b1ded4e8Sguohongyu  }.elsewhen(!s2_move_enqueue_0 && s2_move_enqueue_1) {
282b1ded4e8Sguohongyu    move_queue(curr_hit_ptr) := r_buffer_hit_idx_s2(1)
283b1ded4e8Sguohongyu
284b1ded4e8Sguohongyu    when((curr_hit_ptr + 1.U) =/= curr_move_ptr){
285b1ded4e8Sguohongyu      curr_hit_ptr := curr_hit_ptr + 1.U
286b1ded4e8Sguohongyu    }
287b1ded4e8Sguohongyu  }.elsewhen(s2_move_enqueue_0 && s2_move_enqueue_1) {
288b1ded4e8Sguohongyu    move_queue(curr_hit_ptr) := r_buffer_hit_idx_s2(0)
289b1ded4e8Sguohongyu    move_queue(curr_hit_ptr + 1.U) := r_buffer_hit_idx_s2(1)
290b1ded4e8Sguohongyu    when((curr_hit_ptr + 2.U) =/= curr_move_ptr){
291b1ded4e8Sguohongyu      curr_hit_ptr := curr_hit_ptr + 2.U
292b1ded4e8Sguohongyu    }.otherwise{
293b1ded4e8Sguohongyu      curr_hit_ptr := curr_hit_ptr + 1.U
294b1ded4e8Sguohongyu    }
295b1ded4e8Sguohongyu  }
296b1ded4e8Sguohongyu
297b1ded4e8Sguohongyu  val move_queue_empty = curr_move_ptr === curr_hit_ptr
298b1ded4e8Sguohongyu  /** pipeline control signal */
299b1ded4e8Sguohongyu  val s1_ready, s2_ready, s3_ready = Wire(Bool())
300b1ded4e8Sguohongyu  val s0_fire, s1_fire, s2_fire, s3_fire = Wire(Bool())
301b1ded4e8Sguohongyu
302b1ded4e8Sguohongyu  /** stage 0 */
303b1ded4e8Sguohongyu  val s0_valid        = !move_queue_empty && meta_buffer(move_queue(curr_move_ptr)).move
304b1ded4e8Sguohongyu
305b1ded4e8Sguohongyu  val s0_move_idx     = move_queue(curr_move_ptr)
306b1ded4e8Sguohongyu  val s0_move_meta    = meta_buffer(s0_move_idx)
307b1ded4e8Sguohongyu  val s0_move_data    = data_buffer(s0_move_idx)
308b1ded4e8Sguohongyu  io.replace.vsetIdx  := meta_buffer(s0_move_idx).index
309b1ded4e8Sguohongyu  val s0_waymask      = io.replace.waymask
310b1ded4e8Sguohongyu
311b1ded4e8Sguohongyu  s0_fire             := s0_valid && s1_ready
312b1ded4e8Sguohongyu
313b1ded4e8Sguohongyu  /** curr_move_ptr control logic */
314b1ded4e8Sguohongyu  val s0_move_jump = !move_queue_empty && !meta_buffer(move_queue(curr_move_ptr)).move
315b1ded4e8Sguohongyu  when (s0_fire) {
316b1ded4e8Sguohongyu    curr_move_ptr := curr_move_ptr + 1.U
31764d7d412Sguohongyu    meta_buffer(s0_move_idx).valid := false.B // TODO : maybe should not invalid
318b1ded4e8Sguohongyu    meta_buffer(s0_move_idx).move  := false.B
319b1ded4e8Sguohongyu    meta_buffer(s0_move_idx).confidence := 0.U
320b1ded4e8Sguohongyu  }.elsewhen(s0_move_jump) {
321b1ded4e8Sguohongyu    curr_move_ptr := curr_move_ptr + 1.U
322b1ded4e8Sguohongyu  }
323b1ded4e8Sguohongyu
324b1ded4e8Sguohongyu  /** stage 1 : send req to metaArray */
325b1ded4e8Sguohongyu  val s1_valid        = generatePipeControl(lastFire = s0_fire, thisFire = s1_fire, thisFlush = io.fencei, lastFlush = false.B)
326b1ded4e8Sguohongyu
327b1ded4e8Sguohongyu  val s1_move_idx     = RegEnable(s0_move_idx, s0_fire)
328b1ded4e8Sguohongyu  val s1_move_meta    = RegEnable(s0_move_meta, s0_fire)
329b1ded4e8Sguohongyu  val s1_move_data    = RegEnable(s0_move_data, s0_fire)
330b1ded4e8Sguohongyu  val s1_waymask      = RegEnable(s0_waymask, s0_fire)
331b1ded4e8Sguohongyu
3320c26d810Sguohongyu  io.meta_filter_read_req.valid := s1_valid
3330c26d810Sguohongyu  io.meta_filter_read_req.bits.idx := s1_move_meta.index
334b1ded4e8Sguohongyu
335b1ded4e8Sguohongyu  s1_ready            := !s1_valid || s1_fire
3360c26d810Sguohongyu  s1_fire             := s1_valid && io.meta_filter_read_req.ready && s2_ready
337b1ded4e8Sguohongyu
3380c26d810Sguohongyu  (0 until prefetchPipeNum).foreach(i => fr_hit_in_s1(i) := s1_valid && s1_move_meta.index === fr_vidx(i) && s1_move_meta.tag === fr_ptag(i))
339b1ded4e8Sguohongyu  r_moves1pipe_hit_s1 := VecInit((0 until PortNumber).map(i => s1_valid && r_ptag(i) === s1_move_meta.tag && r_vidx(i) === s1_move_meta.index))
340b1ded4e8Sguohongyu  s1_move_data_cacheline := s1_move_data.cachline
341b1ded4e8Sguohongyu
342b1ded4e8Sguohongyu  /** stage 2 : collect message from metaArray and mainPipe to filter */
343b1ded4e8Sguohongyu  val s2_valid        = generatePipeControl(lastFire = s1_fire, thisFire = s2_fire, thisFlush = io.fencei, lastFlush = false.B)
344b1ded4e8Sguohongyu
345b1ded4e8Sguohongyu  val s2_move_idx     = RegEnable(s1_move_idx, s1_fire)
346b1ded4e8Sguohongyu  val s2_move_meta    = RegEnable(s1_move_meta, s1_fire)
347b1ded4e8Sguohongyu  val s2_move_data    = RegEnable(s1_move_data, s1_fire)
348b1ded4e8Sguohongyu  val s2_waymask      = RegEnable(s1_waymask, s1_fire)
349b1ded4e8Sguohongyu
3500c26d810Sguohongyu  val s2_meta_ptags   = ResultHoldBypass(data = io.meta_filter_read_resp.tags, valid = RegNext(s1_fire))
3510c26d810Sguohongyu  val s2_meta_valids  = ResultHoldBypass(data = io.meta_filter_read_resp.entryValid, valid = RegNext(s1_fire))
352b1ded4e8Sguohongyu
3530c26d810Sguohongyu  val s2_tag_eq_vec = VecInit((0 until nWays).map(w => s2_meta_ptags(w) === s2_move_meta.tag)) // just use port 0
3540c26d810Sguohongyu  val s2_tag_match_vec = VecInit(s2_tag_eq_vec.zipWithIndex.map{ case(way_tag_eq, w) => way_tag_eq && s2_meta_valids(w)})
355b1ded4e8Sguohongyu  val s2_hit_in_meta_array = ParallelOR(s2_tag_match_vec)
356b1ded4e8Sguohongyu
357b1ded4e8Sguohongyu  val main_s2_missinfo = io.mainpipe_missinfo.s2_miss_info
358b1ded4e8Sguohongyu  val s2_hit_main_s2_missreq = VecInit((0 until PortNumber).map(i =>
359b1ded4e8Sguohongyu    main_s2_missinfo(i).valid && s2_move_meta.index === main_s2_missinfo(i).bits.vSetIdx
360b1ded4e8Sguohongyu      && s2_move_meta.tag === main_s2_missinfo(i).bits.ptage)).reduce(_||_)
361b1ded4e8Sguohongyu
362b1ded4e8Sguohongyu  val s2_discard        = s2_hit_in_meta_array || s2_hit_main_s2_missreq // || s2_hit_main_s1_missreq
363b1ded4e8Sguohongyu  val s2_discard_latch  = holdReleaseLatch(valid = s2_discard, release = s2_fire, flush = io.fencei)
364b1ded4e8Sguohongyu  if(DebugFlags.fdip){
365b1ded4e8Sguohongyu    when (s2_fire && s2_discard_latch) {
366b1ded4e8Sguohongyu      printf("<%d> IPrefetchBuffer: s2_discard : hit_in_meta_array=%d,hit_in_main_s2=%d, ptag=0x%x\n",
367b1ded4e8Sguohongyu        GTimer(), s2_hit_in_meta_array, s2_hit_main_s2_missreq, s2_move_meta.tag)
368b1ded4e8Sguohongyu    }
369b1ded4e8Sguohongyu  }
370b1ded4e8Sguohongyu
371b1ded4e8Sguohongyu  s2_ready := !s2_valid || s2_fire
372b1ded4e8Sguohongyu  s2_fire := s2_valid && s3_ready && io.mainpipe_missinfo.s1_already_check_ipf
373b1ded4e8Sguohongyu
3740c26d810Sguohongyu  (0 until prefetchPipeNum).foreach(i => fr_hit_in_s2(i) := s2_valid && s2_move_meta.index === fr_vidx(i) && s2_move_meta.tag === fr_ptag(i))
375b1ded4e8Sguohongyu  r_moves1pipe_hit_s2 := VecInit((0 until PortNumber).map(i => s2_valid && r_ptag(i) === s2_move_meta.tag && r_vidx(i) === s2_move_meta.index))
376b1ded4e8Sguohongyu  s2_move_data_cacheline := s2_move_data.cachline
377b1ded4e8Sguohongyu
378b1ded4e8Sguohongyu  /** stage 3 : move data to metaArray and dataArray */
379b1ded4e8Sguohongyu  val s3_valid = generatePipeControl(lastFire = s2_fire, thisFire = s3_fire, thisFlush = io.fencei, lastFlush = false.B)
380b1ded4e8Sguohongyu
381b1ded4e8Sguohongyu  val s3_move_idx = RegEnable(s2_move_idx, s2_fire)
382b1ded4e8Sguohongyu  val s3_move_meta = RegEnable(s2_move_meta, s2_fire)
383b1ded4e8Sguohongyu  val s3_move_data = RegEnable(s2_move_data, s2_fire)
384b1ded4e8Sguohongyu  val s3_waymask = RegEnable(s2_waymask, s2_fire)
385b1ded4e8Sguohongyu  val s3_discard = RegEnable(s2_discard_latch, s2_fire)
386b1ded4e8Sguohongyu
387b1ded4e8Sguohongyu  io.move.meta_write.valid := s3_valid && !s3_discard && !io.fencei
388b1ded4e8Sguohongyu  io.move.data_write.valid := s3_valid && !s3_discard && !io.fencei
389b1ded4e8Sguohongyu  io.move.meta_write.bits.generate(
390b1ded4e8Sguohongyu    tag = s3_move_meta.tag,
391b1ded4e8Sguohongyu    idx = s3_move_meta.index,
392b1ded4e8Sguohongyu    waymask = s3_waymask,
393b1ded4e8Sguohongyu    bankIdx = s3_move_meta.index(0))
394b1ded4e8Sguohongyu  io.move.data_write.bits.generate(
395b1ded4e8Sguohongyu    data = s3_move_data.cachline,
396b1ded4e8Sguohongyu    idx = s3_move_meta.index,
397b1ded4e8Sguohongyu    waymask = s3_waymask,
398b1ded4e8Sguohongyu    bankIdx = s3_move_meta.index(0),
399b1ded4e8Sguohongyu    paddr = s3_move_meta.paddr)
400b1ded4e8Sguohongyu
401b1ded4e8Sguohongyu  s3_ready := !s3_valid || s3_fire
402b1ded4e8Sguohongyu  s3_fire := io.move.meta_write.fire && io.move.data_write.fire || s3_discard || io.fencei
403b1ded4e8Sguohongyu  assert((io.move.meta_write.fire && io.move.data_write.fire) || (!io.move.meta_write.fire && !io.move.data_write.fire),
404b1ded4e8Sguohongyu    "meta and data array need fire at same time")
405b1ded4e8Sguohongyu
4060c26d810Sguohongyu  (0 until prefetchPipeNum).foreach(i => fr_hit_in_s3(i) := s3_valid && s3_move_meta.index === fr_vidx(i) && s3_move_meta.tag === fr_ptag(i))
407b1ded4e8Sguohongyu  r_moves1pipe_hit_s3 := VecInit((0 until PortNumber).map(i => s3_valid && r_ptag(i) === s3_move_meta.tag && r_vidx(i) === s3_move_meta.index))
408b1ded4e8Sguohongyu  s3_move_data_cacheline := s3_move_data.cachline
409b1ded4e8Sguohongyu
410b1ded4e8Sguohongyu  if (DebugFlags.fdip) {
411b1ded4e8Sguohongyu    when(io.move.meta_write.fire) {
412b1ded4e8Sguohongyu      printf("<%d> IPrefetchBuffer: move data to meta sram:ptag=0x%x,vidx=0x%x,waymask=0x%x\n",
413b1ded4e8Sguohongyu        GTimer(), s3_move_meta.tag,s3_move_meta.index,s3_waymask )
414b1ded4e8Sguohongyu    }
415b1ded4e8Sguohongyu  }
416b1ded4e8Sguohongyu
417afa866b1Sguohongyu  if (env.EnableDifftest) {
418afa866b1Sguohongyu    val difftest = Module(new DifftestRefillEvent)
419afa866b1Sguohongyu    difftest.io.clock := clock
420*c2ba7c80Sguohongyu    difftest.io.coreid := io.hartId
421afa866b1Sguohongyu    difftest.io.cacheid := 6.U
422afa866b1Sguohongyu    difftest.io.valid := io.move.meta_write.fire
423afa866b1Sguohongyu    difftest.io.addr := s3_move_meta.paddr
424afa866b1Sguohongyu    difftest.io.data := s3_move_data.cachline.asTypeOf(difftest.io.data)
425afa866b1Sguohongyu  }
426afa866b1Sguohongyu
427b1ded4e8Sguohongyu  /** write logic */
428b1ded4e8Sguohongyu  val replacer = ReplacementPolicy.fromString(Some("random"), nIPFBufferSize)
42964d7d412Sguohongyu  val curr_write_ptr = Wire(UInt(log2Ceil(nIPFBufferSize).W))
43064d7d412Sguohongyu  when (ipf_write_ptr_queue.io.free_ptr.valid) {
43164d7d412Sguohongyu    curr_write_ptr := ipf_write_ptr_queue.io.free_ptr.bits
43264d7d412Sguohongyu  }.otherwise {
43364d7d412Sguohongyu    curr_write_ptr := replacer.way
43464d7d412Sguohongyu    when (io.write.valid) {
43564d7d412Sguohongyu      replacer.miss
43664d7d412Sguohongyu    }
43764d7d412Sguohongyu  }
438b1ded4e8Sguohongyu
43964d7d412Sguohongyu  ipf_write_ptr_queue.io.release_ptr.valid := s0_fire
44064d7d412Sguohongyu  ipf_write_ptr_queue.io.release_ptr.bits := s0_move_idx
44164d7d412Sguohongyu
44264d7d412Sguohongyu  ipf_write_ptr_queue.io.free_ptr.ready := io.write.valid
443b1ded4e8Sguohongyu  when(io.write.valid) {
444b1ded4e8Sguohongyu    meta_buffer(curr_write_ptr).tag := io.write.bits.meta.tag
445b1ded4e8Sguohongyu    meta_buffer(curr_write_ptr).index := io.write.bits.meta.index
446b1ded4e8Sguohongyu    meta_buffer(curr_write_ptr).paddr := io.write.bits.meta.paddr
447b1ded4e8Sguohongyu    meta_buffer(curr_write_ptr).valid := true.B
448b1ded4e8Sguohongyu    meta_buffer(curr_write_ptr).move  := false.B
449b1ded4e8Sguohongyu    meta_buffer(curr_write_ptr).confidence := 0.U
450d4112e88Sguohongyu    meta_buffer(curr_write_ptr).has_been_hit := false.B
451b1ded4e8Sguohongyu
452b1ded4e8Sguohongyu    data_buffer(curr_write_ptr).cachline := io.write.bits.data
453b1ded4e8Sguohongyu
454b1ded4e8Sguohongyu  }
455b1ded4e8Sguohongyu
456b1ded4e8Sguohongyu  /** fencei: invalid all entries */
457b1ded4e8Sguohongyu  when(io.fencei) {
4582a6078bfSguohongyu    meta_buffer.foreach { b =>
459b1ded4e8Sguohongyu      b.valid := false.B
460b1ded4e8Sguohongyu      b.move := false.B
461b1ded4e8Sguohongyu      b.confidence := 0.U
4622a6078bfSguohongyu      b.has_been_hit := false.B
463b1ded4e8Sguohongyu    }
4641d4724e4Sguohongyu    (0 until PortNumber).foreach(i => r_buffer_hit_s2(i) := 0.U )
4652a6078bfSguohongyu    r_rvalid_s2 := 0.U
4662a6078bfSguohongyu    curr_move_ptr := 0.U
4672a6078bfSguohongyu    curr_hit_ptr := 0.U
468b1ded4e8Sguohongyu  }
469b1ded4e8Sguohongyu
4707052722fSJay}
4717052722fSJay
4727052722fSJayclass IPrefetchPipe(implicit p: Parameters) extends  IPrefetchModule
4737052722fSJay{
4747052722fSJay  val io = IO(new IPredfetchIO)
4757052722fSJay
476a108d429SJay  val enableBit = RegInit(false.B)
477b1ded4e8Sguohongyu  val maxPrefetchCounter = RegInit(0.U(log2Ceil(nPrefetchEntries + 1).W))
478a108d429SJay
479b1ded4e8Sguohongyu  val reachMaxSize = maxPrefetchCounter === nPrefetchEntries.U
480a108d429SJay
481b1ded4e8Sguohongyu  // when(io.prefetchEnable){
482b1ded4e8Sguohongyu  //   enableBit := true.B
483b1ded4e8Sguohongyu  // }.elsewhen((enableBit && io.prefetchDisable) || (enableBit && reachMaxSize)){
484b1ded4e8Sguohongyu  //   enableBit := false.B
485b1ded4e8Sguohongyu  // }
486b1ded4e8Sguohongyu  // ignore prefetchEnable from ICacheMainPipe
487a108d429SJay  enableBit := true.B
488a108d429SJay
489a108d429SJay  class PrefetchDir(implicit  p: Parameters) extends IPrefetchBundle
490a108d429SJay  {
491a108d429SJay    val valid = Bool()
492a108d429SJay    val paddr = UInt(PAddrBits.W)
493a108d429SJay  }
494a108d429SJay
495a108d429SJay  val prefetch_dir = RegInit(VecInit(Seq.fill(nPrefetchEntries)(0.U.asTypeOf(new PrefetchDir))))
496a108d429SJay
4977052722fSJay  val fromFtq = io.fromFtq
498974a902cSguohongyu  val mainPipeMissSlotInfo = io.mainPipeMissSlotInfo
4997052722fSJay  val (toITLB,  fromITLB) = (io.iTLBInter.req, io.iTLBInter.resp)
500c3b763d0SYinan Xu  io.iTLBInter.req_kill := false.B
5010c26d810Sguohongyu  val (toIMeta, fromIMeta, fromIMetaValid) = (io.toIMeta, io.fromIMeta.metaData, io.fromIMeta.entryValid)
502b1ded4e8Sguohongyu  val (toIPFBuffer, fromIPFBuffer) = (io.IPFBufferRead.req, io.IPFBufferRead.resp)
5037052722fSJay  val (toPMP,  fromPMP)   = (io.pmp.req, io.pmp.resp)
5047052722fSJay  val toMissUnit = io.toMissUnit
5057052722fSJay
5067052722fSJay  val p0_fire, p1_fire, p2_fire, p3_fire =  WireInit(false.B)
507b1ded4e8Sguohongyu  val p0_discard, p1_discard, p2_discard, p3_discard = WireInit(false.B)
5087052722fSJay  val p0_ready, p1_ready, p2_ready, p3_ready = WireInit(false.B)
5097052722fSJay
5107052722fSJay  /** Prefetch Stage 0: req from Ftq */
5117052722fSJay  val p0_valid  =   fromFtq.req.valid
512d6b06a99SJay  val p0_vaddr  =   addrAlign(fromFtq.req.bits.target, blockBytes, VAddrBits)
513b1ded4e8Sguohongyu  val p0_vaddr_reg = RegEnable(p0_vaddr, fromFtq.req.fire())
5147052722fSJay
515b1ded4e8Sguohongyu  /* Cancel request when prefetch not enable
516b1ded4e8Sguohongyu   * or the request from FTQ is same as last time */
517b1ded4e8Sguohongyu  val p0_req_cancel = !enableBit || (p0_vaddr === p0_vaddr_reg) || io.fencei
518b1ded4e8Sguohongyu  p0_fire   :=   p0_valid && p1_ready && toITLB.fire() && !fromITLB.bits.miss && toIMeta.ready && enableBit && !p0_req_cancel
519b1ded4e8Sguohongyu  p0_discard := p0_valid && p0_req_cancel
520b1ded4e8Sguohongyu
521b1ded4e8Sguohongyu  toIMeta.valid     := p0_valid && !p0_discard
5220c26d810Sguohongyu  toIMeta.bits.idx  := get_idx(p0_vaddr)
5237052722fSJay
524b1ded4e8Sguohongyu  toITLB.valid         := p0_valid && !p0_discard
5257052722fSJay  toITLB.bits.size     := 3.U // TODO: fix the size
5267052722fSJay  toITLB.bits.vaddr    := p0_vaddr
5277052722fSJay  toITLB.bits.debug.pc := p0_vaddr
5287052722fSJay
529f1fe8698SLemover  toITLB.bits.kill                := DontCare
5307052722fSJay  toITLB.bits.cmd                 := TlbCmd.exec
531f1fe8698SLemover  toITLB.bits.debug.robIdx        := DontCare
5327052722fSJay  toITLB.bits.debug.isFirstIssue  := DontCare
533b1ded4e8Sguohongyu  toITLB.bits.memidx              := DontCare
534b1ded4e8Sguohongyu  toITLB.bits.no_translate        := false.B
5357052722fSJay
5367052722fSJay  fromITLB.ready := true.B
5377052722fSJay
53834f9624dSguohongyu  fromFtq.req.ready := p0_req_cancel || p1_ready && toITLB.ready && !fromITLB.bits.miss && toIMeta.ready
5397052722fSJay
540974a902cSguohongyu  /** Prefetch Stage 1: check in cache & ICacheMainPipeMSHR */
5417052722fSJay  val p1_valid =  generatePipeControl(lastFire = p0_fire, thisFire = p1_fire || p1_discard, thisFlush = false.B, lastFlush = false.B)
5427052722fSJay
543005e809bSJiuyang Liu  val p1_vaddr   =  RegEnable(p0_vaddr,    p0_fire)
544b1ded4e8Sguohongyu  // TODO: tlb is none blocked ,when tlb miss, p1 req need cancle. Now there seemes has bug
5457052722fSJay  //tlb resp
546de7689fcSJay  val tlb_resp_valid = RegInit(false.B)
547de7689fcSJay  when(p0_fire) {tlb_resp_valid := true.B}
548de7689fcSJay    .elsewhen(tlb_resp_valid && (p1_fire || p1_discard)) {tlb_resp_valid := false.B}
5497052722fSJay
55003efd994Shappy-lx  val tlb_resp_paddr = ResultHoldBypass(valid = RegNext(p0_fire), data = fromITLB.bits.paddr(0))
55103efd994Shappy-lx  val tlb_resp_pf    = ResultHoldBypass(valid = RegNext(p0_fire), data = fromITLB.bits.excp(0).pf.instr && tlb_resp_valid)
55203efd994Shappy-lx  val tlb_resp_af    = ResultHoldBypass(valid = RegNext(p0_fire), data = fromITLB.bits.excp(0).af.instr && tlb_resp_valid)
5537052722fSJay
5547052722fSJay  val p1_exception  = VecInit(Seq(tlb_resp_pf, tlb_resp_af))
5557052722fSJay  val p1_has_except =  p1_exception.reduce(_ || _)
556b1ded4e8Sguohongyu  val p1_paddr = tlb_resp_paddr
5577052722fSJay
558b1ded4e8Sguohongyu  val p1_ptag = get_phy_tag(p1_paddr)
5597052722fSJay
5607052722fSJay  val p1_meta_ptags       = ResultHoldBypass(data = VecInit(fromIMeta.map(way => way.tag)),valid = RegNext(p0_fire))
561b1ded4e8Sguohongyu  val p1_meta_valids      = ResultHoldBypass(data = fromIMetaValid,valid = RegNext(p0_fire))
562b1ded4e8Sguohongyu
5637052722fSJay  val p1_tag_eq_vec       =  VecInit(p1_meta_ptags.map(_  ===  p1_ptag ))
564b1ded4e8Sguohongyu  val p1_tag_match_vec    =  VecInit(p1_tag_eq_vec.zipWithIndex.map{ case(way_tag_eq, w) => way_tag_eq && p1_meta_valids(w)})
5657052722fSJay  val p1_tag_match        =  ParallelOR(p1_tag_match_vec)
566974a902cSguohongyu  // check ICacheMissEntry
567b1ded4e8Sguohongyu  val p1_check_in_mshr = VecInit(io.fromMSHR.map(mshr => mshr.valid && mshr.bits === addrAlign(p1_paddr, blockBytes, PAddrBits))).reduce(_||_)
568b1ded4e8Sguohongyu
569b1ded4e8Sguohongyu  val (p1_hit, p1_miss)   =  (p1_valid && (p1_tag_match || p1_check_in_mshr) && !p1_has_except , p1_valid && !p1_tag_match && !p1_has_except && !p1_check_in_mshr)
570b1ded4e8Sguohongyu
5717052722fSJay
5727052722fSJay  //overriding the invalid req
573b1ded4e8Sguohongyu  val p1_req_cancle = (p1_hit || (tlb_resp_valid && p1_exception.reduce(_ || _)) || io.fencei) && p1_valid
5747052722fSJay  val p1_req_accept   = p1_valid && tlb_resp_valid && p1_miss
5757052722fSJay
5767052722fSJay  p1_ready    :=   p1_fire || p1_req_cancle || !p1_valid
577a108d429SJay  p1_fire     :=   p1_valid && p1_req_accept && p2_ready && enableBit
5787052722fSJay  p1_discard  :=   p1_valid && p1_req_cancle
5797052722fSJay
580974a902cSguohongyu  /** Prefetch Stage 2: check PMP & send check req to ICacheMainPipeMSHR */
5817052722fSJay  val p2_valid =  generatePipeControl(lastFire = p1_fire, thisFire = p2_fire || p2_discard, thisFlush = false.B, lastFlush = false.B)
582b1ded4e8Sguohongyu  val p2_pmp_fire = p2_valid
583b1ded4e8Sguohongyu  val pmpExcpAF = fromPMP.instr
5847052722fSJay
585b1ded4e8Sguohongyu  val p2_paddr     = RegEnable(p1_paddr,  p1_fire)
586b1ded4e8Sguohongyu  val p2_except_pf = RegEnable(tlb_resp_pf, p1_fire)
587b1ded4e8Sguohongyu  val p2_except_af = DataHoldBypass(pmpExcpAF, p2_pmp_fire) || RegEnable(tlb_resp_af, p1_fire)
588b1ded4e8Sguohongyu  val p2_mmio      = DataHoldBypass(io.pmp.resp.mmio && !p2_except_af && !p2_except_pf, p2_pmp_fire)
589b1ded4e8Sguohongyu  val p2_vaddr   =  RegEnable(p1_vaddr,    p1_fire)
590b1ded4e8Sguohongyu
5917052722fSJay
59200240ba6SJay  /*when a prefetch req meet with a miss req in MSHR cancle the prefetch req */
59300240ba6SJay  val p2_check_in_mshr = VecInit(io.fromMSHR.map(mshr => mshr.valid && mshr.bits === addrAlign(p2_paddr, blockBytes, PAddrBits))).reduce(_||_)
59400240ba6SJay
5957052722fSJay  //TODO wait PMP logic
596b1ded4e8Sguohongyu  val p2_exception  = VecInit(Seq(pmpExcpAF, p2_mmio)).reduce(_||_)
597b1ded4e8Sguohongyu
598b1ded4e8Sguohongyu  io.pmp.req.valid      := p2_pmp_fire
599b1ded4e8Sguohongyu  io.pmp.req.bits.addr  := p2_paddr
600b1ded4e8Sguohongyu  io.pmp.req.bits.size  := 3.U
601b1ded4e8Sguohongyu  io.pmp.req.bits.cmd   := TlbCmd.exec
6027052722fSJay
6037052722fSJay  p2_ready :=   p2_fire || p2_discard || !p2_valid
604b1ded4e8Sguohongyu  p2_fire  :=   p2_valid && !p2_exception && p3_ready && p2_pmp_fire
605cb9c9c0fSguohongyu  p2_discard := p2_valid && (p2_exception && p2_pmp_fire || io.fencei || p2_check_in_mshr)
6067052722fSJay
6077052722fSJay  /** Prefetch Stage 2: filtered req PIQ enqueue */
608a108d429SJay  val p3_valid =  generatePipeControl(lastFire = p2_fire, thisFire = p3_fire || p3_discard, thisFlush = false.B, lastFlush = false.B)
6097052722fSJay
610b1ded4e8Sguohongyu  val p3_paddr = RegEnable(p2_paddr,  p2_fire)
611cb9c9c0fSguohongyu  val p3_check_in_mshr = VecInit(io.fromMSHR.map(mshr => mshr.valid && mshr.bits === addrAlign(p3_paddr, blockBytes, PAddrBits))).reduce(_||_)
612b1ded4e8Sguohongyu  val p3_vaddr   =  RegEnable(p2_vaddr,    p2_fire)
613b1ded4e8Sguohongyu  val p3_vidx = get_idx(p3_vaddr)
614b1ded4e8Sguohongyu  // check in prefetch buffer
615b1ded4e8Sguohongyu  toIPFBuffer.vSetIdx := p3_vidx
616b1ded4e8Sguohongyu  toIPFBuffer.paddr := p3_paddr
617b1ded4e8Sguohongyu  val p3_buffer_hit = fromIPFBuffer.ipf_hit
6187052722fSJay
619a108d429SJay  val p3_hit_dir = VecInit((0 until nPrefetchEntries).map(i => prefetch_dir(i).valid && prefetch_dir(i).paddr === p3_paddr )).reduce(_||_)
620974a902cSguohongyu  //Cache miss handling by main pipe, info from mainpipe missslot
621974a902cSguohongyu  val p3_hit_mp_miss = VecInit((0 until PortNumber).map(i =>
622974a902cSguohongyu    mainPipeMissSlotInfo(i).valid && (mainPipeMissSlotInfo(i).bits.ptage === get_phy_tag(p3_paddr) &&
623974a902cSguohongyu    (mainPipeMissSlotInfo(i).bits.vSetIdx === p3_vidx)))).reduce(_||_)
624974a902cSguohongyu  val p3_req_cancel = /*p3_hit_dir ||*/ p3_check_in_mshr || !enableBit || p3_hit_mp_miss || p3_buffer_hit || io.fencei
625b1ded4e8Sguohongyu  p3_discard := p3_valid && p3_req_cancel
626a108d429SJay
627b1ded4e8Sguohongyu  toMissUnit.enqReq.valid := p3_valid && !p3_req_cancel
6287052722fSJay  toMissUnit.enqReq.bits.paddr := p3_paddr
629b1ded4e8Sguohongyu  toMissUnit.enqReq.bits.vSetIdx := p3_vidx
6307052722fSJay
631b1ded4e8Sguohongyu  when(io.fencei){
632b1ded4e8Sguohongyu    maxPrefetchCounter := 0.U
633a108d429SJay
634a108d429SJay    prefetch_dir.foreach(_.valid := false.B)
635a108d429SJay  }.elsewhen(toMissUnit.enqReq.fire()){
636974a902cSguohongyu//    when(reachMaxSize){
637974a902cSguohongyu//      prefetch_dir(io.freePIQEntry).paddr := p3_paddr
638974a902cSguohongyu//    }.otherwise {
639974a902cSguohongyu//      maxPrefetchCounter := maxPrefetchCounter + 1.U
640974a902cSguohongyu//
641974a902cSguohongyu//      prefetch_dir(maxPrefetchCounter).valid := true.B
642974a902cSguohongyu//      prefetch_dir(maxPrefetchCounter).paddr := p3_paddr
643974a902cSguohongyu//    }
644974a902cSguohongyu    // now prefetch_dir hold status for all PIQ
645b1ded4e8Sguohongyu    prefetch_dir(io.freePIQEntry).paddr := p3_paddr
646974a902cSguohongyu    prefetch_dir(io.freePIQEntry).valid := true.B
647a108d429SJay  }
648a108d429SJay
649a108d429SJay  p3_ready := toMissUnit.enqReq.ready || !enableBit
6507052722fSJay  p3_fire  := toMissUnit.enqReq.fire()
6517052722fSJay
6527052722fSJay}
6537052722fSJay
654b1ded4e8Sguohongyuclass PIQEntry(edge: TLEdgeOut, id: Int)(implicit p: Parameters) extends IPrefetchModule
6557052722fSJay{
6567052722fSJay  val io = IO(new Bundle{
657b1ded4e8Sguohongyu    val id          = Input(UInt((log2Ceil(nPrefetchEntries + PortNumber)).W))
6587052722fSJay
6597052722fSJay    val req         = Flipped(DecoupledIO(new PIQReq))
6607052722fSJay
661b1ded4e8Sguohongyu    val mem_acquire = DecoupledIO(new TLBundleA(edge.bundle))
662b1ded4e8Sguohongyu    val mem_grant   = Flipped(DecoupledIO(new TLBundleD(edge.bundle)))
6637052722fSJay
664b1ded4e8Sguohongyu    //write back to Prefetch Buffer
665b1ded4e8Sguohongyu    val piq_write_ipbuffer = DecoupledIO(new IPFBufferWrite)
666b1ded4e8Sguohongyu
667b1ded4e8Sguohongyu    val fencei      = Input(Bool())
668b1ded4e8Sguohongyu
669b1ded4e8Sguohongyu    val prefetch_entry_data = DecoupledIO(new PIQData)
670974a902cSguohongyu
671974a902cSguohongyu    val ongoing_req    = ValidIO(UInt(PAddrBits.W))
6727052722fSJay  })
6737052722fSJay
674b1ded4e8Sguohongyu  val s_idle :: s_memReadReq :: s_memReadResp :: s_write_back :: s_finish:: Nil = Enum(5)
6757052722fSJay  val state = RegInit(s_idle)
6767052722fSJay
677b1ded4e8Sguohongyu  //req register
678b1ded4e8Sguohongyu  val req = Reg(new PIQReq)
679b1ded4e8Sguohongyu  val req_idx = req.vSetIdx                     //virtual index
680b1ded4e8Sguohongyu  val req_tag = get_phy_tag(req.paddr)           //physical tag
681b1ded4e8Sguohongyu
682b1ded4e8Sguohongyu  val (_, _, refill_done, refill_address_inc) = edge.addr_inc(io.mem_grant)
683b1ded4e8Sguohongyu
684b1ded4e8Sguohongyu  //8 for 64 bits bus and 2 for 256 bits
685b1ded4e8Sguohongyu  val readBeatCnt = Reg(UInt(log2Up(refillCycles).W))
686b1ded4e8Sguohongyu  val respDataReg = Reg(Vec(refillCycles,UInt(beatBits.W)))
687b1ded4e8Sguohongyu
688b1ded4e8Sguohongyu  //to main pipe s1
689b1ded4e8Sguohongyu  io.prefetch_entry_data.valid := state =/= s_idle
690b1ded4e8Sguohongyu  io.prefetch_entry_data.bits.vSetIdx := req_idx
691b1ded4e8Sguohongyu  io.prefetch_entry_data.bits.ptage := req_tag
692b1ded4e8Sguohongyu  io.prefetch_entry_data.bits.cacheline := respDataReg.asUInt
693b1ded4e8Sguohongyu  io.prefetch_entry_data.bits.writeBack := state === s_write_back
694b1ded4e8Sguohongyu
695b1ded4e8Sguohongyu  //initial
696b1ded4e8Sguohongyu  io.mem_acquire.bits := DontCare
697b1ded4e8Sguohongyu  io.mem_grant.ready := true.B
698b1ded4e8Sguohongyu  io.piq_write_ipbuffer.bits:= DontCare
699b1ded4e8Sguohongyu
700b1ded4e8Sguohongyu  io.req.ready := state === s_idle
701b1ded4e8Sguohongyu  io.mem_acquire.valid := state === s_memReadReq
702b1ded4e8Sguohongyu
7032a6078bfSguohongyu  val needflush_r = RegInit(false.B)
7042a6078bfSguohongyu  when (state === s_idle) { needflush_r := false.B }
7052a6078bfSguohongyu  when (state =/= s_idle && io.fencei) { needflush_r := true.B }
7062a6078bfSguohongyu  val needflush = needflush_r | io.fencei
7077052722fSJay
7087052722fSJay  //state change
7097052722fSJay  switch(state){
7107052722fSJay    is(s_idle){
7117052722fSJay      when(io.req.fire()){
712b1ded4e8Sguohongyu        readBeatCnt := 0.U
713b1ded4e8Sguohongyu        state := s_memReadReq
7147052722fSJay        req := io.req.bits
7157052722fSJay      }
7167052722fSJay    }
7177052722fSJay
7187052722fSJay    // memory request
719b1ded4e8Sguohongyu    is(s_memReadReq){
720b1ded4e8Sguohongyu      when(io.mem_acquire.fire()){
721b1ded4e8Sguohongyu        state := s_memReadResp
722b1ded4e8Sguohongyu      }
723b1ded4e8Sguohongyu    }
724b1ded4e8Sguohongyu
725b1ded4e8Sguohongyu    is(s_memReadResp){
726b1ded4e8Sguohongyu      when (edge.hasData(io.mem_grant.bits)) {
727b1ded4e8Sguohongyu        when (io.mem_grant.fire()) {
728b1ded4e8Sguohongyu          readBeatCnt := readBeatCnt + 1.U
729b1ded4e8Sguohongyu          respDataReg(readBeatCnt) := io.mem_grant.bits.data
730b1ded4e8Sguohongyu          when (readBeatCnt === (refillCycles - 1).U) {
731b1ded4e8Sguohongyu            assert(refill_done, "refill not done!")
732b1ded4e8Sguohongyu            state := s_write_back
733b1ded4e8Sguohongyu          }
734b1ded4e8Sguohongyu        }
735b1ded4e8Sguohongyu      }
736b1ded4e8Sguohongyu    }
737b1ded4e8Sguohongyu
738b1ded4e8Sguohongyu    is(s_write_back){
7392a6078bfSguohongyu      state := Mux(io.piq_write_ipbuffer.fire() || needflush, s_finish, s_write_back)
740b1ded4e8Sguohongyu    }
741b1ded4e8Sguohongyu
742b1ded4e8Sguohongyu    is(s_finish){
7437052722fSJay      state := s_idle
7447052722fSJay    }
7457052722fSJay  }
7467052722fSJay
747b1ded4e8Sguohongyu  //refill write and meta write
748b1ded4e8Sguohongyu  //WARNING: Maybe could not finish refill in 1 cycle
7492a6078bfSguohongyu  io.piq_write_ipbuffer.valid := (state === s_write_back) && !needflush
750b1ded4e8Sguohongyu  io.piq_write_ipbuffer.bits.meta.tag := req_tag
751b1ded4e8Sguohongyu  io.piq_write_ipbuffer.bits.meta.index := req_idx
752b1ded4e8Sguohongyu  io.piq_write_ipbuffer.bits.meta.paddr := req.paddr
753b1ded4e8Sguohongyu  io.piq_write_ipbuffer.bits.data := respDataReg.asUInt
754b1ded4e8Sguohongyu  io.piq_write_ipbuffer.bits.buffIdx := io.id - PortNumber.U
7557052722fSJay
756974a902cSguohongyu  io.ongoing_req.valid := state =/= s_idle
757974a902cSguohongyu  io.ongoing_req.bits := addrAlign(req.paddr, blockBytes, PAddrBits)
758974a902cSguohongyu
7597052722fSJay  XSPerfAccumulate("PrefetchEntryReq" + Integer.toString(id, 10), io.req.fire())
7607052722fSJay
761b1ded4e8Sguohongyu  //mem request
762b1ded4e8Sguohongyu  io.mem_acquire.bits  := edge.Get(
763b1ded4e8Sguohongyu    fromSource      = io.id,
764b1ded4e8Sguohongyu    toAddress       = Cat(req.paddr(PAddrBits - 1, log2Ceil(blockBytes)), 0.U(log2Ceil(blockBytes).W)),
765b1ded4e8Sguohongyu    lgSize          = (log2Up(cacheParams.blockBytes)).U)._2
766b1ded4e8Sguohongyu
767afa866b1Sguohongyu
768afa866b1Sguohongyu
769afa866b1Sguohongyu  XSError(blockCounter(io.req.fire, io.piq_write_ipbuffer.fire, 10000), "PIQEntry"+ io.id +"_block_10000_cycle,may_has_error\n")
7707052722fSJay}
771