xref: /XiangShan/src/main/scala/xiangshan/frontend/icache/IPrefetch.scala (revision afa866b17fff8ad30c0f66b938c198e92dcbe9ae)
17052722fSJay/***************************************************************************************
27052722fSJay  * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
37052722fSJay  * Copyright (c) 2020-2021 Peng Cheng Laboratory
47052722fSJay  *
57052722fSJay  * XiangShan is licensed under Mulan PSL v2.
67052722fSJay  * You can use this software according to the terms and conditions of the Mulan PSL v2.
77052722fSJay  * You may obtain a copy of Mulan PSL v2 at:
87052722fSJay  *          http://license.coscl.org.cn/MulanPSL2
97052722fSJay  *
107052722fSJay  * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
117052722fSJay  * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
127052722fSJay  * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
137052722fSJay  *
147052722fSJay  * See the Mulan PSL v2 for more details.
157052722fSJay  ***************************************************************************************/
167052722fSJay
177052722fSJaypackage xiangshan.frontend.icache
187052722fSJay
197052722fSJayimport chipsalliance.rocketchip.config.Parameters
207052722fSJayimport chisel3._
217052722fSJayimport chisel3.util._
22*afa866b1Sguohongyuimport difftest.DifftestRefillEvent
237052722fSJayimport freechips.rocketchip.tilelink._
247052722fSJayimport utils._
257052722fSJayimport xiangshan.cache.mmu._
267052722fSJayimport xiangshan.frontend._
27b1ded4e8Sguohongyuimport utility._
287052722fSJay
297052722fSJay
307052722fSJayabstract class IPrefetchBundle(implicit p: Parameters) extends ICacheBundle
317052722fSJayabstract class IPrefetchModule(implicit p: Parameters) extends ICacheModule
327052722fSJay
33b1ded4e8Sguohongyu//TODO: remove this
34b1ded4e8Sguohongyuobject DebugFlags {
35b1ded4e8Sguohongyu  val fdip = false
367052722fSJay}
377052722fSJay
38b1ded4e8Sguohongyuclass PIQReq(implicit p: Parameters) extends IPrefetchBundle {
39b1ded4e8Sguohongyu  val paddr      = UInt(PAddrBits.W)
40b1ded4e8Sguohongyu  val vSetIdx   = UInt(idxBits.W)
41b1ded4e8Sguohongyu}
42b1ded4e8Sguohongyu
43b1ded4e8Sguohongyuclass PIQData(implicit p: Parameters) extends IPrefetchBundle {
44b1ded4e8Sguohongyu  val ptage = UInt(tagBits.W)
45b1ded4e8Sguohongyu  val vSetIdx = UInt(idxBits.W)
46b1ded4e8Sguohongyu  val cacheline = UInt(blockBits.W)
47b1ded4e8Sguohongyu  val writeBack = Bool()
48b1ded4e8Sguohongyu}
49b1ded4e8Sguohongyu
50b1ded4e8Sguohongyuclass PIQToMainPipe(implicit  p: Parameters) extends IPrefetchBundle{
51b1ded4e8Sguohongyu  val info = DecoupledIO(new PIQData)
52b1ded4e8Sguohongyu}
53b1ded4e8Sguohongyu/* need change name */
54b1ded4e8Sguohongyuclass MainPipeToPrefetchPipe(implicit p: Parameters) extends IPrefetchBundle {
55b1ded4e8Sguohongyu  val ptage = UInt(tagBits.W)
56b1ded4e8Sguohongyu  val vSetIdx = UInt(idxBits.W)
57b1ded4e8Sguohongyu}
58b1ded4e8Sguohongyu
59b1ded4e8Sguohongyuclass MainPipeMissInfo(implicit p: Parameters) extends IPrefetchBundle {
60b1ded4e8Sguohongyu  val s1_already_check_ipf = Output(Bool())
61b1ded4e8Sguohongyu  val s2_miss_info = Vec(PortNumber, ValidIO(new MainPipeToPrefetchPipe))
62b1ded4e8Sguohongyu}
637052722fSJay
647052722fSJayclass IPrefetchToMissUnit(implicit  p: Parameters) extends IPrefetchBundle{
657052722fSJay  val enqReq  = DecoupledIO(new PIQReq)
667052722fSJay}
677052722fSJay
687052722fSJayclass IPredfetchIO(implicit p: Parameters) extends IPrefetchBundle {
697052722fSJay  val fromFtq         = Flipped(new FtqPrefechBundle)
70f1fe8698SLemover  val iTLBInter       = new TlbRequestIO
7161e1db30SJay  val pmp             =   new ICachePMPBundle
72b1ded4e8Sguohongyu  val toIMeta         = Decoupled(new ICacheReadBundle)
737052722fSJay  val fromIMeta       = Input(new ICacheMetaRespBundle)
747052722fSJay  val toMissUnit      = new IPrefetchToMissUnit
75b1ded4e8Sguohongyu  val freePIQEntry    = Input(UInt(log2Ceil(nPrefetchEntries).W))
76974a902cSguohongyu  val fromMSHR        = Flipped(Vec(totalMSHRNum,ValidIO(UInt(PAddrBits.W))))
77b1ded4e8Sguohongyu  val IPFBufferRead   = Flipped(new IPFBufferFilterRead)
78b1ded4e8Sguohongyu  /** icache main pipe to prefetch pipe*/
79974a902cSguohongyu  val mainPipeMissSlotInfo = Flipped(Vec(PortNumber,ValidIO(new MainPipeToPrefetchPipe)))
80a108d429SJay
81a108d429SJay  val prefetchEnable = Input(Bool())
82a108d429SJay  val prefetchDisable = Input(Bool())
83b1ded4e8Sguohongyu  val fencei         = Input(Bool())
84b1ded4e8Sguohongyu}
85b1ded4e8Sguohongyu
86b1ded4e8Sguohongyu/** Prefetch Buffer **/
87b1ded4e8Sguohongyu
88b1ded4e8Sguohongyu
89b1ded4e8Sguohongyuclass PrefetchBuffer(implicit p: Parameters) extends IPrefetchModule
90b1ded4e8Sguohongyu{
91b1ded4e8Sguohongyu  val io = IO(new Bundle{
92b1ded4e8Sguohongyu    val read  = new IPFBufferRead
93b1ded4e8Sguohongyu    val filter_read = new IPFBufferFilterRead
94b1ded4e8Sguohongyu    val write = Flipped(ValidIO(new IPFBufferWrite))
95b1ded4e8Sguohongyu    /** to ICache replacer */
96b1ded4e8Sguohongyu    val replace = new IPFBufferMove
97b1ded4e8Sguohongyu    /** move & move filter port */
98b1ded4e8Sguohongyu    val mainpipe_missinfo = Flipped(new MainPipeMissInfo)
99b1ded4e8Sguohongyu    val meta_filter_read = new ICacheMetaReqBundle
100b1ded4e8Sguohongyu    val move  = new Bundle() {
101b1ded4e8Sguohongyu      val meta_write = DecoupledIO(new ICacheMetaWriteBundle)
102b1ded4e8Sguohongyu      val data_write = DecoupledIO(new ICacheDataWriteBundle)
103b1ded4e8Sguohongyu    }
104b1ded4e8Sguohongyu    val fencei = Input(Bool())
105b1ded4e8Sguohongyu  })
106b1ded4e8Sguohongyu
107b1ded4e8Sguohongyu  class IPFBufferEntryMeta(implicit p: Parameters) extends IPrefetchBundle
108b1ded4e8Sguohongyu  {
109b1ded4e8Sguohongyu    val tag = UInt(tagBits.W)
110b1ded4e8Sguohongyu    val index = UInt(idxBits.W)
111b1ded4e8Sguohongyu    val paddr = UInt(PAddrBits.W)
112b1ded4e8Sguohongyu    val valid = Bool()
113b1ded4e8Sguohongyu    val confidence = UInt(log2Ceil(maxIPFMoveConf + 1).W)
114b1ded4e8Sguohongyu    val move = Bool()
115d4112e88Sguohongyu    val has_been_hit = Bool()
116b1ded4e8Sguohongyu  }
117b1ded4e8Sguohongyu
118b1ded4e8Sguohongyu  class IPFBufferEntryData(implicit p: Parameters) extends IPrefetchBundle
119b1ded4e8Sguohongyu  {
120b1ded4e8Sguohongyu    val cachline = UInt(blockBits.W)
121b1ded4e8Sguohongyu  }
122b1ded4e8Sguohongyu
123b1ded4e8Sguohongyu  def InitQueue[T <: Data](entry: T, size: Int): Vec[T] ={
124b1ded4e8Sguohongyu    return RegInit(VecInit(Seq.fill(size)(0.U.asTypeOf(entry.cloneType))))
125b1ded4e8Sguohongyu  }
126b1ded4e8Sguohongyu
127b1ded4e8Sguohongyu  val meta_buffer = InitQueue(new IPFBufferEntryMeta, size = nIPFBufferSize)
128b1ded4e8Sguohongyu  val data_buffer = InitQueue(new IPFBufferEntryData, size = nIPFBufferSize)
129b1ded4e8Sguohongyu
1306f9ed85eSguohongyu  val meta_buffer_empty_oh = WireInit(VecInit(Seq.fill(nIPFBufferSize)(false.B)))
1316f9ed85eSguohongyu  (0 until nIPFBufferSize).foreach { i =>
1326f9ed85eSguohongyu    meta_buffer_empty_oh(i) := !meta_buffer(i).valid
1336f9ed85eSguohongyu  }
1346f9ed85eSguohongyu  XSPerfAccumulate("ipfbuffer_empty_entry_multi_cycle", PopCount(meta_buffer_empty_oh))
1356f9ed85eSguohongyu
136b1ded4e8Sguohongyu  /** filter read logic */
137b1ded4e8Sguohongyu  val fr_vidx = io.filter_read.req.vSetIdx
138b1ded4e8Sguohongyu  val fr_ptag = get_phy_tag(io.filter_read.req.paddr)
139b1ded4e8Sguohongyu
140b1ded4e8Sguohongyu  val fr_hit_in_buffer = meta_buffer.map(e => e.valid && (e.tag === fr_ptag) && (e.index === fr_vidx)).reduce(_||_)
141b1ded4e8Sguohongyu  val fr_hit_in_s1, fr_hit_in_s2, fr_hit_in_s3 = Wire(Bool())
142b1ded4e8Sguohongyu
143b1ded4e8Sguohongyu  io.filter_read.resp.ipf_hit := fr_hit_in_buffer || fr_hit_in_s1 || fr_hit_in_s2 || fr_hit_in_s3
144b1ded4e8Sguohongyu
145b1ded4e8Sguohongyu  /** read logic */
146b1ded4e8Sguohongyu  (0 until PortNumber).foreach(i => io.read.req(i).ready := true.B)
147b1ded4e8Sguohongyu  val r_valid = VecInit((0 until PortNumber).map( i => io.read.req(i).valid)).reduce(_||_)
148b1ded4e8Sguohongyu  val r_vidx = VecInit((0 until PortNumber).map(i => get_idx(io.read.req(i).bits.vaddr)))
149b1ded4e8Sguohongyu  val r_ptag = VecInit((0 until PortNumber).map(i => get_phy_tag(io.read.req(i).bits.paddr)))
150b1ded4e8Sguohongyu  val r_hit_oh = VecInit((0 until PortNumber).map(i =>
151b1ded4e8Sguohongyu    VecInit(meta_buffer.map(entry =>
152b1ded4e8Sguohongyu      io.read.req(i).valid && // need this condition
153b1ded4e8Sguohongyu        entry.valid &&
154b1ded4e8Sguohongyu        entry.tag === r_ptag(i) &&
155b1ded4e8Sguohongyu        entry.index === r_vidx(i)
156b1ded4e8Sguohongyu    ))))
157b1ded4e8Sguohongyu  val r_buffer_hit = VecInit(r_hit_oh.map(_.reduce(_||_)))
158b1ded4e8Sguohongyu  val r_buffer_hit_idx = VecInit(r_hit_oh.map(PriorityEncoder(_)))
159b1ded4e8Sguohongyu  val r_buffer_hit_data = VecInit((0 until PortNumber).map(i => Mux1H(r_hit_oh(i), data_buffer.map(_.cachline))))
160b1ded4e8Sguohongyu
161b1ded4e8Sguohongyu  /** "read" also check data in move pipeline */
162b1ded4e8Sguohongyu  val r_moves1pipe_hit_s1, r_moves1pipe_hit_s2, r_moves1pipe_hit_s3 = WireInit(VecInit(Seq.fill(PortNumber)(false.B)))
163b1ded4e8Sguohongyu  val s1_move_data_cacheline, s2_move_data_cacheline, s3_move_data_cacheline = Wire(UInt(blockBits.W))
164b1ded4e8Sguohongyu
165b1ded4e8Sguohongyu  (0 until PortNumber).foreach{ i =>
166b1ded4e8Sguohongyu    io.read.resp(i).valid := io.read.req(i).valid
167b1ded4e8Sguohongyu    io.read.resp(i).bits.ipf_hit := r_buffer_hit(i) || r_moves1pipe_hit_s1(i) || r_moves1pipe_hit_s2(i) || r_moves1pipe_hit_s3(i)
168b1ded4e8Sguohongyu    io.read.resp(i).bits.cacheline := Mux(r_buffer_hit(i), r_buffer_hit_data(i),
169b1ded4e8Sguohongyu      Mux(r_moves1pipe_hit_s1(i), s1_move_data_cacheline,
170b1ded4e8Sguohongyu        Mux(r_moves1pipe_hit_s2(i), s2_move_data_cacheline, s3_move_data_cacheline)))
171b1ded4e8Sguohongyu  }
172b1ded4e8Sguohongyu
173d4112e88Sguohongyu  (0 until PortNumber).foreach { i =>
17469c27f53Sguohongyu    when(io.read.req(i).valid && r_hit_oh(i).reduce(_ || _)) {
175d4112e88Sguohongyu      meta_buffer(r_buffer_hit_idx(i)).has_been_hit := true.B
176d4112e88Sguohongyu    }
17769c27f53Sguohongyu    XSPerfAccumulate("ipf_entry_first_hit_by_port_" + i, io.read.req(i).valid && r_hit_oh(i).reduce(_ || _) &&
178d4112e88Sguohongyu      meta_buffer(r_buffer_hit_idx(i)).has_been_hit === false.B)
179d4112e88Sguohongyu  }
180d4112e88Sguohongyu
181d4112e88Sguohongyu
182b1ded4e8Sguohongyu  /** move logic */
183b1ded4e8Sguohongyu  val r_buffer_hit_s2     = RegNext(r_buffer_hit, init=0.U.asTypeOf(r_buffer_hit.cloneType))
184b1ded4e8Sguohongyu  val r_buffer_hit_idx_s2 = RegNext(r_buffer_hit_idx)
185b1ded4e8Sguohongyu  val r_rvalid_s2         = RegNext(r_valid, init=false.B)
186b1ded4e8Sguohongyu
187b1ded4e8Sguohongyu  val s2_move_valid_0 = r_rvalid_s2 && r_buffer_hit_s2(0)
188b1ded4e8Sguohongyu  val s2_move_valid_1 = r_rvalid_s2 && r_buffer_hit_s2(1)
189b1ded4e8Sguohongyu
190b1ded4e8Sguohongyu  XSPerfAccumulate("prefetch_hit_bank_0", r_rvalid_s2 && r_buffer_hit_s2(0))
191b1ded4e8Sguohongyu  XSPerfAccumulate("prefetch_hit_bank_1", r_rvalid_s2 && r_buffer_hit_s2(1))
192b1ded4e8Sguohongyu
193b1ded4e8Sguohongyu  val move_queue    = RegInit(VecInit(Seq.fill(nIPFBufferSize)(0.U.asTypeOf(r_buffer_hit_idx_s2(0)))))
194b1ded4e8Sguohongyu
195b1ded4e8Sguohongyu  val curr_move_ptr = RegInit(0.U(log2Ceil(nIPFBufferSize).W))
196b1ded4e8Sguohongyu  val curr_hit_ptr  = RegInit(0.U(log2Ceil(nIPFBufferSize).W))
197b1ded4e8Sguohongyu
198b1ded4e8Sguohongyu  val s2_move_conf_full_0 = meta_buffer(r_buffer_hit_idx_s2(0)).confidence === (maxIPFMoveConf).U
199b1ded4e8Sguohongyu  val s2_move_conf_full_1 = meta_buffer(r_buffer_hit_idx_s2(1)).confidence === (maxIPFMoveConf).U
200b1ded4e8Sguohongyu
201b1ded4e8Sguohongyu  val move_repeat_0 = meta_buffer(r_buffer_hit_idx_s2(0)).move
202b1ded4e8Sguohongyu  val move_repeat_1 = meta_buffer(r_buffer_hit_idx_s2(1)).move || (r_buffer_hit_idx_s2(0) === r_buffer_hit_idx_s2(1))
203b1ded4e8Sguohongyu
204b1ded4e8Sguohongyu  val s2_move_0 = s2_move_valid_0 && !move_repeat_0
205b1ded4e8Sguohongyu  val s2_move_1 = s2_move_valid_1 && !move_repeat_1
206b1ded4e8Sguohongyu
207b1ded4e8Sguohongyu  val s2_move_enqueue_0 = s2_move_0 && s2_move_conf_full_0
208b1ded4e8Sguohongyu  val s2_move_enqueue_1 = s2_move_1 && s2_move_conf_full_1
209b1ded4e8Sguohongyu
210b1ded4e8Sguohongyu  when(s2_move_0) {
211b1ded4e8Sguohongyu    when(s2_move_conf_full_0) {
212b1ded4e8Sguohongyu      meta_buffer(r_buffer_hit_idx_s2(0)).move := true.B
213b1ded4e8Sguohongyu    }.otherwise {
214b1ded4e8Sguohongyu      meta_buffer(r_buffer_hit_idx_s2(0)).confidence := meta_buffer(r_buffer_hit_idx_s2(0)).confidence + 1.U
215b1ded4e8Sguohongyu    }
216b1ded4e8Sguohongyu  }
217b1ded4e8Sguohongyu  when(s2_move_1) {
218b1ded4e8Sguohongyu    when(s2_move_conf_full_1) {
219b1ded4e8Sguohongyu      meta_buffer(r_buffer_hit_idx_s2(1)).move := true.B
220b1ded4e8Sguohongyu    }.otherwise {
221b1ded4e8Sguohongyu      meta_buffer(r_buffer_hit_idx_s2(1)).confidence := meta_buffer(r_buffer_hit_idx_s2(1)).confidence + 1.U
222b1ded4e8Sguohongyu    }
223b1ded4e8Sguohongyu  }
224b1ded4e8Sguohongyu
225b1ded4e8Sguohongyu  when(s2_move_enqueue_0 && !s2_move_enqueue_1) {
226b1ded4e8Sguohongyu    move_queue(curr_hit_ptr) := r_buffer_hit_idx_s2(0)
227b1ded4e8Sguohongyu
228b1ded4e8Sguohongyu    when((curr_hit_ptr + 1.U) =/= curr_move_ptr){
229b1ded4e8Sguohongyu      curr_hit_ptr := curr_hit_ptr + 1.U
230b1ded4e8Sguohongyu    }
231b1ded4e8Sguohongyu  }.elsewhen(!s2_move_enqueue_0 && s2_move_enqueue_1) {
232b1ded4e8Sguohongyu    move_queue(curr_hit_ptr) := r_buffer_hit_idx_s2(1)
233b1ded4e8Sguohongyu
234b1ded4e8Sguohongyu    when((curr_hit_ptr + 1.U) =/= curr_move_ptr){
235b1ded4e8Sguohongyu      curr_hit_ptr := curr_hit_ptr + 1.U
236b1ded4e8Sguohongyu    }
237b1ded4e8Sguohongyu  }.elsewhen(s2_move_enqueue_0 && s2_move_enqueue_1) {
238b1ded4e8Sguohongyu    move_queue(curr_hit_ptr) := r_buffer_hit_idx_s2(0)
239b1ded4e8Sguohongyu    move_queue(curr_hit_ptr + 1.U) := r_buffer_hit_idx_s2(1)
240b1ded4e8Sguohongyu    when((curr_hit_ptr + 2.U) =/= curr_move_ptr){
241b1ded4e8Sguohongyu      curr_hit_ptr := curr_hit_ptr + 2.U
242b1ded4e8Sguohongyu    }.otherwise{
243b1ded4e8Sguohongyu      curr_hit_ptr := curr_hit_ptr + 1.U
244b1ded4e8Sguohongyu    }
245b1ded4e8Sguohongyu  }
246b1ded4e8Sguohongyu
247b1ded4e8Sguohongyu  val move_queue_empty = curr_move_ptr === curr_hit_ptr
248b1ded4e8Sguohongyu  /** pipeline control signal */
249b1ded4e8Sguohongyu  val s1_ready, s2_ready, s3_ready = Wire(Bool())
250b1ded4e8Sguohongyu  val s0_fire, s1_fire, s2_fire, s3_fire = Wire(Bool())
251b1ded4e8Sguohongyu
252b1ded4e8Sguohongyu  /** stage 0 */
253b1ded4e8Sguohongyu  val s0_valid        = !move_queue_empty && meta_buffer(move_queue(curr_move_ptr)).move
254b1ded4e8Sguohongyu
255b1ded4e8Sguohongyu  val s0_move_idx     = move_queue(curr_move_ptr)
256b1ded4e8Sguohongyu  val s0_move_meta    = meta_buffer(s0_move_idx)
257b1ded4e8Sguohongyu  val s0_move_data    = data_buffer(s0_move_idx)
258b1ded4e8Sguohongyu  io.replace.vsetIdx  := meta_buffer(s0_move_idx).index
259b1ded4e8Sguohongyu  val s0_waymask      = io.replace.waymask
260b1ded4e8Sguohongyu
261b1ded4e8Sguohongyu  s0_fire             := s0_valid && s1_ready
262b1ded4e8Sguohongyu
263b1ded4e8Sguohongyu  /** curr_move_ptr control logic */
264b1ded4e8Sguohongyu  val s0_move_jump = !move_queue_empty && !meta_buffer(move_queue(curr_move_ptr)).move
265b1ded4e8Sguohongyu  when (s0_fire) {
266b1ded4e8Sguohongyu    curr_move_ptr := curr_move_ptr + 1.U
267b1ded4e8Sguohongyu    meta_buffer(s0_move_idx).valid := false.B
268b1ded4e8Sguohongyu    meta_buffer(s0_move_idx).move  := false.B
269b1ded4e8Sguohongyu    meta_buffer(s0_move_idx).confidence := 0.U
270b1ded4e8Sguohongyu  }.elsewhen(s0_move_jump) {
271b1ded4e8Sguohongyu    curr_move_ptr := curr_move_ptr + 1.U
272b1ded4e8Sguohongyu  }
273b1ded4e8Sguohongyu
274b1ded4e8Sguohongyu  /** stage 1 : send req to metaArray */
275b1ded4e8Sguohongyu  val s1_valid        = generatePipeControl(lastFire = s0_fire, thisFire = s1_fire, thisFlush = io.fencei, lastFlush = false.B)
276b1ded4e8Sguohongyu
277b1ded4e8Sguohongyu  val s1_move_idx     = RegEnable(s0_move_idx, s0_fire)
278b1ded4e8Sguohongyu  val s1_move_meta    = RegEnable(s0_move_meta, s0_fire)
279b1ded4e8Sguohongyu  val s1_move_data    = RegEnable(s0_move_data, s0_fire)
280b1ded4e8Sguohongyu  val s1_waymask      = RegEnable(s0_waymask, s0_fire)
281b1ded4e8Sguohongyu
282b1ded4e8Sguohongyu  io.meta_filter_read.toIMeta.valid             := s1_valid
283b1ded4e8Sguohongyu  io.meta_filter_read.toIMeta.bits.isDoubleLine := false.B
284b1ded4e8Sguohongyu  io.meta_filter_read.toIMeta.bits.vSetIdx(0)   := s1_move_meta.index // just use port 0
285b1ded4e8Sguohongyu  io.meta_filter_read.toIMeta.bits.vSetIdx(1)   := DontCare
286b1ded4e8Sguohongyu
287b1ded4e8Sguohongyu  s1_ready            := !s1_valid || s1_fire
288b1ded4e8Sguohongyu  s1_fire             := s1_valid && io.meta_filter_read.toIMeta.ready && s2_ready
289b1ded4e8Sguohongyu
290b1ded4e8Sguohongyu  fr_hit_in_s1 := s1_valid && s1_move_meta.index === fr_vidx && s1_move_meta.tag === fr_ptag
291b1ded4e8Sguohongyu  r_moves1pipe_hit_s1 := VecInit((0 until PortNumber).map(i => s1_valid && r_ptag(i) === s1_move_meta.tag && r_vidx(i) === s1_move_meta.index))
292b1ded4e8Sguohongyu  s1_move_data_cacheline := s1_move_data.cachline
293b1ded4e8Sguohongyu
294b1ded4e8Sguohongyu  /** stage 2 : collect message from metaArray and mainPipe to filter */
295b1ded4e8Sguohongyu  val s2_valid        = generatePipeControl(lastFire = s1_fire, thisFire = s2_fire, thisFlush = io.fencei, lastFlush = false.B)
296b1ded4e8Sguohongyu
297b1ded4e8Sguohongyu  val s2_move_idx     = RegEnable(s1_move_idx, s1_fire)
298b1ded4e8Sguohongyu  val s2_move_meta    = RegEnable(s1_move_meta, s1_fire)
299b1ded4e8Sguohongyu  val s2_move_data    = RegEnable(s1_move_data, s1_fire)
300b1ded4e8Sguohongyu  val s2_waymask      = RegEnable(s1_waymask, s1_fire)
301b1ded4e8Sguohongyu
302b1ded4e8Sguohongyu  val s2_meta_ptags   = ResultHoldBypass(data = io.meta_filter_read.fromIMeta.tags, valid = RegNext(s1_fire))
303b1ded4e8Sguohongyu  val s2_meta_valids  = ResultHoldBypass(data = io.meta_filter_read.fromIMeta.entryValid, valid = RegNext(s1_fire))
304b1ded4e8Sguohongyu
305b1ded4e8Sguohongyu  val s2_tag_eq_vec = VecInit((0 until nWays).map(w => s2_meta_ptags(0)(w) === s2_move_meta.tag)) // just use port 0
306b1ded4e8Sguohongyu  val s2_tag_match_vec = VecInit(s2_tag_eq_vec.zipWithIndex.map{ case(way_tag_eq, w) => way_tag_eq && s2_meta_valids(0)(w)})
307b1ded4e8Sguohongyu  val s2_hit_in_meta_array = ParallelOR(s2_tag_match_vec)
308b1ded4e8Sguohongyu
309b1ded4e8Sguohongyu  val main_s2_missinfo = io.mainpipe_missinfo.s2_miss_info
310b1ded4e8Sguohongyu  val s2_hit_main_s2_missreq = VecInit((0 until PortNumber).map(i =>
311b1ded4e8Sguohongyu    main_s2_missinfo(i).valid && s2_move_meta.index === main_s2_missinfo(i).bits.vSetIdx
312b1ded4e8Sguohongyu      && s2_move_meta.tag === main_s2_missinfo(i).bits.ptage)).reduce(_||_)
313b1ded4e8Sguohongyu
314b1ded4e8Sguohongyu  val s2_discard        = s2_hit_in_meta_array || s2_hit_main_s2_missreq // || s2_hit_main_s1_missreq
315b1ded4e8Sguohongyu  val s2_discard_latch  = holdReleaseLatch(valid = s2_discard, release = s2_fire, flush = io.fencei)
316b1ded4e8Sguohongyu  if(DebugFlags.fdip){
317b1ded4e8Sguohongyu    when (s2_fire && s2_discard_latch) {
318b1ded4e8Sguohongyu      printf("<%d> IPrefetchBuffer: s2_discard : hit_in_meta_array=%d,hit_in_main_s2=%d, ptag=0x%x\n",
319b1ded4e8Sguohongyu        GTimer(), s2_hit_in_meta_array, s2_hit_main_s2_missreq, s2_move_meta.tag)
320b1ded4e8Sguohongyu    }
321b1ded4e8Sguohongyu  }
322b1ded4e8Sguohongyu
323b1ded4e8Sguohongyu  s2_ready := !s2_valid || s2_fire
324b1ded4e8Sguohongyu  s2_fire := s2_valid && s3_ready && io.mainpipe_missinfo.s1_already_check_ipf
325b1ded4e8Sguohongyu
326b1ded4e8Sguohongyu  fr_hit_in_s2 := s2_valid && s2_move_meta.index === fr_vidx && s2_move_meta.tag === fr_ptag
327b1ded4e8Sguohongyu  r_moves1pipe_hit_s2 := VecInit((0 until PortNumber).map(i => s2_valid && r_ptag(i) === s2_move_meta.tag && r_vidx(i) === s2_move_meta.index))
328b1ded4e8Sguohongyu  s2_move_data_cacheline := s2_move_data.cachline
329b1ded4e8Sguohongyu
330b1ded4e8Sguohongyu  /** stage 3 : move data to metaArray and dataArray */
331b1ded4e8Sguohongyu  val s3_valid = generatePipeControl(lastFire = s2_fire, thisFire = s3_fire, thisFlush = io.fencei, lastFlush = false.B)
332b1ded4e8Sguohongyu
333b1ded4e8Sguohongyu  val s3_move_idx = RegEnable(s2_move_idx, s2_fire)
334b1ded4e8Sguohongyu  val s3_move_meta = RegEnable(s2_move_meta, s2_fire)
335b1ded4e8Sguohongyu  val s3_move_data = RegEnable(s2_move_data, s2_fire)
336b1ded4e8Sguohongyu  val s3_waymask = RegEnable(s2_waymask, s2_fire)
337b1ded4e8Sguohongyu  val s3_discard = RegEnable(s2_discard_latch, s2_fire)
338b1ded4e8Sguohongyu
339b1ded4e8Sguohongyu  io.move.meta_write.valid := s3_valid && !s3_discard && !io.fencei
340b1ded4e8Sguohongyu  io.move.data_write.valid := s3_valid && !s3_discard && !io.fencei
341b1ded4e8Sguohongyu  io.move.meta_write.bits.generate(
342b1ded4e8Sguohongyu    tag = s3_move_meta.tag,
343b1ded4e8Sguohongyu    idx = s3_move_meta.index,
344b1ded4e8Sguohongyu    waymask = s3_waymask,
345b1ded4e8Sguohongyu    bankIdx = s3_move_meta.index(0))
346b1ded4e8Sguohongyu  io.move.data_write.bits.generate(
347b1ded4e8Sguohongyu    data = s3_move_data.cachline,
348b1ded4e8Sguohongyu    idx = s3_move_meta.index,
349b1ded4e8Sguohongyu    waymask = s3_waymask,
350b1ded4e8Sguohongyu    bankIdx = s3_move_meta.index(0),
351b1ded4e8Sguohongyu    paddr = s3_move_meta.paddr)
352b1ded4e8Sguohongyu
353b1ded4e8Sguohongyu  s3_ready := !s3_valid || s3_fire
354b1ded4e8Sguohongyu  s3_fire := io.move.meta_write.fire && io.move.data_write.fire || s3_discard || io.fencei
355b1ded4e8Sguohongyu  assert((io.move.meta_write.fire && io.move.data_write.fire) || (!io.move.meta_write.fire && !io.move.data_write.fire),
356b1ded4e8Sguohongyu    "meta and data array need fire at same time")
357b1ded4e8Sguohongyu
358b1ded4e8Sguohongyu  fr_hit_in_s3 := s3_valid && s3_move_meta.index === fr_vidx && s3_move_meta.tag === fr_ptag
359b1ded4e8Sguohongyu  r_moves1pipe_hit_s3 := VecInit((0 until PortNumber).map(i => s3_valid && r_ptag(i) === s3_move_meta.tag && r_vidx(i) === s3_move_meta.index))
360b1ded4e8Sguohongyu  s3_move_data_cacheline := s3_move_data.cachline
361b1ded4e8Sguohongyu
362b1ded4e8Sguohongyu  if (DebugFlags.fdip) {
363b1ded4e8Sguohongyu    when(io.move.meta_write.fire) {
364b1ded4e8Sguohongyu      printf("<%d> IPrefetchBuffer: move data to meta sram:ptag=0x%x,vidx=0x%x,waymask=0x%x\n",
365b1ded4e8Sguohongyu        GTimer(), s3_move_meta.tag,s3_move_meta.index,s3_waymask )
366b1ded4e8Sguohongyu    }
367b1ded4e8Sguohongyu  }
368b1ded4e8Sguohongyu
369*afa866b1Sguohongyu  if (env.EnableDifftest) {
370*afa866b1Sguohongyu    val difftest = Module(new DifftestRefillEvent)
371*afa866b1Sguohongyu    difftest.io.clock := clock
372*afa866b1Sguohongyu    difftest.io.coreid := 0.U
373*afa866b1Sguohongyu    difftest.io.cacheid := 6.U
374*afa866b1Sguohongyu    difftest.io.valid := io.move.meta_write.fire
375*afa866b1Sguohongyu    difftest.io.addr := s3_move_meta.paddr
376*afa866b1Sguohongyu    difftest.io.data := s3_move_data.cachline.asTypeOf(difftest.io.data)
377*afa866b1Sguohongyu  }
378*afa866b1Sguohongyu
379b1ded4e8Sguohongyu  /** write logic */
380b1ded4e8Sguohongyu  val replacer = ReplacementPolicy.fromString(Some("random"), nIPFBufferSize)
381b1ded4e8Sguohongyu  val curr_write_ptr = RegInit(0.U(log2Ceil(nIPFBufferSize).W))
382b1ded4e8Sguohongyu  val victim_way = curr_write_ptr + 1.U//replacer.way
383b1ded4e8Sguohongyu
384b1ded4e8Sguohongyu  when(io.write.valid) {
385b1ded4e8Sguohongyu    meta_buffer(curr_write_ptr).tag := io.write.bits.meta.tag
386b1ded4e8Sguohongyu    meta_buffer(curr_write_ptr).index := io.write.bits.meta.index
387b1ded4e8Sguohongyu    meta_buffer(curr_write_ptr).paddr := io.write.bits.meta.paddr
388b1ded4e8Sguohongyu    meta_buffer(curr_write_ptr).valid := true.B
389b1ded4e8Sguohongyu    meta_buffer(curr_write_ptr).move  := false.B
390b1ded4e8Sguohongyu    meta_buffer(curr_write_ptr).confidence := 0.U
391d4112e88Sguohongyu    meta_buffer(curr_write_ptr).has_been_hit := false.B
392b1ded4e8Sguohongyu
393b1ded4e8Sguohongyu    data_buffer(curr_write_ptr).cachline := io.write.bits.data
394b1ded4e8Sguohongyu
395b1ded4e8Sguohongyu    //update replacer
396b1ded4e8Sguohongyu    replacer.access(curr_write_ptr)
397b1ded4e8Sguohongyu    curr_write_ptr := victim_way
398b1ded4e8Sguohongyu
399b1ded4e8Sguohongyu  }
400b1ded4e8Sguohongyu
401b1ded4e8Sguohongyu  /** fencei: invalid all entries */
402b1ded4e8Sguohongyu  when(io.fencei) {
403b1ded4e8Sguohongyu    meta_buffer.foreach{
404b1ded4e8Sguohongyu      case b =>
405b1ded4e8Sguohongyu        b.valid := false.B
406b1ded4e8Sguohongyu        b.move := false.B
407b1ded4e8Sguohongyu        b.confidence := 0.U
408b1ded4e8Sguohongyu    }
409b1ded4e8Sguohongyu  }
410b1ded4e8Sguohongyu
4117052722fSJay}
4127052722fSJay
4137052722fSJayclass IPrefetchPipe(implicit p: Parameters) extends  IPrefetchModule
4147052722fSJay{
4157052722fSJay  val io = IO(new IPredfetchIO)
4167052722fSJay
417a108d429SJay  val enableBit = RegInit(false.B)
418b1ded4e8Sguohongyu  val maxPrefetchCounter = RegInit(0.U(log2Ceil(nPrefetchEntries + 1).W))
419a108d429SJay
420b1ded4e8Sguohongyu  val reachMaxSize = maxPrefetchCounter === nPrefetchEntries.U
421a108d429SJay
422b1ded4e8Sguohongyu  // when(io.prefetchEnable){
423b1ded4e8Sguohongyu  //   enableBit := true.B
424b1ded4e8Sguohongyu  // }.elsewhen((enableBit && io.prefetchDisable) || (enableBit && reachMaxSize)){
425b1ded4e8Sguohongyu  //   enableBit := false.B
426b1ded4e8Sguohongyu  // }
427b1ded4e8Sguohongyu  // ignore prefetchEnable from ICacheMainPipe
428a108d429SJay  enableBit := true.B
429a108d429SJay
430a108d429SJay  class PrefetchDir(implicit  p: Parameters) extends IPrefetchBundle
431a108d429SJay  {
432a108d429SJay    val valid = Bool()
433a108d429SJay    val paddr = UInt(PAddrBits.W)
434a108d429SJay  }
435a108d429SJay
436a108d429SJay  val prefetch_dir = RegInit(VecInit(Seq.fill(nPrefetchEntries)(0.U.asTypeOf(new PrefetchDir))))
437a108d429SJay
4387052722fSJay  val fromFtq = io.fromFtq
439974a902cSguohongyu  val mainPipeMissSlotInfo = io.mainPipeMissSlotInfo
4407052722fSJay  val (toITLB,  fromITLB) = (io.iTLBInter.req, io.iTLBInter.resp)
441c3b763d0SYinan Xu  io.iTLBInter.req_kill := false.B
442b1ded4e8Sguohongyu  val (toIMeta, fromIMeta, fromIMetaValid) = (io.toIMeta, io.fromIMeta.metaData(0), io.fromIMeta.entryValid(0))
443b1ded4e8Sguohongyu  val (toIPFBuffer, fromIPFBuffer) = (io.IPFBufferRead.req, io.IPFBufferRead.resp)
4447052722fSJay  val (toPMP,  fromPMP)   = (io.pmp.req, io.pmp.resp)
4457052722fSJay  val toMissUnit = io.toMissUnit
4467052722fSJay
4477052722fSJay  val p0_fire, p1_fire, p2_fire, p3_fire =  WireInit(false.B)
448b1ded4e8Sguohongyu  val p0_discard, p1_discard, p2_discard, p3_discard = WireInit(false.B)
4497052722fSJay  val p0_ready, p1_ready, p2_ready, p3_ready = WireInit(false.B)
4507052722fSJay
4517052722fSJay  /** Prefetch Stage 0: req from Ftq */
4527052722fSJay  val p0_valid  =   fromFtq.req.valid
453d6b06a99SJay  val p0_vaddr  =   addrAlign(fromFtq.req.bits.target, blockBytes, VAddrBits)
454b1ded4e8Sguohongyu  val p0_vaddr_reg = RegEnable(p0_vaddr, fromFtq.req.fire())
4557052722fSJay
456b1ded4e8Sguohongyu  /* Cancel request when prefetch not enable
457b1ded4e8Sguohongyu   * or the request from FTQ is same as last time */
458b1ded4e8Sguohongyu  val p0_req_cancel = !enableBit || (p0_vaddr === p0_vaddr_reg) || io.fencei
459b1ded4e8Sguohongyu  p0_fire   :=   p0_valid && p1_ready && toITLB.fire() && !fromITLB.bits.miss && toIMeta.ready && enableBit && !p0_req_cancel
460b1ded4e8Sguohongyu  p0_discard := p0_valid && p0_req_cancel
461b1ded4e8Sguohongyu
462b1ded4e8Sguohongyu  toIMeta.valid     := p0_valid && !p0_discard
463afed18b5SJenius  toIMeta.bits.vSetIdx(0) := get_idx(p0_vaddr)
464b1ded4e8Sguohongyu
465afed18b5SJenius  toIMeta.bits.vSetIdx(1) := DontCare
466afed18b5SJenius  toIMeta.bits.isDoubleLine := false.B
4677052722fSJay
468b1ded4e8Sguohongyu  toITLB.valid         := p0_valid && !p0_discard
4697052722fSJay  toITLB.bits.size     := 3.U // TODO: fix the size
4707052722fSJay  toITLB.bits.vaddr    := p0_vaddr
4717052722fSJay  toITLB.bits.debug.pc := p0_vaddr
4727052722fSJay
473f1fe8698SLemover  toITLB.bits.kill                := DontCare
4747052722fSJay  toITLB.bits.cmd                 := TlbCmd.exec
475f1fe8698SLemover  toITLB.bits.debug.robIdx        := DontCare
4767052722fSJay  toITLB.bits.debug.isFirstIssue  := DontCare
477b1ded4e8Sguohongyu  toITLB.bits.memidx              := DontCare
478b1ded4e8Sguohongyu  toITLB.bits.no_translate        := false.B
4797052722fSJay
4807052722fSJay  fromITLB.ready := true.B
4817052722fSJay
482b1ded4e8Sguohongyu  fromFtq.req.ready :=  !p0_valid || p0_fire || p0_discard
4837052722fSJay
484974a902cSguohongyu  /** Prefetch Stage 1: check in cache & ICacheMainPipeMSHR */
4857052722fSJay  val p1_valid =  generatePipeControl(lastFire = p0_fire, thisFire = p1_fire || p1_discard, thisFlush = false.B, lastFlush = false.B)
4867052722fSJay
487005e809bSJiuyang Liu  val p1_vaddr   =  RegEnable(p0_vaddr,    p0_fire)
488b1ded4e8Sguohongyu  // TODO: tlb is none blocked ,when tlb miss, p1 req need cancle. Now there seemes has bug
4897052722fSJay  //tlb resp
490de7689fcSJay  val tlb_resp_valid = RegInit(false.B)
491de7689fcSJay  when(p0_fire) {tlb_resp_valid := true.B}
492de7689fcSJay    .elsewhen(tlb_resp_valid && (p1_fire || p1_discard)) {tlb_resp_valid := false.B}
4937052722fSJay
49403efd994Shappy-lx  val tlb_resp_paddr = ResultHoldBypass(valid = RegNext(p0_fire), data = fromITLB.bits.paddr(0))
49503efd994Shappy-lx  val tlb_resp_pf    = ResultHoldBypass(valid = RegNext(p0_fire), data = fromITLB.bits.excp(0).pf.instr && tlb_resp_valid)
49603efd994Shappy-lx  val tlb_resp_af    = ResultHoldBypass(valid = RegNext(p0_fire), data = fromITLB.bits.excp(0).af.instr && tlb_resp_valid)
4977052722fSJay
4987052722fSJay  val p1_exception  = VecInit(Seq(tlb_resp_pf, tlb_resp_af))
4997052722fSJay  val p1_has_except =  p1_exception.reduce(_ || _)
500b1ded4e8Sguohongyu  val p1_paddr = tlb_resp_paddr
5017052722fSJay
502b1ded4e8Sguohongyu  val p1_ptag = get_phy_tag(p1_paddr)
5037052722fSJay
5047052722fSJay  val p1_meta_ptags       = ResultHoldBypass(data = VecInit(fromIMeta.map(way => way.tag)),valid = RegNext(p0_fire))
505b1ded4e8Sguohongyu  val p1_meta_valids      = ResultHoldBypass(data = fromIMetaValid,valid = RegNext(p0_fire))
506b1ded4e8Sguohongyu
5077052722fSJay  val p1_tag_eq_vec       =  VecInit(p1_meta_ptags.map(_  ===  p1_ptag ))
508b1ded4e8Sguohongyu  val p1_tag_match_vec    =  VecInit(p1_tag_eq_vec.zipWithIndex.map{ case(way_tag_eq, w) => way_tag_eq && p1_meta_valids(w)})
5097052722fSJay  val p1_tag_match        =  ParallelOR(p1_tag_match_vec)
510974a902cSguohongyu  // check ICacheMissEntry
511b1ded4e8Sguohongyu  val p1_check_in_mshr = VecInit(io.fromMSHR.map(mshr => mshr.valid && mshr.bits === addrAlign(p1_paddr, blockBytes, PAddrBits))).reduce(_||_)
512b1ded4e8Sguohongyu
513b1ded4e8Sguohongyu  val (p1_hit, p1_miss)   =  (p1_valid && (p1_tag_match || p1_check_in_mshr) && !p1_has_except , p1_valid && !p1_tag_match && !p1_has_except && !p1_check_in_mshr)
514b1ded4e8Sguohongyu
5157052722fSJay
5167052722fSJay  //overriding the invalid req
517b1ded4e8Sguohongyu  val p1_req_cancle = (p1_hit || (tlb_resp_valid && p1_exception.reduce(_ || _)) || io.fencei) && p1_valid
5187052722fSJay  val p1_req_accept   = p1_valid && tlb_resp_valid && p1_miss
5197052722fSJay
5207052722fSJay  p1_ready    :=   p1_fire || p1_req_cancle || !p1_valid
521a108d429SJay  p1_fire     :=   p1_valid && p1_req_accept && p2_ready && enableBit
5227052722fSJay  p1_discard  :=   p1_valid && p1_req_cancle
5237052722fSJay
524974a902cSguohongyu  /** Prefetch Stage 2: check PMP & send check req to ICacheMainPipeMSHR */
5257052722fSJay  val p2_valid =  generatePipeControl(lastFire = p1_fire, thisFire = p2_fire || p2_discard, thisFlush = false.B, lastFlush = false.B)
526b1ded4e8Sguohongyu  val p2_pmp_fire = p2_valid
527b1ded4e8Sguohongyu  val pmpExcpAF = fromPMP.instr
5287052722fSJay
529b1ded4e8Sguohongyu  val p2_paddr     = RegEnable(p1_paddr,  p1_fire)
530b1ded4e8Sguohongyu  val p2_except_pf = RegEnable(tlb_resp_pf, p1_fire)
531b1ded4e8Sguohongyu  val p2_except_af = DataHoldBypass(pmpExcpAF, p2_pmp_fire) || RegEnable(tlb_resp_af, p1_fire)
532b1ded4e8Sguohongyu  val p2_mmio      = DataHoldBypass(io.pmp.resp.mmio && !p2_except_af && !p2_except_pf, p2_pmp_fire)
533b1ded4e8Sguohongyu  val p2_vaddr   =  RegEnable(p1_vaddr,    p1_fire)
534b1ded4e8Sguohongyu
5357052722fSJay
53600240ba6SJay  /*when a prefetch req meet with a miss req in MSHR cancle the prefetch req */
53700240ba6SJay  val p2_check_in_mshr = VecInit(io.fromMSHR.map(mshr => mshr.valid && mshr.bits === addrAlign(p2_paddr, blockBytes, PAddrBits))).reduce(_||_)
53800240ba6SJay
5397052722fSJay  //TODO wait PMP logic
540b1ded4e8Sguohongyu  val p2_exception  = VecInit(Seq(pmpExcpAF, p2_mmio)).reduce(_||_)
541b1ded4e8Sguohongyu
542b1ded4e8Sguohongyu  io.pmp.req.valid      := p2_pmp_fire
543b1ded4e8Sguohongyu  io.pmp.req.bits.addr  := p2_paddr
544b1ded4e8Sguohongyu  io.pmp.req.bits.size  := 3.U
545b1ded4e8Sguohongyu  io.pmp.req.bits.cmd   := TlbCmd.exec
5467052722fSJay
5477052722fSJay  p2_ready :=   p2_fire || p2_discard || !p2_valid
548b1ded4e8Sguohongyu  p2_fire  :=   p2_valid && !p2_exception && p3_ready && p2_pmp_fire
549b1ded4e8Sguohongyu  p2_discard := p2_valid && (p2_exception && p2_pmp_fire || io.fencei)
5507052722fSJay
5517052722fSJay  /** Prefetch Stage 2: filtered req PIQ enqueue */
552a108d429SJay  val p3_valid =  generatePipeControl(lastFire = p2_fire, thisFire = p3_fire || p3_discard, thisFlush = false.B, lastFlush = false.B)
5537052722fSJay
554b1ded4e8Sguohongyu  val p3_paddr = RegEnable(p2_paddr,  p2_fire)
555b1ded4e8Sguohongyu  val p3_check_in_mshr = RegEnable(p2_check_in_mshr,  p2_fire)
556b1ded4e8Sguohongyu  val p3_vaddr   =  RegEnable(p2_vaddr,    p2_fire)
557b1ded4e8Sguohongyu  val p3_vidx = get_idx(p3_vaddr)
558b1ded4e8Sguohongyu  // check in prefetch buffer
559b1ded4e8Sguohongyu  toIPFBuffer.vSetIdx := p3_vidx
560b1ded4e8Sguohongyu  toIPFBuffer.paddr := p3_paddr
561b1ded4e8Sguohongyu  val p3_buffer_hit = fromIPFBuffer.ipf_hit
5627052722fSJay
563a108d429SJay  val p3_hit_dir = VecInit((0 until nPrefetchEntries).map(i => prefetch_dir(i).valid && prefetch_dir(i).paddr === p3_paddr )).reduce(_||_)
564974a902cSguohongyu  //Cache miss handling by main pipe, info from mainpipe missslot
565974a902cSguohongyu  val p3_hit_mp_miss = VecInit((0 until PortNumber).map(i =>
566974a902cSguohongyu    mainPipeMissSlotInfo(i).valid && (mainPipeMissSlotInfo(i).bits.ptage === get_phy_tag(p3_paddr) &&
567974a902cSguohongyu    (mainPipeMissSlotInfo(i).bits.vSetIdx === p3_vidx)))).reduce(_||_)
568974a902cSguohongyu  val p3_req_cancel = /*p3_hit_dir ||*/ p3_check_in_mshr || !enableBit || p3_hit_mp_miss || p3_buffer_hit || io.fencei
569b1ded4e8Sguohongyu  p3_discard := p3_valid && p3_req_cancel
570a108d429SJay
571b1ded4e8Sguohongyu  toMissUnit.enqReq.valid := p3_valid && !p3_req_cancel
5727052722fSJay  toMissUnit.enqReq.bits.paddr := p3_paddr
573b1ded4e8Sguohongyu  toMissUnit.enqReq.bits.vSetIdx := p3_vidx
5747052722fSJay
575b1ded4e8Sguohongyu  when(io.fencei){
576b1ded4e8Sguohongyu    maxPrefetchCounter := 0.U
577a108d429SJay
578a108d429SJay    prefetch_dir.foreach(_.valid := false.B)
579a108d429SJay  }.elsewhen(toMissUnit.enqReq.fire()){
580974a902cSguohongyu//    when(reachMaxSize){
581974a902cSguohongyu//      prefetch_dir(io.freePIQEntry).paddr := p3_paddr
582974a902cSguohongyu//    }.otherwise {
583974a902cSguohongyu//      maxPrefetchCounter := maxPrefetchCounter + 1.U
584974a902cSguohongyu//
585974a902cSguohongyu//      prefetch_dir(maxPrefetchCounter).valid := true.B
586974a902cSguohongyu//      prefetch_dir(maxPrefetchCounter).paddr := p3_paddr
587974a902cSguohongyu//    }
588974a902cSguohongyu    // now prefetch_dir hold status for all PIQ
589b1ded4e8Sguohongyu    prefetch_dir(io.freePIQEntry).paddr := p3_paddr
590974a902cSguohongyu    prefetch_dir(io.freePIQEntry).valid := true.B
591a108d429SJay  }
592a108d429SJay
593a108d429SJay  p3_ready := toMissUnit.enqReq.ready || !enableBit
5947052722fSJay  p3_fire  := toMissUnit.enqReq.fire()
5957052722fSJay
5967052722fSJay}
5977052722fSJay
598b1ded4e8Sguohongyuclass PIQEntry(edge: TLEdgeOut, id: Int)(implicit p: Parameters) extends IPrefetchModule
5997052722fSJay{
6007052722fSJay  val io = IO(new Bundle{
601b1ded4e8Sguohongyu    val id          = Input(UInt((log2Ceil(nPrefetchEntries + PortNumber)).W))
6027052722fSJay
6037052722fSJay    val req         = Flipped(DecoupledIO(new PIQReq))
6047052722fSJay
605b1ded4e8Sguohongyu    val mem_acquire = DecoupledIO(new TLBundleA(edge.bundle))
606b1ded4e8Sguohongyu    val mem_grant   = Flipped(DecoupledIO(new TLBundleD(edge.bundle)))
6077052722fSJay
608b1ded4e8Sguohongyu    //write back to Prefetch Buffer
609b1ded4e8Sguohongyu    val piq_write_ipbuffer = DecoupledIO(new IPFBufferWrite)
610b1ded4e8Sguohongyu
611b1ded4e8Sguohongyu    //TODO: fencei flush instructions
612b1ded4e8Sguohongyu    val fencei      = Input(Bool())
613b1ded4e8Sguohongyu
614b1ded4e8Sguohongyu    val prefetch_entry_data = DecoupledIO(new PIQData)
615974a902cSguohongyu
616974a902cSguohongyu    val ongoing_req    = ValidIO(UInt(PAddrBits.W))
6177052722fSJay  })
6187052722fSJay
619b1ded4e8Sguohongyu  val s_idle :: s_memReadReq :: s_memReadResp :: s_write_back :: s_finish:: Nil = Enum(5)
6207052722fSJay  val state = RegInit(s_idle)
6217052722fSJay
622b1ded4e8Sguohongyu  //req register
623b1ded4e8Sguohongyu  val req = Reg(new PIQReq)
624b1ded4e8Sguohongyu  val req_idx = req.vSetIdx                     //virtual index
625b1ded4e8Sguohongyu  val req_tag = get_phy_tag(req.paddr)           //physical tag
626b1ded4e8Sguohongyu
627b1ded4e8Sguohongyu  val (_, _, refill_done, refill_address_inc) = edge.addr_inc(io.mem_grant)
628b1ded4e8Sguohongyu
629b1ded4e8Sguohongyu  //8 for 64 bits bus and 2 for 256 bits
630b1ded4e8Sguohongyu  val readBeatCnt = Reg(UInt(log2Up(refillCycles).W))
631b1ded4e8Sguohongyu  val respDataReg = Reg(Vec(refillCycles,UInt(beatBits.W)))
632b1ded4e8Sguohongyu
633b1ded4e8Sguohongyu  //to main pipe s1
634b1ded4e8Sguohongyu  io.prefetch_entry_data.valid := state =/= s_idle
635b1ded4e8Sguohongyu  io.prefetch_entry_data.bits.vSetIdx := req_idx
636b1ded4e8Sguohongyu  io.prefetch_entry_data.bits.ptage := req_tag
637b1ded4e8Sguohongyu  io.prefetch_entry_data.bits.cacheline := respDataReg.asUInt
638b1ded4e8Sguohongyu  io.prefetch_entry_data.bits.writeBack := state === s_write_back
639b1ded4e8Sguohongyu
640b1ded4e8Sguohongyu  //initial
641b1ded4e8Sguohongyu  io.mem_acquire.bits := DontCare
642b1ded4e8Sguohongyu  io.mem_grant.ready := true.B
643b1ded4e8Sguohongyu  io.piq_write_ipbuffer.bits:= DontCare
644b1ded4e8Sguohongyu
645b1ded4e8Sguohongyu  io.req.ready := state === s_idle
646b1ded4e8Sguohongyu  io.mem_acquire.valid := state === s_memReadReq
647b1ded4e8Sguohongyu
648b1ded4e8Sguohongyu  val needFlushReg = RegInit(false.B)
649b1ded4e8Sguohongyu  when(state === s_idle || state === s_finish){
650b1ded4e8Sguohongyu    needFlushReg := false.B
651b1ded4e8Sguohongyu  }
652b1ded4e8Sguohongyu  when((state === s_memReadReq || state === s_memReadResp || state === s_write_back) && io.fencei){
653b1ded4e8Sguohongyu    needFlushReg := true.B
654b1ded4e8Sguohongyu  }
655b1ded4e8Sguohongyu  val needFlush = needFlushReg || io.fencei
6567052722fSJay
6577052722fSJay  //state change
6587052722fSJay  switch(state){
6597052722fSJay    is(s_idle){
6607052722fSJay      when(io.req.fire()){
661b1ded4e8Sguohongyu        readBeatCnt := 0.U
662b1ded4e8Sguohongyu        state := s_memReadReq
6637052722fSJay        req := io.req.bits
6647052722fSJay      }
6657052722fSJay    }
6667052722fSJay
6677052722fSJay    // memory request
668b1ded4e8Sguohongyu    is(s_memReadReq){
669b1ded4e8Sguohongyu      when(io.mem_acquire.fire()){
670b1ded4e8Sguohongyu        state := s_memReadResp
671b1ded4e8Sguohongyu      }
672b1ded4e8Sguohongyu    }
673b1ded4e8Sguohongyu
674b1ded4e8Sguohongyu    is(s_memReadResp){
675b1ded4e8Sguohongyu      when (edge.hasData(io.mem_grant.bits)) {
676b1ded4e8Sguohongyu        when (io.mem_grant.fire()) {
677b1ded4e8Sguohongyu          readBeatCnt := readBeatCnt + 1.U
678b1ded4e8Sguohongyu          respDataReg(readBeatCnt) := io.mem_grant.bits.data
679b1ded4e8Sguohongyu          when (readBeatCnt === (refillCycles - 1).U) {
680b1ded4e8Sguohongyu            assert(refill_done, "refill not done!")
681b1ded4e8Sguohongyu            state := s_write_back
682b1ded4e8Sguohongyu          }
683b1ded4e8Sguohongyu        }
684b1ded4e8Sguohongyu      }
685b1ded4e8Sguohongyu    }
686b1ded4e8Sguohongyu
687b1ded4e8Sguohongyu    is(s_write_back){
688b1ded4e8Sguohongyu      state := Mux(io.piq_write_ipbuffer.fire() || needFlush, s_finish, s_write_back)
689b1ded4e8Sguohongyu    }
690b1ded4e8Sguohongyu
691b1ded4e8Sguohongyu    is(s_finish){
6927052722fSJay      state := s_idle
6937052722fSJay    }
6947052722fSJay  }
6957052722fSJay
696b1ded4e8Sguohongyu  //refill write and meta write
697b1ded4e8Sguohongyu  //WARNING: Maybe could not finish refill in 1 cycle
698b1ded4e8Sguohongyu  io.piq_write_ipbuffer.valid := (state === s_write_back) && !needFlush
699b1ded4e8Sguohongyu  io.piq_write_ipbuffer.bits.meta.tag := req_tag
700b1ded4e8Sguohongyu  io.piq_write_ipbuffer.bits.meta.index := req_idx
701b1ded4e8Sguohongyu  io.piq_write_ipbuffer.bits.meta.paddr := req.paddr
702b1ded4e8Sguohongyu  io.piq_write_ipbuffer.bits.data := respDataReg.asUInt
703b1ded4e8Sguohongyu  io.piq_write_ipbuffer.bits.buffIdx := io.id - PortNumber.U
7047052722fSJay
705974a902cSguohongyu  io.ongoing_req.valid := state =/= s_idle
706974a902cSguohongyu  io.ongoing_req.bits := addrAlign(req.paddr, blockBytes, PAddrBits)
707974a902cSguohongyu
7087052722fSJay  XSPerfAccumulate("PrefetchEntryReq" + Integer.toString(id, 10), io.req.fire())
7097052722fSJay
710b1ded4e8Sguohongyu  //mem request
711b1ded4e8Sguohongyu  io.mem_acquire.bits  := edge.Get(
712b1ded4e8Sguohongyu    fromSource      = io.id,
713b1ded4e8Sguohongyu    toAddress       = Cat(req.paddr(PAddrBits - 1, log2Ceil(blockBytes)), 0.U(log2Ceil(blockBytes).W)),
714b1ded4e8Sguohongyu    lgSize          = (log2Up(cacheParams.blockBytes)).U)._2
715b1ded4e8Sguohongyu
716*afa866b1Sguohongyu
717*afa866b1Sguohongyu
718*afa866b1Sguohongyu  XSError(blockCounter(io.req.fire, io.piq_write_ipbuffer.fire, 10000), "PIQEntry"+ io.id +"_block_10000_cycle,may_has_error\n")
7197052722fSJay}
720