17052722fSJay/*************************************************************************************** 27052722fSJay * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 37052722fSJay * Copyright (c) 2020-2021 Peng Cheng Laboratory 47052722fSJay * 57052722fSJay * XiangShan is licensed under Mulan PSL v2. 67052722fSJay * You can use this software according to the terms and conditions of the Mulan PSL v2. 77052722fSJay * You may obtain a copy of Mulan PSL v2 at: 87052722fSJay * http://license.coscl.org.cn/MulanPSL2 97052722fSJay * 107052722fSJay * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 117052722fSJay * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 127052722fSJay * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 137052722fSJay * 147052722fSJay * See the Mulan PSL v2 for more details. 157052722fSJay ***************************************************************************************/ 167052722fSJay 177052722fSJaypackage xiangshan.frontend.icache 187052722fSJay 197052722fSJayimport chipsalliance.rocketchip.config.Parameters 207052722fSJayimport chisel3._ 217052722fSJayimport chisel3.util._ 227052722fSJayimport freechips.rocketchip.tilelink._ 237052722fSJayimport utils._ 247052722fSJayimport xiangshan.cache.mmu._ 257052722fSJayimport xiangshan.frontend._ 26b1ded4e8Sguohongyuimport utility._ 277052722fSJay 287052722fSJay 297052722fSJayabstract class IPrefetchBundle(implicit p: Parameters) extends ICacheBundle 307052722fSJayabstract class IPrefetchModule(implicit p: Parameters) extends ICacheModule 317052722fSJay 32b1ded4e8Sguohongyu//TODO: remove this 33b1ded4e8Sguohongyuobject DebugFlags { 34b1ded4e8Sguohongyu val fdip = false 357052722fSJay} 367052722fSJay 37b1ded4e8Sguohongyuclass PIQReq(implicit p: Parameters) extends IPrefetchBundle { 38b1ded4e8Sguohongyu val paddr = UInt(PAddrBits.W) 39b1ded4e8Sguohongyu val vSetIdx = UInt(idxBits.W) 40b1ded4e8Sguohongyu} 41b1ded4e8Sguohongyu 42b1ded4e8Sguohongyuclass PIQData(implicit p: Parameters) extends IPrefetchBundle { 43b1ded4e8Sguohongyu val ptage = UInt(tagBits.W) 44b1ded4e8Sguohongyu val vSetIdx = UInt(idxBits.W) 45b1ded4e8Sguohongyu val cacheline = UInt(blockBits.W) 46b1ded4e8Sguohongyu val writeBack = Bool() 47b1ded4e8Sguohongyu} 48b1ded4e8Sguohongyu 49b1ded4e8Sguohongyuclass PIQToMainPipe(implicit p: Parameters) extends IPrefetchBundle{ 50b1ded4e8Sguohongyu val info = DecoupledIO(new PIQData) 51b1ded4e8Sguohongyu} 52b1ded4e8Sguohongyu/* need change name */ 53b1ded4e8Sguohongyuclass MainPipeToPrefetchPipe(implicit p: Parameters) extends IPrefetchBundle { 54b1ded4e8Sguohongyu val ptage = UInt(tagBits.W) 55b1ded4e8Sguohongyu val vSetIdx = UInt(idxBits.W) 56b1ded4e8Sguohongyu} 57b1ded4e8Sguohongyu 58b1ded4e8Sguohongyuclass MainPipeMissInfo(implicit p: Parameters) extends IPrefetchBundle { 59b1ded4e8Sguohongyu val s1_already_check_ipf = Output(Bool()) 60b1ded4e8Sguohongyu val s2_miss_info = Vec(PortNumber, ValidIO(new MainPipeToPrefetchPipe)) 61b1ded4e8Sguohongyu} 627052722fSJay 637052722fSJayclass IPrefetchToMissUnit(implicit p: Parameters) extends IPrefetchBundle{ 647052722fSJay val enqReq = DecoupledIO(new PIQReq) 657052722fSJay} 667052722fSJay 677052722fSJayclass IPredfetchIO(implicit p: Parameters) extends IPrefetchBundle { 687052722fSJay val fromFtq = Flipped(new FtqPrefechBundle) 69f1fe8698SLemover val iTLBInter = new TlbRequestIO 7061e1db30SJay val pmp = new ICachePMPBundle 71b1ded4e8Sguohongyu val toIMeta = Decoupled(new ICacheReadBundle) 727052722fSJay val fromIMeta = Input(new ICacheMetaRespBundle) 737052722fSJay val toMissUnit = new IPrefetchToMissUnit 74b1ded4e8Sguohongyu val freePIQEntry = Input(UInt(log2Ceil(nPrefetchEntries).W)) 75*974a902cSguohongyu val fromMSHR = Flipped(Vec(totalMSHRNum,ValidIO(UInt(PAddrBits.W)))) 76b1ded4e8Sguohongyu val IPFBufferRead = Flipped(new IPFBufferFilterRead) 77b1ded4e8Sguohongyu /** icache main pipe to prefetch pipe*/ 78*974a902cSguohongyu val mainPipeMissSlotInfo = Flipped(Vec(PortNumber,ValidIO(new MainPipeToPrefetchPipe))) 79a108d429SJay 80a108d429SJay val prefetchEnable = Input(Bool()) 81a108d429SJay val prefetchDisable = Input(Bool()) 82b1ded4e8Sguohongyu val fencei = Input(Bool()) 83b1ded4e8Sguohongyu} 84b1ded4e8Sguohongyu 85b1ded4e8Sguohongyu/** Prefetch Buffer **/ 86b1ded4e8Sguohongyu 87b1ded4e8Sguohongyu 88b1ded4e8Sguohongyuclass PrefetchBuffer(implicit p: Parameters) extends IPrefetchModule 89b1ded4e8Sguohongyu{ 90b1ded4e8Sguohongyu val io = IO(new Bundle{ 91b1ded4e8Sguohongyu val read = new IPFBufferRead 92b1ded4e8Sguohongyu val filter_read = new IPFBufferFilterRead 93b1ded4e8Sguohongyu val write = Flipped(ValidIO(new IPFBufferWrite)) 94b1ded4e8Sguohongyu /** to ICache replacer */ 95b1ded4e8Sguohongyu val replace = new IPFBufferMove 96b1ded4e8Sguohongyu /** move & move filter port */ 97b1ded4e8Sguohongyu val mainpipe_missinfo = Flipped(new MainPipeMissInfo) 98b1ded4e8Sguohongyu val meta_filter_read = new ICacheMetaReqBundle 99b1ded4e8Sguohongyu val move = new Bundle() { 100b1ded4e8Sguohongyu val meta_write = DecoupledIO(new ICacheMetaWriteBundle) 101b1ded4e8Sguohongyu val data_write = DecoupledIO(new ICacheDataWriteBundle) 102b1ded4e8Sguohongyu } 103b1ded4e8Sguohongyu val fencei = Input(Bool()) 104b1ded4e8Sguohongyu }) 105b1ded4e8Sguohongyu 106b1ded4e8Sguohongyu class IPFBufferEntryMeta(implicit p: Parameters) extends IPrefetchBundle 107b1ded4e8Sguohongyu { 108b1ded4e8Sguohongyu val tag = UInt(tagBits.W) 109b1ded4e8Sguohongyu val index = UInt(idxBits.W) 110b1ded4e8Sguohongyu val paddr = UInt(PAddrBits.W) 111b1ded4e8Sguohongyu val valid = Bool() 112b1ded4e8Sguohongyu val confidence = UInt(log2Ceil(maxIPFMoveConf + 1).W) 113b1ded4e8Sguohongyu val move = Bool() 114d4112e88Sguohongyu val has_been_hit = Bool() 115b1ded4e8Sguohongyu } 116b1ded4e8Sguohongyu 117b1ded4e8Sguohongyu class IPFBufferEntryData(implicit p: Parameters) extends IPrefetchBundle 118b1ded4e8Sguohongyu { 119b1ded4e8Sguohongyu val cachline = UInt(blockBits.W) 120b1ded4e8Sguohongyu } 121b1ded4e8Sguohongyu 122b1ded4e8Sguohongyu def InitQueue[T <: Data](entry: T, size: Int): Vec[T] ={ 123b1ded4e8Sguohongyu return RegInit(VecInit(Seq.fill(size)(0.U.asTypeOf(entry.cloneType)))) 124b1ded4e8Sguohongyu } 125b1ded4e8Sguohongyu 126b1ded4e8Sguohongyu val meta_buffer = InitQueue(new IPFBufferEntryMeta, size = nIPFBufferSize) 127b1ded4e8Sguohongyu val data_buffer = InitQueue(new IPFBufferEntryData, size = nIPFBufferSize) 128b1ded4e8Sguohongyu 1296f9ed85eSguohongyu val meta_buffer_empty_oh = WireInit(VecInit(Seq.fill(nIPFBufferSize)(false.B))) 1306f9ed85eSguohongyu (0 until nIPFBufferSize).foreach { i => 1316f9ed85eSguohongyu meta_buffer_empty_oh(i) := !meta_buffer(i).valid 1326f9ed85eSguohongyu } 1336f9ed85eSguohongyu XSPerfAccumulate("ipfbuffer_empty_entry_multi_cycle", PopCount(meta_buffer_empty_oh)) 1346f9ed85eSguohongyu 135b1ded4e8Sguohongyu /** filter read logic */ 136b1ded4e8Sguohongyu val fr_vidx = io.filter_read.req.vSetIdx 137b1ded4e8Sguohongyu val fr_ptag = get_phy_tag(io.filter_read.req.paddr) 138b1ded4e8Sguohongyu 139b1ded4e8Sguohongyu val fr_hit_in_buffer = meta_buffer.map(e => e.valid && (e.tag === fr_ptag) && (e.index === fr_vidx)).reduce(_||_) 140b1ded4e8Sguohongyu val fr_hit_in_s1, fr_hit_in_s2, fr_hit_in_s3 = Wire(Bool()) 141b1ded4e8Sguohongyu 142b1ded4e8Sguohongyu io.filter_read.resp.ipf_hit := fr_hit_in_buffer || fr_hit_in_s1 || fr_hit_in_s2 || fr_hit_in_s3 143b1ded4e8Sguohongyu 144b1ded4e8Sguohongyu /** read logic */ 145b1ded4e8Sguohongyu (0 until PortNumber).foreach(i => io.read.req(i).ready := true.B) 146b1ded4e8Sguohongyu val r_valid = VecInit((0 until PortNumber).map( i => io.read.req(i).valid)).reduce(_||_) 147b1ded4e8Sguohongyu val r_vidx = VecInit((0 until PortNumber).map(i => get_idx(io.read.req(i).bits.vaddr))) 148b1ded4e8Sguohongyu val r_ptag = VecInit((0 until PortNumber).map(i => get_phy_tag(io.read.req(i).bits.paddr))) 149b1ded4e8Sguohongyu val r_hit_oh = VecInit((0 until PortNumber).map(i => 150b1ded4e8Sguohongyu VecInit(meta_buffer.map(entry => 151b1ded4e8Sguohongyu io.read.req(i).valid && // need this condition 152b1ded4e8Sguohongyu entry.valid && 153b1ded4e8Sguohongyu entry.tag === r_ptag(i) && 154b1ded4e8Sguohongyu entry.index === r_vidx(i) 155b1ded4e8Sguohongyu )))) 156b1ded4e8Sguohongyu val r_buffer_hit = VecInit(r_hit_oh.map(_.reduce(_||_))) 157b1ded4e8Sguohongyu val r_buffer_hit_idx = VecInit(r_hit_oh.map(PriorityEncoder(_))) 158b1ded4e8Sguohongyu val r_buffer_hit_data = VecInit((0 until PortNumber).map(i => Mux1H(r_hit_oh(i), data_buffer.map(_.cachline)))) 159b1ded4e8Sguohongyu 160b1ded4e8Sguohongyu /** "read" also check data in move pipeline */ 161b1ded4e8Sguohongyu val r_moves1pipe_hit_s1, r_moves1pipe_hit_s2, r_moves1pipe_hit_s3 = WireInit(VecInit(Seq.fill(PortNumber)(false.B))) 162b1ded4e8Sguohongyu val s1_move_data_cacheline, s2_move_data_cacheline, s3_move_data_cacheline = Wire(UInt(blockBits.W)) 163b1ded4e8Sguohongyu 164b1ded4e8Sguohongyu (0 until PortNumber).foreach{ i => 165b1ded4e8Sguohongyu io.read.resp(i).valid := io.read.req(i).valid 166b1ded4e8Sguohongyu io.read.resp(i).bits.ipf_hit := r_buffer_hit(i) || r_moves1pipe_hit_s1(i) || r_moves1pipe_hit_s2(i) || r_moves1pipe_hit_s3(i) 167b1ded4e8Sguohongyu io.read.resp(i).bits.cacheline := Mux(r_buffer_hit(i), r_buffer_hit_data(i), 168b1ded4e8Sguohongyu Mux(r_moves1pipe_hit_s1(i), s1_move_data_cacheline, 169b1ded4e8Sguohongyu Mux(r_moves1pipe_hit_s2(i), s2_move_data_cacheline, s3_move_data_cacheline))) 170b1ded4e8Sguohongyu } 171b1ded4e8Sguohongyu 172d4112e88Sguohongyu (0 until PortNumber).foreach { i => 17369c27f53Sguohongyu when(io.read.req(i).valid && r_hit_oh(i).reduce(_ || _)) { 174d4112e88Sguohongyu meta_buffer(r_buffer_hit_idx(i)).has_been_hit := true.B 175d4112e88Sguohongyu } 17669c27f53Sguohongyu XSPerfAccumulate("ipf_entry_first_hit_by_port_" + i, io.read.req(i).valid && r_hit_oh(i).reduce(_ || _) && 177d4112e88Sguohongyu meta_buffer(r_buffer_hit_idx(i)).has_been_hit === false.B) 178d4112e88Sguohongyu } 179d4112e88Sguohongyu 180d4112e88Sguohongyu 181b1ded4e8Sguohongyu /** move logic */ 182b1ded4e8Sguohongyu val r_buffer_hit_s2 = RegNext(r_buffer_hit, init=0.U.asTypeOf(r_buffer_hit.cloneType)) 183b1ded4e8Sguohongyu val r_buffer_hit_idx_s2 = RegNext(r_buffer_hit_idx) 184b1ded4e8Sguohongyu val r_rvalid_s2 = RegNext(r_valid, init=false.B) 185b1ded4e8Sguohongyu 186b1ded4e8Sguohongyu val s2_move_valid_0 = r_rvalid_s2 && r_buffer_hit_s2(0) 187b1ded4e8Sguohongyu val s2_move_valid_1 = r_rvalid_s2 && r_buffer_hit_s2(1) 188b1ded4e8Sguohongyu 189b1ded4e8Sguohongyu XSPerfAccumulate("prefetch_hit_bank_0", r_rvalid_s2 && r_buffer_hit_s2(0)) 190b1ded4e8Sguohongyu XSPerfAccumulate("prefetch_hit_bank_1", r_rvalid_s2 && r_buffer_hit_s2(1)) 191b1ded4e8Sguohongyu 192b1ded4e8Sguohongyu val move_queue = RegInit(VecInit(Seq.fill(nIPFBufferSize)(0.U.asTypeOf(r_buffer_hit_idx_s2(0))))) 193b1ded4e8Sguohongyu 194b1ded4e8Sguohongyu val curr_move_ptr = RegInit(0.U(log2Ceil(nIPFBufferSize).W)) 195b1ded4e8Sguohongyu val curr_hit_ptr = RegInit(0.U(log2Ceil(nIPFBufferSize).W)) 196b1ded4e8Sguohongyu 197b1ded4e8Sguohongyu val s2_move_conf_full_0 = meta_buffer(r_buffer_hit_idx_s2(0)).confidence === (maxIPFMoveConf).U 198b1ded4e8Sguohongyu val s2_move_conf_full_1 = meta_buffer(r_buffer_hit_idx_s2(1)).confidence === (maxIPFMoveConf).U 199b1ded4e8Sguohongyu 200b1ded4e8Sguohongyu val move_repeat_0 = meta_buffer(r_buffer_hit_idx_s2(0)).move 201b1ded4e8Sguohongyu val move_repeat_1 = meta_buffer(r_buffer_hit_idx_s2(1)).move || (r_buffer_hit_idx_s2(0) === r_buffer_hit_idx_s2(1)) 202b1ded4e8Sguohongyu 203b1ded4e8Sguohongyu val s2_move_0 = s2_move_valid_0 && !move_repeat_0 204b1ded4e8Sguohongyu val s2_move_1 = s2_move_valid_1 && !move_repeat_1 205b1ded4e8Sguohongyu 206b1ded4e8Sguohongyu val s2_move_enqueue_0 = s2_move_0 && s2_move_conf_full_0 207b1ded4e8Sguohongyu val s2_move_enqueue_1 = s2_move_1 && s2_move_conf_full_1 208b1ded4e8Sguohongyu 209b1ded4e8Sguohongyu when(s2_move_0) { 210b1ded4e8Sguohongyu when(s2_move_conf_full_0) { 211b1ded4e8Sguohongyu meta_buffer(r_buffer_hit_idx_s2(0)).move := true.B 212b1ded4e8Sguohongyu }.otherwise { 213b1ded4e8Sguohongyu meta_buffer(r_buffer_hit_idx_s2(0)).confidence := meta_buffer(r_buffer_hit_idx_s2(0)).confidence + 1.U 214b1ded4e8Sguohongyu } 215b1ded4e8Sguohongyu } 216b1ded4e8Sguohongyu when(s2_move_1) { 217b1ded4e8Sguohongyu when(s2_move_conf_full_1) { 218b1ded4e8Sguohongyu meta_buffer(r_buffer_hit_idx_s2(1)).move := true.B 219b1ded4e8Sguohongyu }.otherwise { 220b1ded4e8Sguohongyu meta_buffer(r_buffer_hit_idx_s2(1)).confidence := meta_buffer(r_buffer_hit_idx_s2(1)).confidence + 1.U 221b1ded4e8Sguohongyu } 222b1ded4e8Sguohongyu } 223b1ded4e8Sguohongyu 224b1ded4e8Sguohongyu when(s2_move_enqueue_0 && !s2_move_enqueue_1) { 225b1ded4e8Sguohongyu move_queue(curr_hit_ptr) := r_buffer_hit_idx_s2(0) 226b1ded4e8Sguohongyu 227b1ded4e8Sguohongyu when((curr_hit_ptr + 1.U) =/= curr_move_ptr){ 228b1ded4e8Sguohongyu curr_hit_ptr := curr_hit_ptr + 1.U 229b1ded4e8Sguohongyu } 230b1ded4e8Sguohongyu }.elsewhen(!s2_move_enqueue_0 && s2_move_enqueue_1) { 231b1ded4e8Sguohongyu move_queue(curr_hit_ptr) := r_buffer_hit_idx_s2(1) 232b1ded4e8Sguohongyu 233b1ded4e8Sguohongyu when((curr_hit_ptr + 1.U) =/= curr_move_ptr){ 234b1ded4e8Sguohongyu curr_hit_ptr := curr_hit_ptr + 1.U 235b1ded4e8Sguohongyu } 236b1ded4e8Sguohongyu }.elsewhen(s2_move_enqueue_0 && s2_move_enqueue_1) { 237b1ded4e8Sguohongyu move_queue(curr_hit_ptr) := r_buffer_hit_idx_s2(0) 238b1ded4e8Sguohongyu move_queue(curr_hit_ptr + 1.U) := r_buffer_hit_idx_s2(1) 239b1ded4e8Sguohongyu when((curr_hit_ptr + 2.U) =/= curr_move_ptr){ 240b1ded4e8Sguohongyu curr_hit_ptr := curr_hit_ptr + 2.U 241b1ded4e8Sguohongyu }.otherwise{ 242b1ded4e8Sguohongyu curr_hit_ptr := curr_hit_ptr + 1.U 243b1ded4e8Sguohongyu } 244b1ded4e8Sguohongyu } 245b1ded4e8Sguohongyu 246b1ded4e8Sguohongyu val move_queue_empty = curr_move_ptr === curr_hit_ptr 247b1ded4e8Sguohongyu /** pipeline control signal */ 248b1ded4e8Sguohongyu val s1_ready, s2_ready, s3_ready = Wire(Bool()) 249b1ded4e8Sguohongyu val s0_fire, s1_fire, s2_fire, s3_fire = Wire(Bool()) 250b1ded4e8Sguohongyu 251b1ded4e8Sguohongyu /** stage 0 */ 252b1ded4e8Sguohongyu val s0_valid = !move_queue_empty && meta_buffer(move_queue(curr_move_ptr)).move 253b1ded4e8Sguohongyu 254b1ded4e8Sguohongyu val s0_move_idx = move_queue(curr_move_ptr) 255b1ded4e8Sguohongyu val s0_move_meta = meta_buffer(s0_move_idx) 256b1ded4e8Sguohongyu val s0_move_data = data_buffer(s0_move_idx) 257b1ded4e8Sguohongyu io.replace.vsetIdx := meta_buffer(s0_move_idx).index 258b1ded4e8Sguohongyu val s0_waymask = io.replace.waymask 259b1ded4e8Sguohongyu 260b1ded4e8Sguohongyu s0_fire := s0_valid && s1_ready 261b1ded4e8Sguohongyu 262b1ded4e8Sguohongyu /** curr_move_ptr control logic */ 263b1ded4e8Sguohongyu val s0_move_jump = !move_queue_empty && !meta_buffer(move_queue(curr_move_ptr)).move 264b1ded4e8Sguohongyu when (s0_fire) { 265b1ded4e8Sguohongyu curr_move_ptr := curr_move_ptr + 1.U 266b1ded4e8Sguohongyu meta_buffer(s0_move_idx).valid := false.B 267b1ded4e8Sguohongyu meta_buffer(s0_move_idx).move := false.B 268b1ded4e8Sguohongyu meta_buffer(s0_move_idx).confidence := 0.U 269b1ded4e8Sguohongyu }.elsewhen(s0_move_jump) { 270b1ded4e8Sguohongyu curr_move_ptr := curr_move_ptr + 1.U 271b1ded4e8Sguohongyu } 272b1ded4e8Sguohongyu 273b1ded4e8Sguohongyu /** stage 1 : send req to metaArray */ 274b1ded4e8Sguohongyu val s1_valid = generatePipeControl(lastFire = s0_fire, thisFire = s1_fire, thisFlush = io.fencei, lastFlush = false.B) 275b1ded4e8Sguohongyu 276b1ded4e8Sguohongyu val s1_move_idx = RegEnable(s0_move_idx, s0_fire) 277b1ded4e8Sguohongyu val s1_move_meta = RegEnable(s0_move_meta, s0_fire) 278b1ded4e8Sguohongyu val s1_move_data = RegEnable(s0_move_data, s0_fire) 279b1ded4e8Sguohongyu val s1_waymask = RegEnable(s0_waymask, s0_fire) 280b1ded4e8Sguohongyu 281b1ded4e8Sguohongyu io.meta_filter_read.toIMeta.valid := s1_valid 282b1ded4e8Sguohongyu io.meta_filter_read.toIMeta.bits.isDoubleLine := false.B 283b1ded4e8Sguohongyu io.meta_filter_read.toIMeta.bits.vSetIdx(0) := s1_move_meta.index // just use port 0 284b1ded4e8Sguohongyu io.meta_filter_read.toIMeta.bits.vSetIdx(1) := DontCare 285b1ded4e8Sguohongyu 286b1ded4e8Sguohongyu s1_ready := !s1_valid || s1_fire 287b1ded4e8Sguohongyu s1_fire := s1_valid && io.meta_filter_read.toIMeta.ready && s2_ready 288b1ded4e8Sguohongyu 289b1ded4e8Sguohongyu fr_hit_in_s1 := s1_valid && s1_move_meta.index === fr_vidx && s1_move_meta.tag === fr_ptag 290b1ded4e8Sguohongyu r_moves1pipe_hit_s1 := VecInit((0 until PortNumber).map(i => s1_valid && r_ptag(i) === s1_move_meta.tag && r_vidx(i) === s1_move_meta.index)) 291b1ded4e8Sguohongyu s1_move_data_cacheline := s1_move_data.cachline 292b1ded4e8Sguohongyu 293b1ded4e8Sguohongyu /** stage 2 : collect message from metaArray and mainPipe to filter */ 294b1ded4e8Sguohongyu val s2_valid = generatePipeControl(lastFire = s1_fire, thisFire = s2_fire, thisFlush = io.fencei, lastFlush = false.B) 295b1ded4e8Sguohongyu 296b1ded4e8Sguohongyu val s2_move_idx = RegEnable(s1_move_idx, s1_fire) 297b1ded4e8Sguohongyu val s2_move_meta = RegEnable(s1_move_meta, s1_fire) 298b1ded4e8Sguohongyu val s2_move_data = RegEnable(s1_move_data, s1_fire) 299b1ded4e8Sguohongyu val s2_waymask = RegEnable(s1_waymask, s1_fire) 300b1ded4e8Sguohongyu 301b1ded4e8Sguohongyu val s2_meta_ptags = ResultHoldBypass(data = io.meta_filter_read.fromIMeta.tags, valid = RegNext(s1_fire)) 302b1ded4e8Sguohongyu val s2_meta_valids = ResultHoldBypass(data = io.meta_filter_read.fromIMeta.entryValid, valid = RegNext(s1_fire)) 303b1ded4e8Sguohongyu 304b1ded4e8Sguohongyu val s2_tag_eq_vec = VecInit((0 until nWays).map(w => s2_meta_ptags(0)(w) === s2_move_meta.tag)) // just use port 0 305b1ded4e8Sguohongyu val s2_tag_match_vec = VecInit(s2_tag_eq_vec.zipWithIndex.map{ case(way_tag_eq, w) => way_tag_eq && s2_meta_valids(0)(w)}) 306b1ded4e8Sguohongyu val s2_hit_in_meta_array = ParallelOR(s2_tag_match_vec) 307b1ded4e8Sguohongyu 308b1ded4e8Sguohongyu val main_s2_missinfo = io.mainpipe_missinfo.s2_miss_info 309b1ded4e8Sguohongyu val s2_hit_main_s2_missreq = VecInit((0 until PortNumber).map(i => 310b1ded4e8Sguohongyu main_s2_missinfo(i).valid && s2_move_meta.index === main_s2_missinfo(i).bits.vSetIdx 311b1ded4e8Sguohongyu && s2_move_meta.tag === main_s2_missinfo(i).bits.ptage)).reduce(_||_) 312b1ded4e8Sguohongyu 313b1ded4e8Sguohongyu val s2_discard = s2_hit_in_meta_array || s2_hit_main_s2_missreq // || s2_hit_main_s1_missreq 314b1ded4e8Sguohongyu val s2_discard_latch = holdReleaseLatch(valid = s2_discard, release = s2_fire, flush = io.fencei) 315b1ded4e8Sguohongyu if(DebugFlags.fdip){ 316b1ded4e8Sguohongyu when (s2_fire && s2_discard_latch) { 317b1ded4e8Sguohongyu printf("<%d> IPrefetchBuffer: s2_discard : hit_in_meta_array=%d,hit_in_main_s2=%d, ptag=0x%x\n", 318b1ded4e8Sguohongyu GTimer(), s2_hit_in_meta_array, s2_hit_main_s2_missreq, s2_move_meta.tag) 319b1ded4e8Sguohongyu } 320b1ded4e8Sguohongyu } 321b1ded4e8Sguohongyu 322b1ded4e8Sguohongyu s2_ready := !s2_valid || s2_fire 323b1ded4e8Sguohongyu s2_fire := s2_valid && s3_ready && io.mainpipe_missinfo.s1_already_check_ipf 324b1ded4e8Sguohongyu 325b1ded4e8Sguohongyu fr_hit_in_s2 := s2_valid && s2_move_meta.index === fr_vidx && s2_move_meta.tag === fr_ptag 326b1ded4e8Sguohongyu r_moves1pipe_hit_s2 := VecInit((0 until PortNumber).map(i => s2_valid && r_ptag(i) === s2_move_meta.tag && r_vidx(i) === s2_move_meta.index)) 327b1ded4e8Sguohongyu s2_move_data_cacheline := s2_move_data.cachline 328b1ded4e8Sguohongyu 329b1ded4e8Sguohongyu /** stage 3 : move data to metaArray and dataArray */ 330b1ded4e8Sguohongyu val s3_valid = generatePipeControl(lastFire = s2_fire, thisFire = s3_fire, thisFlush = io.fencei, lastFlush = false.B) 331b1ded4e8Sguohongyu 332b1ded4e8Sguohongyu val s3_move_idx = RegEnable(s2_move_idx, s2_fire) 333b1ded4e8Sguohongyu val s3_move_meta = RegEnable(s2_move_meta, s2_fire) 334b1ded4e8Sguohongyu val s3_move_data = RegEnable(s2_move_data, s2_fire) 335b1ded4e8Sguohongyu val s3_waymask = RegEnable(s2_waymask, s2_fire) 336b1ded4e8Sguohongyu val s3_discard = RegEnable(s2_discard_latch, s2_fire) 337b1ded4e8Sguohongyu 338b1ded4e8Sguohongyu io.move.meta_write.valid := s3_valid && !s3_discard && !io.fencei 339b1ded4e8Sguohongyu io.move.data_write.valid := s3_valid && !s3_discard && !io.fencei 340b1ded4e8Sguohongyu io.move.meta_write.bits.generate( 341b1ded4e8Sguohongyu tag = s3_move_meta.tag, 342b1ded4e8Sguohongyu idx = s3_move_meta.index, 343b1ded4e8Sguohongyu waymask = s3_waymask, 344b1ded4e8Sguohongyu bankIdx = s3_move_meta.index(0)) 345b1ded4e8Sguohongyu io.move.data_write.bits.generate( 346b1ded4e8Sguohongyu data = s3_move_data.cachline, 347b1ded4e8Sguohongyu idx = s3_move_meta.index, 348b1ded4e8Sguohongyu waymask = s3_waymask, 349b1ded4e8Sguohongyu bankIdx = s3_move_meta.index(0), 350b1ded4e8Sguohongyu paddr = s3_move_meta.paddr) 351b1ded4e8Sguohongyu 352b1ded4e8Sguohongyu s3_ready := !s3_valid || s3_fire 353b1ded4e8Sguohongyu s3_fire := io.move.meta_write.fire && io.move.data_write.fire || s3_discard || io.fencei 354b1ded4e8Sguohongyu assert((io.move.meta_write.fire && io.move.data_write.fire) || (!io.move.meta_write.fire && !io.move.data_write.fire), 355b1ded4e8Sguohongyu "meta and data array need fire at same time") 356b1ded4e8Sguohongyu 357b1ded4e8Sguohongyu fr_hit_in_s3 := s3_valid && s3_move_meta.index === fr_vidx && s3_move_meta.tag === fr_ptag 358b1ded4e8Sguohongyu r_moves1pipe_hit_s3 := VecInit((0 until PortNumber).map(i => s3_valid && r_ptag(i) === s3_move_meta.tag && r_vidx(i) === s3_move_meta.index)) 359b1ded4e8Sguohongyu s3_move_data_cacheline := s3_move_data.cachline 360b1ded4e8Sguohongyu 361b1ded4e8Sguohongyu if (DebugFlags.fdip) { 362b1ded4e8Sguohongyu when(io.move.meta_write.fire) { 363b1ded4e8Sguohongyu printf("<%d> IPrefetchBuffer: move data to meta sram:ptag=0x%x,vidx=0x%x,waymask=0x%x\n", 364b1ded4e8Sguohongyu GTimer(), s3_move_meta.tag,s3_move_meta.index,s3_waymask ) 365b1ded4e8Sguohongyu } 366b1ded4e8Sguohongyu } 367b1ded4e8Sguohongyu 368b1ded4e8Sguohongyu /** write logic */ 369b1ded4e8Sguohongyu val replacer = ReplacementPolicy.fromString(Some("random"), nIPFBufferSize) 370b1ded4e8Sguohongyu val curr_write_ptr = RegInit(0.U(log2Ceil(nIPFBufferSize).W)) 371b1ded4e8Sguohongyu val victim_way = curr_write_ptr + 1.U//replacer.way 372b1ded4e8Sguohongyu 373b1ded4e8Sguohongyu when(io.write.valid) { 374b1ded4e8Sguohongyu meta_buffer(curr_write_ptr).tag := io.write.bits.meta.tag 375b1ded4e8Sguohongyu meta_buffer(curr_write_ptr).index := io.write.bits.meta.index 376b1ded4e8Sguohongyu meta_buffer(curr_write_ptr).paddr := io.write.bits.meta.paddr 377b1ded4e8Sguohongyu meta_buffer(curr_write_ptr).valid := true.B 378b1ded4e8Sguohongyu meta_buffer(curr_write_ptr).move := false.B 379b1ded4e8Sguohongyu meta_buffer(curr_write_ptr).confidence := 0.U 380d4112e88Sguohongyu meta_buffer(curr_write_ptr).has_been_hit := false.B 381b1ded4e8Sguohongyu 382b1ded4e8Sguohongyu data_buffer(curr_write_ptr).cachline := io.write.bits.data 383b1ded4e8Sguohongyu 384b1ded4e8Sguohongyu //update replacer 385b1ded4e8Sguohongyu replacer.access(curr_write_ptr) 386b1ded4e8Sguohongyu curr_write_ptr := victim_way 387b1ded4e8Sguohongyu 388b1ded4e8Sguohongyu } 389b1ded4e8Sguohongyu 390b1ded4e8Sguohongyu /** fencei: invalid all entries */ 391b1ded4e8Sguohongyu when(io.fencei) { 392b1ded4e8Sguohongyu meta_buffer.foreach{ 393b1ded4e8Sguohongyu case b => 394b1ded4e8Sguohongyu b.valid := false.B 395b1ded4e8Sguohongyu b.move := false.B 396b1ded4e8Sguohongyu b.confidence := 0.U 397b1ded4e8Sguohongyu } 398b1ded4e8Sguohongyu } 399b1ded4e8Sguohongyu 4007052722fSJay} 4017052722fSJay 4027052722fSJayclass IPrefetchPipe(implicit p: Parameters) extends IPrefetchModule 4037052722fSJay{ 4047052722fSJay val io = IO(new IPredfetchIO) 4057052722fSJay 406a108d429SJay val enableBit = RegInit(false.B) 407b1ded4e8Sguohongyu val maxPrefetchCounter = RegInit(0.U(log2Ceil(nPrefetchEntries + 1).W)) 408a108d429SJay 409b1ded4e8Sguohongyu val reachMaxSize = maxPrefetchCounter === nPrefetchEntries.U 410a108d429SJay 411b1ded4e8Sguohongyu // when(io.prefetchEnable){ 412b1ded4e8Sguohongyu // enableBit := true.B 413b1ded4e8Sguohongyu // }.elsewhen((enableBit && io.prefetchDisable) || (enableBit && reachMaxSize)){ 414b1ded4e8Sguohongyu // enableBit := false.B 415b1ded4e8Sguohongyu // } 416b1ded4e8Sguohongyu // ignore prefetchEnable from ICacheMainPipe 417a108d429SJay enableBit := true.B 418a108d429SJay 419a108d429SJay class PrefetchDir(implicit p: Parameters) extends IPrefetchBundle 420a108d429SJay { 421a108d429SJay val valid = Bool() 422a108d429SJay val paddr = UInt(PAddrBits.W) 423a108d429SJay } 424a108d429SJay 425a108d429SJay val prefetch_dir = RegInit(VecInit(Seq.fill(nPrefetchEntries)(0.U.asTypeOf(new PrefetchDir)))) 426a108d429SJay 4277052722fSJay val fromFtq = io.fromFtq 428*974a902cSguohongyu val mainPipeMissSlotInfo = io.mainPipeMissSlotInfo 4297052722fSJay val (toITLB, fromITLB) = (io.iTLBInter.req, io.iTLBInter.resp) 430c3b763d0SYinan Xu io.iTLBInter.req_kill := false.B 431b1ded4e8Sguohongyu val (toIMeta, fromIMeta, fromIMetaValid) = (io.toIMeta, io.fromIMeta.metaData(0), io.fromIMeta.entryValid(0)) 432b1ded4e8Sguohongyu val (toIPFBuffer, fromIPFBuffer) = (io.IPFBufferRead.req, io.IPFBufferRead.resp) 4337052722fSJay val (toPMP, fromPMP) = (io.pmp.req, io.pmp.resp) 4347052722fSJay val toMissUnit = io.toMissUnit 4357052722fSJay 4367052722fSJay val p0_fire, p1_fire, p2_fire, p3_fire = WireInit(false.B) 437b1ded4e8Sguohongyu val p0_discard, p1_discard, p2_discard, p3_discard = WireInit(false.B) 4387052722fSJay val p0_ready, p1_ready, p2_ready, p3_ready = WireInit(false.B) 4397052722fSJay 4407052722fSJay /** Prefetch Stage 0: req from Ftq */ 4417052722fSJay val p0_valid = fromFtq.req.valid 442d6b06a99SJay val p0_vaddr = addrAlign(fromFtq.req.bits.target, blockBytes, VAddrBits) 443b1ded4e8Sguohongyu val p0_vaddr_reg = RegEnable(p0_vaddr, fromFtq.req.fire()) 4447052722fSJay 445b1ded4e8Sguohongyu /* Cancel request when prefetch not enable 446b1ded4e8Sguohongyu * or the request from FTQ is same as last time */ 447b1ded4e8Sguohongyu val p0_req_cancel = !enableBit || (p0_vaddr === p0_vaddr_reg) || io.fencei 448b1ded4e8Sguohongyu p0_fire := p0_valid && p1_ready && toITLB.fire() && !fromITLB.bits.miss && toIMeta.ready && enableBit && !p0_req_cancel 449b1ded4e8Sguohongyu p0_discard := p0_valid && p0_req_cancel 450b1ded4e8Sguohongyu 451b1ded4e8Sguohongyu toIMeta.valid := p0_valid && !p0_discard 452afed18b5SJenius toIMeta.bits.vSetIdx(0) := get_idx(p0_vaddr) 453b1ded4e8Sguohongyu 454afed18b5SJenius toIMeta.bits.vSetIdx(1) := DontCare 455afed18b5SJenius toIMeta.bits.isDoubleLine := false.B 4567052722fSJay 457b1ded4e8Sguohongyu toITLB.valid := p0_valid && !p0_discard 4587052722fSJay toITLB.bits.size := 3.U // TODO: fix the size 4597052722fSJay toITLB.bits.vaddr := p0_vaddr 4607052722fSJay toITLB.bits.debug.pc := p0_vaddr 4617052722fSJay 462f1fe8698SLemover toITLB.bits.kill := DontCare 4637052722fSJay toITLB.bits.cmd := TlbCmd.exec 464f1fe8698SLemover toITLB.bits.debug.robIdx := DontCare 4657052722fSJay toITLB.bits.debug.isFirstIssue := DontCare 466b1ded4e8Sguohongyu toITLB.bits.memidx := DontCare 467b1ded4e8Sguohongyu toITLB.bits.no_translate := false.B 4687052722fSJay 4697052722fSJay fromITLB.ready := true.B 4707052722fSJay 471b1ded4e8Sguohongyu fromFtq.req.ready := !p0_valid || p0_fire || p0_discard 4727052722fSJay 473*974a902cSguohongyu /** Prefetch Stage 1: check in cache & ICacheMainPipeMSHR */ 4747052722fSJay val p1_valid = generatePipeControl(lastFire = p0_fire, thisFire = p1_fire || p1_discard, thisFlush = false.B, lastFlush = false.B) 4757052722fSJay 476005e809bSJiuyang Liu val p1_vaddr = RegEnable(p0_vaddr, p0_fire) 477b1ded4e8Sguohongyu // TODO: tlb is none blocked ,when tlb miss, p1 req need cancle. Now there seemes has bug 4787052722fSJay //tlb resp 479de7689fcSJay val tlb_resp_valid = RegInit(false.B) 480de7689fcSJay when(p0_fire) {tlb_resp_valid := true.B} 481de7689fcSJay .elsewhen(tlb_resp_valid && (p1_fire || p1_discard)) {tlb_resp_valid := false.B} 4827052722fSJay 48303efd994Shappy-lx val tlb_resp_paddr = ResultHoldBypass(valid = RegNext(p0_fire), data = fromITLB.bits.paddr(0)) 48403efd994Shappy-lx val tlb_resp_pf = ResultHoldBypass(valid = RegNext(p0_fire), data = fromITLB.bits.excp(0).pf.instr && tlb_resp_valid) 48503efd994Shappy-lx val tlb_resp_af = ResultHoldBypass(valid = RegNext(p0_fire), data = fromITLB.bits.excp(0).af.instr && tlb_resp_valid) 4867052722fSJay 4877052722fSJay val p1_exception = VecInit(Seq(tlb_resp_pf, tlb_resp_af)) 4887052722fSJay val p1_has_except = p1_exception.reduce(_ || _) 489b1ded4e8Sguohongyu val p1_paddr = tlb_resp_paddr 4907052722fSJay 491b1ded4e8Sguohongyu val p1_ptag = get_phy_tag(p1_paddr) 4927052722fSJay 4937052722fSJay val p1_meta_ptags = ResultHoldBypass(data = VecInit(fromIMeta.map(way => way.tag)),valid = RegNext(p0_fire)) 494b1ded4e8Sguohongyu val p1_meta_valids = ResultHoldBypass(data = fromIMetaValid,valid = RegNext(p0_fire)) 495b1ded4e8Sguohongyu 4967052722fSJay val p1_tag_eq_vec = VecInit(p1_meta_ptags.map(_ === p1_ptag )) 497b1ded4e8Sguohongyu val p1_tag_match_vec = VecInit(p1_tag_eq_vec.zipWithIndex.map{ case(way_tag_eq, w) => way_tag_eq && p1_meta_valids(w)}) 4987052722fSJay val p1_tag_match = ParallelOR(p1_tag_match_vec) 499*974a902cSguohongyu // check ICacheMissEntry 500b1ded4e8Sguohongyu val p1_check_in_mshr = VecInit(io.fromMSHR.map(mshr => mshr.valid && mshr.bits === addrAlign(p1_paddr, blockBytes, PAddrBits))).reduce(_||_) 501b1ded4e8Sguohongyu 502b1ded4e8Sguohongyu val (p1_hit, p1_miss) = (p1_valid && (p1_tag_match || p1_check_in_mshr) && !p1_has_except , p1_valid && !p1_tag_match && !p1_has_except && !p1_check_in_mshr) 503b1ded4e8Sguohongyu 5047052722fSJay 5057052722fSJay //overriding the invalid req 506b1ded4e8Sguohongyu val p1_req_cancle = (p1_hit || (tlb_resp_valid && p1_exception.reduce(_ || _)) || io.fencei) && p1_valid 5077052722fSJay val p1_req_accept = p1_valid && tlb_resp_valid && p1_miss 5087052722fSJay 5097052722fSJay p1_ready := p1_fire || p1_req_cancle || !p1_valid 510a108d429SJay p1_fire := p1_valid && p1_req_accept && p2_ready && enableBit 5117052722fSJay p1_discard := p1_valid && p1_req_cancle 5127052722fSJay 513*974a902cSguohongyu /** Prefetch Stage 2: check PMP & send check req to ICacheMainPipeMSHR */ 5147052722fSJay val p2_valid = generatePipeControl(lastFire = p1_fire, thisFire = p2_fire || p2_discard, thisFlush = false.B, lastFlush = false.B) 515b1ded4e8Sguohongyu val p2_pmp_fire = p2_valid 516b1ded4e8Sguohongyu val pmpExcpAF = fromPMP.instr 5177052722fSJay 518b1ded4e8Sguohongyu val p2_paddr = RegEnable(p1_paddr, p1_fire) 519b1ded4e8Sguohongyu val p2_except_pf = RegEnable(tlb_resp_pf, p1_fire) 520b1ded4e8Sguohongyu val p2_except_af = DataHoldBypass(pmpExcpAF, p2_pmp_fire) || RegEnable(tlb_resp_af, p1_fire) 521b1ded4e8Sguohongyu val p2_mmio = DataHoldBypass(io.pmp.resp.mmio && !p2_except_af && !p2_except_pf, p2_pmp_fire) 522b1ded4e8Sguohongyu val p2_vaddr = RegEnable(p1_vaddr, p1_fire) 523b1ded4e8Sguohongyu 5247052722fSJay 52500240ba6SJay /*when a prefetch req meet with a miss req in MSHR cancle the prefetch req */ 52600240ba6SJay val p2_check_in_mshr = VecInit(io.fromMSHR.map(mshr => mshr.valid && mshr.bits === addrAlign(p2_paddr, blockBytes, PAddrBits))).reduce(_||_) 52700240ba6SJay 5287052722fSJay //TODO wait PMP logic 529b1ded4e8Sguohongyu val p2_exception = VecInit(Seq(pmpExcpAF, p2_mmio)).reduce(_||_) 530b1ded4e8Sguohongyu 531b1ded4e8Sguohongyu io.pmp.req.valid := p2_pmp_fire 532b1ded4e8Sguohongyu io.pmp.req.bits.addr := p2_paddr 533b1ded4e8Sguohongyu io.pmp.req.bits.size := 3.U 534b1ded4e8Sguohongyu io.pmp.req.bits.cmd := TlbCmd.exec 5357052722fSJay 5367052722fSJay p2_ready := p2_fire || p2_discard || !p2_valid 537b1ded4e8Sguohongyu p2_fire := p2_valid && !p2_exception && p3_ready && p2_pmp_fire 538b1ded4e8Sguohongyu p2_discard := p2_valid && (p2_exception && p2_pmp_fire || io.fencei) 5397052722fSJay 5407052722fSJay /** Prefetch Stage 2: filtered req PIQ enqueue */ 541a108d429SJay val p3_valid = generatePipeControl(lastFire = p2_fire, thisFire = p3_fire || p3_discard, thisFlush = false.B, lastFlush = false.B) 5427052722fSJay 543b1ded4e8Sguohongyu val p3_paddr = RegEnable(p2_paddr, p2_fire) 544b1ded4e8Sguohongyu val p3_check_in_mshr = RegEnable(p2_check_in_mshr, p2_fire) 545b1ded4e8Sguohongyu val p3_vaddr = RegEnable(p2_vaddr, p2_fire) 546b1ded4e8Sguohongyu val p3_vidx = get_idx(p3_vaddr) 547b1ded4e8Sguohongyu // check in prefetch buffer 548b1ded4e8Sguohongyu toIPFBuffer.vSetIdx := p3_vidx 549b1ded4e8Sguohongyu toIPFBuffer.paddr := p3_paddr 550b1ded4e8Sguohongyu val p3_buffer_hit = fromIPFBuffer.ipf_hit 5517052722fSJay 552a108d429SJay val p3_hit_dir = VecInit((0 until nPrefetchEntries).map(i => prefetch_dir(i).valid && prefetch_dir(i).paddr === p3_paddr )).reduce(_||_) 553*974a902cSguohongyu //Cache miss handling by main pipe, info from mainpipe missslot 554*974a902cSguohongyu val p3_hit_mp_miss = VecInit((0 until PortNumber).map(i => 555*974a902cSguohongyu mainPipeMissSlotInfo(i).valid && (mainPipeMissSlotInfo(i).bits.ptage === get_phy_tag(p3_paddr) && 556*974a902cSguohongyu (mainPipeMissSlotInfo(i).bits.vSetIdx === p3_vidx)))).reduce(_||_) 557*974a902cSguohongyu val p3_req_cancel = /*p3_hit_dir ||*/ p3_check_in_mshr || !enableBit || p3_hit_mp_miss || p3_buffer_hit || io.fencei 558b1ded4e8Sguohongyu p3_discard := p3_valid && p3_req_cancel 559a108d429SJay 560b1ded4e8Sguohongyu toMissUnit.enqReq.valid := p3_valid && !p3_req_cancel 5617052722fSJay toMissUnit.enqReq.bits.paddr := p3_paddr 562b1ded4e8Sguohongyu toMissUnit.enqReq.bits.vSetIdx := p3_vidx 5637052722fSJay 564b1ded4e8Sguohongyu when(io.fencei){ 565b1ded4e8Sguohongyu maxPrefetchCounter := 0.U 566a108d429SJay 567a108d429SJay prefetch_dir.foreach(_.valid := false.B) 568a108d429SJay }.elsewhen(toMissUnit.enqReq.fire()){ 569*974a902cSguohongyu// when(reachMaxSize){ 570*974a902cSguohongyu// prefetch_dir(io.freePIQEntry).paddr := p3_paddr 571*974a902cSguohongyu// }.otherwise { 572*974a902cSguohongyu// maxPrefetchCounter := maxPrefetchCounter + 1.U 573*974a902cSguohongyu// 574*974a902cSguohongyu// prefetch_dir(maxPrefetchCounter).valid := true.B 575*974a902cSguohongyu// prefetch_dir(maxPrefetchCounter).paddr := p3_paddr 576*974a902cSguohongyu// } 577*974a902cSguohongyu // now prefetch_dir hold status for all PIQ 578b1ded4e8Sguohongyu prefetch_dir(io.freePIQEntry).paddr := p3_paddr 579*974a902cSguohongyu prefetch_dir(io.freePIQEntry).valid := true.B 580a108d429SJay } 581a108d429SJay 582a108d429SJay p3_ready := toMissUnit.enqReq.ready || !enableBit 5837052722fSJay p3_fire := toMissUnit.enqReq.fire() 5847052722fSJay 5857052722fSJay} 5867052722fSJay 587b1ded4e8Sguohongyuclass PIQEntry(edge: TLEdgeOut, id: Int)(implicit p: Parameters) extends IPrefetchModule 5887052722fSJay{ 5897052722fSJay val io = IO(new Bundle{ 590b1ded4e8Sguohongyu val id = Input(UInt((log2Ceil(nPrefetchEntries + PortNumber)).W)) 5917052722fSJay 5927052722fSJay val req = Flipped(DecoupledIO(new PIQReq)) 5937052722fSJay 594b1ded4e8Sguohongyu val mem_acquire = DecoupledIO(new TLBundleA(edge.bundle)) 595b1ded4e8Sguohongyu val mem_grant = Flipped(DecoupledIO(new TLBundleD(edge.bundle))) 5967052722fSJay 597b1ded4e8Sguohongyu //write back to Prefetch Buffer 598b1ded4e8Sguohongyu val piq_write_ipbuffer = DecoupledIO(new IPFBufferWrite) 599b1ded4e8Sguohongyu 600b1ded4e8Sguohongyu //TODO: fencei flush instructions 601b1ded4e8Sguohongyu val fencei = Input(Bool()) 602b1ded4e8Sguohongyu 603b1ded4e8Sguohongyu val prefetch_entry_data = DecoupledIO(new PIQData) 604*974a902cSguohongyu 605*974a902cSguohongyu val ongoing_req = ValidIO(UInt(PAddrBits.W)) 6067052722fSJay }) 6077052722fSJay 608b1ded4e8Sguohongyu val s_idle :: s_memReadReq :: s_memReadResp :: s_write_back :: s_finish:: Nil = Enum(5) 6097052722fSJay val state = RegInit(s_idle) 6107052722fSJay 611b1ded4e8Sguohongyu //req register 612b1ded4e8Sguohongyu val req = Reg(new PIQReq) 613b1ded4e8Sguohongyu val req_idx = req.vSetIdx //virtual index 614b1ded4e8Sguohongyu val req_tag = get_phy_tag(req.paddr) //physical tag 615b1ded4e8Sguohongyu 616b1ded4e8Sguohongyu val (_, _, refill_done, refill_address_inc) = edge.addr_inc(io.mem_grant) 617b1ded4e8Sguohongyu 618b1ded4e8Sguohongyu //8 for 64 bits bus and 2 for 256 bits 619b1ded4e8Sguohongyu val readBeatCnt = Reg(UInt(log2Up(refillCycles).W)) 620b1ded4e8Sguohongyu val respDataReg = Reg(Vec(refillCycles,UInt(beatBits.W))) 621b1ded4e8Sguohongyu 622b1ded4e8Sguohongyu //to main pipe s1 623b1ded4e8Sguohongyu io.prefetch_entry_data.valid := state =/= s_idle 624b1ded4e8Sguohongyu io.prefetch_entry_data.bits.vSetIdx := req_idx 625b1ded4e8Sguohongyu io.prefetch_entry_data.bits.ptage := req_tag 626b1ded4e8Sguohongyu io.prefetch_entry_data.bits.cacheline := respDataReg.asUInt 627b1ded4e8Sguohongyu io.prefetch_entry_data.bits.writeBack := state === s_write_back 628b1ded4e8Sguohongyu 629b1ded4e8Sguohongyu //initial 630b1ded4e8Sguohongyu io.mem_acquire.bits := DontCare 631b1ded4e8Sguohongyu io.mem_grant.ready := true.B 632b1ded4e8Sguohongyu io.piq_write_ipbuffer.bits:= DontCare 633b1ded4e8Sguohongyu 634b1ded4e8Sguohongyu io.req.ready := state === s_idle 635b1ded4e8Sguohongyu io.mem_acquire.valid := state === s_memReadReq 636b1ded4e8Sguohongyu 637b1ded4e8Sguohongyu val needFlushReg = RegInit(false.B) 638b1ded4e8Sguohongyu when(state === s_idle || state === s_finish){ 639b1ded4e8Sguohongyu needFlushReg := false.B 640b1ded4e8Sguohongyu } 641b1ded4e8Sguohongyu when((state === s_memReadReq || state === s_memReadResp || state === s_write_back) && io.fencei){ 642b1ded4e8Sguohongyu needFlushReg := true.B 643b1ded4e8Sguohongyu } 644b1ded4e8Sguohongyu val needFlush = needFlushReg || io.fencei 6457052722fSJay 6467052722fSJay //state change 6477052722fSJay switch(state){ 6487052722fSJay is(s_idle){ 6497052722fSJay when(io.req.fire()){ 650b1ded4e8Sguohongyu readBeatCnt := 0.U 651b1ded4e8Sguohongyu state := s_memReadReq 6527052722fSJay req := io.req.bits 6537052722fSJay } 6547052722fSJay } 6557052722fSJay 6567052722fSJay // memory request 657b1ded4e8Sguohongyu is(s_memReadReq){ 658b1ded4e8Sguohongyu when(io.mem_acquire.fire()){ 659b1ded4e8Sguohongyu state := s_memReadResp 660b1ded4e8Sguohongyu } 661b1ded4e8Sguohongyu } 662b1ded4e8Sguohongyu 663b1ded4e8Sguohongyu is(s_memReadResp){ 664b1ded4e8Sguohongyu when (edge.hasData(io.mem_grant.bits)) { 665b1ded4e8Sguohongyu when (io.mem_grant.fire()) { 666b1ded4e8Sguohongyu readBeatCnt := readBeatCnt + 1.U 667b1ded4e8Sguohongyu respDataReg(readBeatCnt) := io.mem_grant.bits.data 668b1ded4e8Sguohongyu when (readBeatCnt === (refillCycles - 1).U) { 669b1ded4e8Sguohongyu assert(refill_done, "refill not done!") 670b1ded4e8Sguohongyu state := s_write_back 671b1ded4e8Sguohongyu } 672b1ded4e8Sguohongyu } 673b1ded4e8Sguohongyu } 674b1ded4e8Sguohongyu } 675b1ded4e8Sguohongyu 676b1ded4e8Sguohongyu is(s_write_back){ 677b1ded4e8Sguohongyu state := Mux(io.piq_write_ipbuffer.fire() || needFlush, s_finish, s_write_back) 678b1ded4e8Sguohongyu } 679b1ded4e8Sguohongyu 680b1ded4e8Sguohongyu is(s_finish){ 6817052722fSJay state := s_idle 6827052722fSJay } 6837052722fSJay } 6847052722fSJay 685b1ded4e8Sguohongyu //refill write and meta write 686b1ded4e8Sguohongyu //WARNING: Maybe could not finish refill in 1 cycle 687b1ded4e8Sguohongyu io.piq_write_ipbuffer.valid := (state === s_write_back) && !needFlush 688b1ded4e8Sguohongyu io.piq_write_ipbuffer.bits.meta.tag := req_tag 689b1ded4e8Sguohongyu io.piq_write_ipbuffer.bits.meta.index := req_idx 690b1ded4e8Sguohongyu io.piq_write_ipbuffer.bits.meta.paddr := req.paddr 691b1ded4e8Sguohongyu io.piq_write_ipbuffer.bits.data := respDataReg.asUInt 692b1ded4e8Sguohongyu io.piq_write_ipbuffer.bits.buffIdx := io.id - PortNumber.U 6937052722fSJay 694*974a902cSguohongyu io.ongoing_req.valid := state =/= s_idle 695*974a902cSguohongyu io.ongoing_req.bits := addrAlign(req.paddr, blockBytes, PAddrBits) 696*974a902cSguohongyu 6977052722fSJay XSPerfAccumulate("PrefetchEntryReq" + Integer.toString(id, 10), io.req.fire()) 6987052722fSJay 699b1ded4e8Sguohongyu //mem request 700b1ded4e8Sguohongyu io.mem_acquire.bits := edge.Get( 701b1ded4e8Sguohongyu fromSource = io.id, 702b1ded4e8Sguohongyu toAddress = Cat(req.paddr(PAddrBits - 1, log2Ceil(blockBytes)), 0.U(log2Ceil(blockBytes).W)), 703b1ded4e8Sguohongyu lgSize = (log2Up(cacheParams.blockBytes)).U)._2 704b1ded4e8Sguohongyu 7055470b21eSguohongyu XSError(blockCounter(io.req.fire, io.piq_write_ipbuffer.fire, 5000), "PIQEntry"+ io.id +"_block_5000_cycle,may_has_error\n") 7067052722fSJay} 707