xref: /XiangShan/src/main/scala/xiangshan/frontend/icache/ICacheMainPipe.scala (revision fbdb359d442176ec2670ab8d683605e70e56fcb8)
11d8f4dcbSJay/***************************************************************************************
21d8f4dcbSJay* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
31d8f4dcbSJay* Copyright (c) 2020-2021 Peng Cheng Laboratory
41d8f4dcbSJay*
51d8f4dcbSJay* XiangShan is licensed under Mulan PSL v2.
61d8f4dcbSJay* You can use this software according to the terms and conditions of the Mulan PSL v2.
71d8f4dcbSJay* You may obtain a copy of Mulan PSL v2 at:
81d8f4dcbSJay*          http://license.coscl.org.cn/MulanPSL2
91d8f4dcbSJay*
101d8f4dcbSJay* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
111d8f4dcbSJay* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
121d8f4dcbSJay* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
131d8f4dcbSJay*
141d8f4dcbSJay* See the Mulan PSL v2 for more details.
151d8f4dcbSJay***************************************************************************************/
161d8f4dcbSJay
171d8f4dcbSJaypackage xiangshan.frontend.icache
181d8f4dcbSJay
191d8f4dcbSJayimport chisel3._
201d8f4dcbSJayimport chisel3.util._
217d45a146SYinan Xuimport difftest._
221d8f4dcbSJayimport freechips.rocketchip.tilelink.ClientStates
23cf7d6b7aSMuziimport org.chipsalliance.cde.config.Parameters
243c02ee8fSwakafaimport utility._
25cf7d6b7aSMuziimport utils._
26cf7d6b7aSMuziimport xiangshan._
27cf7d6b7aSMuziimport xiangshan.backend.fu.PMPReqBundle
28cf7d6b7aSMuziimport xiangshan.backend.fu.PMPRespBundle
29cf7d6b7aSMuziimport xiangshan.cache.mmu._
30cf7d6b7aSMuziimport xiangshan.frontend.ExceptionType
31cf7d6b7aSMuziimport xiangshan.frontend.FtqICacheInfo
32cf7d6b7aSMuziimport xiangshan.frontend.FtqToICacheRequestBundle
331d8f4dcbSJay
34cf7d6b7aSMuziclass ICacheMainPipeReq(implicit p: Parameters) extends ICacheBundle {
351d8f4dcbSJay  val vaddr   = UInt(VAddrBits.W)
36b92f8445Sssszwic  def vSetIdx = get_idx(vaddr)
371d8f4dcbSJay}
381d8f4dcbSJay
39cf7d6b7aSMuziclass ICacheMainPipeResp(implicit p: Parameters) extends ICacheBundle {
401d8f4dcbSJay  val vaddr             = UInt(VAddrBits.W)
41cf7d6b7aSMuzi  val data              = UInt(blockBits.W)
421d8f4dcbSJay  val paddr             = UInt(PAddrBits.W)
43d0de7e4aSpeixiaokun  val gpaddr            = UInt(GPAddrBits.W)
44ad415ae0SXiaokun-Pei  val isForVSnonLeafPTE = Bool()
4588895b11Sxu_zh  val exception         = UInt(ExceptionType.width.W)
46002c10a4SYanqin Li  val pmp_mmio          = Bool()
47002c10a4SYanqin Li  val itlb_pbmt         = UInt(Pbmt.width.W)
48*fbdb359dSMuzi  val backendException  = Bool()
491d8f4dcbSJay}
501d8f4dcbSJay
51cf7d6b7aSMuziclass ICacheMainPipeBundle(implicit p: Parameters) extends ICacheBundle {
52c5c5edaeSJenius  val req               = Flipped(Decoupled(new FtqToICacheRequestBundle))
53c5c5edaeSJenius  val resp              = Vec(PortNumber, ValidIO(new ICacheMainPipeResp))
54d2b20d1aSTang Haojin  val topdownIcacheMiss = Output(Bool())
55d2b20d1aSTang Haojin  val topdownItlbMiss   = Output(Bool())
561d8f4dcbSJay}
571d8f4dcbSJay
581d8f4dcbSJayclass ICacheMetaReqBundle(implicit p: Parameters) extends ICacheBundle {
59afed18b5SJenius  val toIMeta   = DecoupledIO(new ICacheReadBundle)
601d8f4dcbSJay  val fromIMeta = Input(new ICacheMetaRespBundle)
611d8f4dcbSJay}
621d8f4dcbSJay
631d8f4dcbSJayclass ICacheDataReqBundle(implicit p: Parameters) extends ICacheBundle {
64b92f8445Sssszwic  val toIData   = Vec(partWayNum, DecoupledIO(new ICacheReadBundle))
651d8f4dcbSJay  val fromIData = Input(new ICacheDataRespBundle)
661d8f4dcbSJay}
671d8f4dcbSJay
681d8f4dcbSJayclass ICacheMSHRBundle(implicit p: Parameters) extends ICacheBundle {
69b92f8445Sssszwic  val req  = Decoupled(new ICacheMissReq)
70b92f8445Sssszwic  val resp = Flipped(ValidIO(new ICacheMissResp))
711d8f4dcbSJay}
721d8f4dcbSJay
731d8f4dcbSJayclass ICachePMPBundle(implicit p: Parameters) extends ICacheBundle {
741d8f4dcbSJay  val req  = Valid(new PMPReqBundle())
751d8f4dcbSJay  val resp = Input(new PMPRespBundle())
761d8f4dcbSJay}
771d8f4dcbSJay
781d8f4dcbSJayclass ICachePerfInfo(implicit p: Parameters) extends ICacheBundle {
791d8f4dcbSJay  val only_0_hit      = Bool()
801d8f4dcbSJay  val only_0_miss     = Bool()
811d8f4dcbSJay  val hit_0_hit_1     = Bool()
821d8f4dcbSJay  val hit_0_miss_1    = Bool()
831d8f4dcbSJay  val miss_0_hit_1    = Bool()
841d8f4dcbSJay  val miss_0_miss_1   = Bool()
85a108d429SJay  val hit_0_except_1  = Bool()
86a108d429SJay  val miss_0_except_1 = Bool()
87a108d429SJay  val except_0        = Bool()
881d8f4dcbSJay  val bank_hit        = Vec(2, Bool())
891d8f4dcbSJay  val hit             = Bool()
901d8f4dcbSJay}
911d8f4dcbSJay
921d8f4dcbSJayclass ICacheMainPipeInterface(implicit p: Parameters) extends ICacheBundle {
93f57f7f2aSYangyu Chen  val hartId = Input(UInt(hartIdLen.W))
94cf7d6b7aSMuzi
952a3050c2SJay  /*** internal interface ***/
961d8f4dcbSJay  val dataArray = new ICacheDataReqBundle
97cf7d6b7aSMuzi
98b1ded4e8Sguohongyu  /** prefetch io */
99b92f8445Sssszwic  val touch         = Vec(PortNumber, ValidIO(new ReplacerTouch))
100b92f8445Sssszwic  val wayLookupRead = Flipped(DecoupledIO(new WayLookupInfo))
101cb6e5d3cSssszwic
102b92f8445Sssszwic  val mshr   = new ICacheMSHRBundle
1030184a80eSYanqin Li  val errors = Output(Vec(PortNumber, ValidIO(new L1CacheErrorInfo)))
104cf7d6b7aSMuzi
1052a3050c2SJay  /*** outside interface ***/
106c5c5edaeSJenius  // val fetch       = Vec(PortNumber, new ICacheMainPipeBundle)
107c5c5edaeSJenius  /* when ftq.valid is high in T + 1 cycle
108c5c5edaeSJenius   * the ftq component must be valid in T cycle
109c5c5edaeSJenius   */
110c5c5edaeSJenius  val fetch     = new ICacheMainPipeBundle
1111d8f4dcbSJay  val pmp       = Vec(PortNumber, new ICachePMPBundle)
1121d8f4dcbSJay  val respStall = Input(Bool())
11358dbdfc2SJay
114ecccf78fSJay  val csr_parity_enable = Input(Bool())
115b92f8445Sssszwic  val flush             = Input(Bool())
116b92f8445Sssszwic
117b92f8445Sssszwic  val perfInfo = Output(new ICachePerfInfo)
1181d8f4dcbSJay}
1191d8f4dcbSJay
120f9c51548Sssszwicclass ICacheDB(implicit p: Parameters) extends ICacheBundle {
121f9c51548Sssszwic  val blk_vaddr = UInt((VAddrBits - blockOffBits).W)
122f9c51548Sssszwic  val blk_paddr = UInt((PAddrBits - blockOffBits).W)
123f9c51548Sssszwic  val hit       = Bool()
124f9c51548Sssszwic}
125f9c51548Sssszwic
126cf7d6b7aSMuziclass ICacheMainPipe(implicit p: Parameters) extends ICacheModule {
1271d8f4dcbSJay  val io = IO(new ICacheMainPipeInterface)
1281d8f4dcbSJay
12958dbdfc2SJay  /** Input/Output port */
130c5c5edaeSJenius  val (fromFtq, toIFU)   = (io.fetch.req, io.fetch.resp)
131b92f8445Sssszwic  val (toData, fromData) = (io.dataArray.toIData, io.dataArray.fromIData)
132b92f8445Sssszwic  val (toMSHR, fromMSHR) = (io.mshr.req, io.mshr.resp)
1331d8f4dcbSJay  val (toPMP, fromPMP)   = (io.pmp.map(_.req), io.pmp.map(_.resp))
134b92f8445Sssszwic  val fromWayLookup      = io.wayLookupRead
13558c354d0Sssszwic
13658c354d0Sssszwic  // Statistics on the frequency distribution of FTQ fire interval
13758c354d0Sssszwic  val cntFtqFireInterval = RegInit(0.U(32.W))
13858c354d0Sssszwic  cntFtqFireInterval := Mux(fromFtq.fire, 1.U, cntFtqFireInterval + 1.U)
139cf7d6b7aSMuzi  XSPerfHistogram("ftq2icache_fire", cntFtqFireInterval, fromFtq.fire, 1, 300, 1, right_strict = true)
140b1ded4e8Sguohongyu
14158dbdfc2SJay  /** pipeline control signal */
142f1fe8698SLemover  val s1_ready, s2_ready           = Wire(Bool())
143f1fe8698SLemover  val s0_fire, s1_fire, s2_fire    = Wire(Bool())
144b92f8445Sssszwic  val s0_flush, s1_flush, s2_flush = Wire(Bool())
1451d8f4dcbSJay
1462a3050c2SJay  /**
1472a3050c2SJay    ******************************************************************************
14858dbdfc2SJay    * ICache Stage 0
149b92f8445Sssszwic    * - send req to data SRAM
150b92f8445Sssszwic    * - get waymask and tlb info from wayLookup
1512a3050c2SJay    ******************************************************************************
1522a3050c2SJay    */
1532a3050c2SJay
15458dbdfc2SJay  /** s0 control */
155b92f8445Sssszwic  // 0,1,2,3 -> dataArray(data); 4 -> mainPipe
156b92f8445Sssszwic  // Ftq RegNext Register
157b92f8445Sssszwic  val fromFtqReq       = fromFtq.bits.pcMemRead
158c5c5edaeSJenius  val s0_valid         = fromFtq.valid
159b92f8445Sssszwic  val s0_req_valid_all = (0 until partWayNum + 1).map(i => fromFtq.bits.readValid(i))
160cf7d6b7aSMuzi  val s0_req_vaddr_all =
161cf7d6b7aSMuzi    (0 until partWayNum + 1).map(i => VecInit(Seq(fromFtqReq(i).startAddr, fromFtqReq(i).nextlineStart)))
16288895b11Sxu_zh  val s0_req_vSetIdx_all = (0 until partWayNum + 1).map(i => VecInit(s0_req_vaddr_all(i).map(get_idx)))
163b92f8445Sssszwic  val s0_req_offset_all  = (0 until partWayNum + 1).map(i => s0_req_vaddr_all(i)(0)(log2Ceil(blockBytes) - 1, 0))
164b92f8445Sssszwic  val s0_doubleline_all  = (0 until partWayNum + 1).map(i => fromFtq.bits.readValid(i) && fromFtqReq(i).crossCacheline)
1651d8f4dcbSJay
166b92f8445Sssszwic  val s0_req_vaddr   = s0_req_vaddr_all.last
167b92f8445Sssszwic  val s0_req_vSetIdx = s0_req_vSetIdx_all.last
168b92f8445Sssszwic  val s0_doubleline  = s0_doubleline_all.last
16961e1db30SJay
170*fbdb359dSMuzi  val s0_backendException = fromFtq.bits.backendException
171c1b28b66STang Haojin
172b92f8445Sssszwic  /**
173b92f8445Sssszwic    ******************************************************************************
174b92f8445Sssszwic    * get waymask and tlb info from wayLookup
175b92f8445Sssszwic    ******************************************************************************
176b92f8445Sssszwic    */
177b92f8445Sssszwic  fromWayLookup.ready := s0_fire
178b92f8445Sssszwic  val s0_waymasks              = VecInit(fromWayLookup.bits.waymask.map(_.asTypeOf(Vec(nWays, Bool()))))
179b92f8445Sssszwic  val s0_req_ptags             = fromWayLookup.bits.ptag
180b92f8445Sssszwic  val s0_req_gpaddr            = fromWayLookup.bits.gpaddr
181ad415ae0SXiaokun-Pei  val s0_req_isForVSnonLeafPTE = fromWayLookup.bits.isForVSnonLeafPTE
18288895b11Sxu_zh  val s0_itlb_exception        = fromWayLookup.bits.itlb_exception
183002c10a4SYanqin Li  val s0_itlb_pbmt             = fromWayLookup.bits.itlb_pbmt
1848966a895Sxu_zh  val s0_meta_codes            = fromWayLookup.bits.meta_codes
18588895b11Sxu_zh  val s0_hits                  = VecInit(fromWayLookup.bits.waymask.map(_.orR))
186f56177cbSJenius
187b92f8445Sssszwic  when(s0_fire) {
188cf7d6b7aSMuzi    assert(
189cf7d6b7aSMuzi      (0 until PortNumber).map(i => s0_req_vSetIdx(i) === fromWayLookup.bits.vSetIdx(i)).reduce(_ && _),
190b92f8445Sssszwic      "vSetIdxs from ftq and wayLookup are different! vaddr0=0x%x ftq: vidx0=0x%x vidx1=0x%x wayLookup: vidx0=0x%x vidx1=0x%x",
191cf7d6b7aSMuzi      s0_req_vaddr(0),
192cf7d6b7aSMuzi      s0_req_vSetIdx(0),
193cf7d6b7aSMuzi      s0_req_vSetIdx(1),
194cf7d6b7aSMuzi      fromWayLookup.bits.vSetIdx(0),
195cf7d6b7aSMuzi      fromWayLookup.bits.vSetIdx(1)
196cf7d6b7aSMuzi    )
1971d8f4dcbSJay  }
198afed18b5SJenius
199b92f8445Sssszwic  /**
200b92f8445Sssszwic    ******************************************************************************
201b92f8445Sssszwic    * data SRAM request
202b92f8445Sssszwic    ******************************************************************************
203b92f8445Sssszwic    */
204b92f8445Sssszwic  for (i <- 0 until partWayNum) {
205b92f8445Sssszwic    toData(i).valid             := s0_req_valid_all(i)
206b92f8445Sssszwic    toData(i).bits.isDoubleLine := s0_doubleline_all(i)
207b92f8445Sssszwic    toData(i).bits.vSetIdx      := s0_req_vSetIdx_all(i)
208b92f8445Sssszwic    toData(i).bits.blkOffset    := s0_req_offset_all(i)
209b92f8445Sssszwic    toData(i).bits.wayMask      := s0_waymasks
210b92f8445Sssszwic  }
211afed18b5SJenius
212b92f8445Sssszwic  val s0_can_go = toData.last.ready && fromWayLookup.valid && s1_ready
213b92f8445Sssszwic  s0_flush := io.flush
214b92f8445Sssszwic  s0_fire  := s0_valid && s0_can_go && !s0_flush
2152a3050c2SJay
216c5c5edaeSJenius  fromFtq.ready := s0_can_go
217f1fe8698SLemover
2182a3050c2SJay  /**
2192a3050c2SJay    ******************************************************************************
22058dbdfc2SJay    * ICache Stage 1
221b92f8445Sssszwic    * - PMP check
222b92f8445Sssszwic    * - get Data SRAM read responses (latched for pipeline stop)
223b92f8445Sssszwic    * - monitor missUint response port
2242a3050c2SJay    ******************************************************************************
2252a3050c2SJay    */
226b92f8445Sssszwic  val s1_valid = generatePipeControl(lastFire = s0_fire, thisFire = s1_fire, thisFlush = s1_flush, lastFlush = false.B)
2271d8f4dcbSJay
228b92f8445Sssszwic  val s1_req_vaddr             = RegEnable(s0_req_vaddr, 0.U.asTypeOf(s0_req_vaddr), s0_fire)
229b92f8445Sssszwic  val s1_req_ptags             = RegEnable(s0_req_ptags, 0.U.asTypeOf(s0_req_ptags), s0_fire)
230b92f8445Sssszwic  val s1_req_gpaddr            = RegEnable(s0_req_gpaddr, 0.U.asTypeOf(s0_req_gpaddr), s0_fire)
231ad415ae0SXiaokun-Pei  val s1_req_isForVSnonLeafPTE = RegEnable(s0_req_isForVSnonLeafPTE, 0.U.asTypeOf(s0_req_isForVSnonLeafPTE), s0_fire)
232b92f8445Sssszwic  val s1_doubleline            = RegEnable(s0_doubleline, 0.U.asTypeOf(s0_doubleline), s0_fire)
233b92f8445Sssszwic  val s1_SRAMhits              = RegEnable(s0_hits, 0.U.asTypeOf(s0_hits), s0_fire)
234*fbdb359dSMuzi  val s1_itlb_exception        = RegEnable(s0_itlb_exception, 0.U.asTypeOf(s0_itlb_exception), s0_fire)
235*fbdb359dSMuzi  val s1_backendException      = RegEnable(s0_backendException, false.B, s0_fire)
236002c10a4SYanqin Li  val s1_itlb_pbmt             = RegEnable(s0_itlb_pbmt, 0.U.asTypeOf(s0_itlb_pbmt), s0_fire)
237b92f8445Sssszwic  val s1_waymasks              = RegEnable(s0_waymasks, 0.U.asTypeOf(s0_waymasks), s0_fire)
2388966a895Sxu_zh  val s1_meta_codes            = RegEnable(s0_meta_codes, 0.U.asTypeOf(s0_meta_codes), s0_fire)
2391d8f4dcbSJay
24088895b11Sxu_zh  val s1_req_vSetIdx = s1_req_vaddr.map(get_idx)
241b92f8445Sssszwic  val s1_req_paddr   = s1_req_vaddr.zip(s1_req_ptags).map { case (vaddr, ptag) => get_paddr_from_ptag(vaddr, ptag) }
242b92f8445Sssszwic  val s1_req_offset  = s1_req_vaddr(0)(log2Ceil(blockBytes) - 1, 0)
243b1ded4e8Sguohongyu
2448966a895Sxu_zh  // do metaArray ECC check
2458966a895Sxu_zh  val s1_meta_corrupt = VecInit((s1_req_ptags zip s1_meta_codes zip s1_waymasks).map { case ((meta, code), waymask) =>
2468966a895Sxu_zh    val hit_num = PopCount(waymask)
2478966a895Sxu_zh    // NOTE: if not hit, encodeMetaECC(meta) =/= code can also be true, but we don't care about it
2488966a895Sxu_zh    (encodeMetaECC(meta) =/= code && hit_num === 1.U) || // hit one way, but parity code does not match, ECC failure
2498966a895Sxu_zh    hit_num > 1.U                                        // hit multi way, must be a ECC failure
2508966a895Sxu_zh  })
2518966a895Sxu_zh
2522a3050c2SJay  /**
2532a3050c2SJay    ******************************************************************************
254b92f8445Sssszwic    * update replacement status register
2552a3050c2SJay    ******************************************************************************
2562a3050c2SJay    */
257b92f8445Sssszwic  (0 until PortNumber).foreach { i =>
258b92f8445Sssszwic    io.touch(i).bits.vSetIdx := s1_req_vSetIdx(i)
259b92f8445Sssszwic    io.touch(i).bits.way     := OHToUInt(s1_waymasks(i))
260b92f8445Sssszwic  }
261b92f8445Sssszwic  io.touch(0).valid := RegNext(s0_fire) && s1_SRAMhits(0)
262b92f8445Sssszwic  io.touch(1).valid := RegNext(s0_fire) && s1_SRAMhits(1) && s1_doubleline
263f1fe8698SLemover
264a61a35e0Sssszwic  /**
265a61a35e0Sssszwic    ******************************************************************************
266b92f8445Sssszwic    * PMP check
267a61a35e0Sssszwic    ******************************************************************************
268a61a35e0Sssszwic    */
26988895b11Sxu_zh  toPMP.zipWithIndex.foreach { case (p, i) =>
27088895b11Sxu_zh    // if itlb has exception, paddr can be invalid, therefore pmp check can be skipped
27188895b11Sxu_zh    p.valid     := s1_valid // && s1_itlb_exception === ExceptionType.none
272b92f8445Sssszwic    p.bits.addr := s1_req_paddr(i)
273a61a35e0Sssszwic    p.bits.size := 3.U      // TODO
274a61a35e0Sssszwic    p.bits.cmd  := TlbCmd.exec
275a61a35e0Sssszwic  }
27688895b11Sxu_zh  val s1_pmp_exception = VecInit(fromPMP.map(ExceptionType.fromPMPResp))
277002c10a4SYanqin Li  val s1_pmp_mmio      = VecInit(fromPMP.map(_.mmio))
27888895b11Sxu_zh
279f80535c3Sxu_zh  // also raise af when meta array corrupt is detected, to cancel fetch
280f80535c3Sxu_zh  val s1_meta_exception = VecInit(s1_meta_corrupt.map(ExceptionType.fromECC(io.csr_parity_enable, _)))
281f80535c3Sxu_zh
282f80535c3Sxu_zh  // merge s1 itlb/pmp/meta exceptions, itlb has the highest priority, pmp next, meta lowest
283f80535c3Sxu_zh  val s1_exception_out = ExceptionType.merge(
284f80535c3Sxu_zh    s1_itlb_exception,
285f80535c3Sxu_zh    s1_pmp_exception,
286f80535c3Sxu_zh    s1_meta_exception
287f80535c3Sxu_zh  )
2881d8f4dcbSJay
289002c10a4SYanqin Li  // DO NOT merge pmp mmio and itlb pbmt here, we need them to be passed to IFU separately
290002c10a4SYanqin Li
291a61a35e0Sssszwic  /**
292a61a35e0Sssszwic    ******************************************************************************
293b92f8445Sssszwic    * select data from MSHR, SRAM
294a61a35e0Sssszwic    ******************************************************************************
295a61a35e0Sssszwic    */
296cf7d6b7aSMuzi  val s1_MSHR_match = VecInit((0 until PortNumber).map(i =>
297cf7d6b7aSMuzi    (s1_req_vSetIdx(i) === fromMSHR.bits.vSetIdx) &&
298b92f8445Sssszwic      (s1_req_ptags(i) === getPhyTagFromBlk(fromMSHR.bits.blkPaddr)) &&
299cf7d6b7aSMuzi      fromMSHR.valid && !fromMSHR.bits.corrupt
300cf7d6b7aSMuzi  ))
301cf7d6b7aSMuzi  val s1_MSHR_hits  = Seq(s1_valid && s1_MSHR_match(0), s1_valid && (s1_MSHR_match(1) && s1_doubleline))
302b92f8445Sssszwic  val s1_MSHR_datas = fromMSHR.bits.data.asTypeOf(Vec(ICacheDataBanks, UInt((blockBits / ICacheDataBanks).W)))
30379b191f7SJay
304cf7d6b7aSMuzi  val s1_hits = (0 until PortNumber).map(i =>
305cf7d6b7aSMuzi    ValidHoldBypass(s1_MSHR_hits(i) || (RegNext(s0_fire) && s1_SRAMhits(i)), s1_fire || s1_flush)
306cf7d6b7aSMuzi  )
307a61a35e0Sssszwic
308b92f8445Sssszwic  val s1_bankIdxLow = s1_req_offset >> log2Ceil(blockBytes / ICacheDataBanks)
309cf7d6b7aSMuzi  val s1_bankMSHRHit = VecInit((0 until ICacheDataBanks).map(i =>
310cf7d6b7aSMuzi    (i.U >= s1_bankIdxLow) && s1_MSHR_hits(0) ||
311cf7d6b7aSMuzi      (i.U < s1_bankIdxLow) && s1_MSHR_hits(1)
312cf7d6b7aSMuzi  ))
313cf7d6b7aSMuzi  val s1_datas = VecInit((0 until ICacheDataBanks).map(i =>
314cf7d6b7aSMuzi    DataHoldBypass(Mux(s1_bankMSHRHit(i), s1_MSHR_datas(i), fromData.datas(i)), s1_bankMSHRHit(i) || RegNext(s0_fire))
315cf7d6b7aSMuzi  ))
316b92f8445Sssszwic  val s1_codes = DataHoldBypass(fromData.codes, RegNext(s0_fire))
317a61a35e0Sssszwic
318b92f8445Sssszwic  s1_flush := io.flush
319b92f8445Sssszwic  s1_ready := s2_ready || !s1_valid
320b92f8445Sssszwic  s1_fire  := s1_valid && s2_ready && !s1_flush
321a61a35e0Sssszwic
322a61a35e0Sssszwic  /**
323a61a35e0Sssszwic    ******************************************************************************
324b92f8445Sssszwic    * ICache Stage 2
325b92f8445Sssszwic    * - send request to MSHR if ICache miss
326b92f8445Sssszwic    * - monitor missUint response port
327b92f8445Sssszwic    * - response to IFU
328a61a35e0Sssszwic    ******************************************************************************
329a61a35e0Sssszwic    */
330a61a35e0Sssszwic
331b92f8445Sssszwic  val s2_valid = generatePipeControl(lastFire = s1_fire, thisFire = s2_fire, thisFlush = s2_flush, lastFlush = false.B)
332a61a35e0Sssszwic
333b92f8445Sssszwic  val s2_req_vaddr             = RegEnable(s1_req_vaddr, 0.U.asTypeOf(s1_req_vaddr), s1_fire)
334b92f8445Sssszwic  val s2_req_ptags             = RegEnable(s1_req_ptags, 0.U.asTypeOf(s1_req_ptags), s1_fire)
335b39ba14bSxu_zh  val s2_req_gpaddr            = RegEnable(s1_req_gpaddr, 0.U.asTypeOf(s1_req_gpaddr), s1_fire)
336ad415ae0SXiaokun-Pei  val s2_req_isForVSnonLeafPTE = RegEnable(s1_req_isForVSnonLeafPTE, 0.U.asTypeOf(s1_req_isForVSnonLeafPTE), s1_fire)
337b92f8445Sssszwic  val s2_doubleline            = RegEnable(s1_doubleline, 0.U.asTypeOf(s1_doubleline), s1_fire)
338cf7d6b7aSMuzi  val s2_exception =
339cf7d6b7aSMuzi    RegEnable(s1_exception_out, 0.U.asTypeOf(s1_exception_out), s1_fire) // includes itlb/pmp/meta exception
340*fbdb359dSMuzi  val s2_backendException = RegEnable(s1_backendException, false.B, s1_fire)
341002c10a4SYanqin Li  val s2_pmp_mmio         = RegEnable(s1_pmp_mmio, 0.U.asTypeOf(s1_pmp_mmio), s1_fire)
342002c10a4SYanqin Li  val s2_itlb_pbmt        = RegEnable(s1_itlb_pbmt, 0.U.asTypeOf(s1_itlb_pbmt), s1_fire)
343a61a35e0Sssszwic
34488895b11Sxu_zh  val s2_req_vSetIdx = s2_req_vaddr.map(get_idx)
345b92f8445Sssszwic  val s2_req_offset  = s2_req_vaddr(0)(log2Ceil(blockBytes) - 1, 0)
346b92f8445Sssszwic  val s2_req_paddr   = s2_req_vaddr.zip(s2_req_ptags).map { case (vaddr, ptag) => get_paddr_from_ptag(vaddr, ptag) }
347a61a35e0Sssszwic
348b92f8445Sssszwic  val s2_SRAMhits = RegEnable(s1_SRAMhits, 0.U.asTypeOf(s1_SRAMhits), s1_fire)
349b92f8445Sssszwic  val s2_codes    = RegEnable(s1_codes, 0.U.asTypeOf(s1_codes), s1_fire)
350b92f8445Sssszwic  val s2_hits     = RegInit(VecInit(Seq.fill(PortNumber)(false.B)))
351b92f8445Sssszwic  val s2_datas    = RegInit(VecInit(Seq.fill(ICacheDataBanks)(0.U((blockBits / ICacheDataBanks).W))))
352a61a35e0Sssszwic
353a61a35e0Sssszwic  /**
354a61a35e0Sssszwic    ******************************************************************************
355b92f8445Sssszwic    * report data parity error
356a61a35e0Sssszwic    ******************************************************************************
357a61a35e0Sssszwic    */
358b92f8445Sssszwic  // check data error
359b92f8445Sssszwic  val s2_bankSel      = getBankSel(s2_req_offset, s2_valid)
360cf7d6b7aSMuzi  val s2_bank_corrupt = (0 until ICacheDataBanks).map(i => encodeDataECC(s2_datas(i)) =/= s2_codes(i))
361cf7d6b7aSMuzi  val s2_data_corrupt = (0 until PortNumber).map(port =>
362cf7d6b7aSMuzi    (0 until ICacheDataBanks).map(bank =>
363cf7d6b7aSMuzi      s2_bank_corrupt(bank) && s2_bankSel(port)(bank).asBool
364cf7d6b7aSMuzi    ).reduce(_ || _) && s2_SRAMhits(port)
365cf7d6b7aSMuzi  )
366b92f8445Sssszwic  // meta error is checked in prefetch pipeline
36788895b11Sxu_zh  val s2_meta_corrupt = RegEnable(s1_meta_corrupt, 0.U.asTypeOf(s1_meta_corrupt), s1_fire)
368b92f8445Sssszwic  // send errors to top
369a61a35e0Sssszwic  (0 until PortNumber).map { i =>
37088895b11Sxu_zh    io.errors(i).valid := io.csr_parity_enable && RegNext(s1_fire) && (s2_meta_corrupt(i) || s2_data_corrupt(i))
371cf7d6b7aSMuzi    io.errors(i).bits.report_to_beu := io.csr_parity_enable && RegNext(s1_fire) && (s2_meta_corrupt(
372cf7d6b7aSMuzi      i
373cf7d6b7aSMuzi    ) || s2_data_corrupt(i))
374b92f8445Sssszwic    io.errors(i).bits.paddr        := s2_req_paddr(i)
3750184a80eSYanqin Li    io.errors(i).bits.source       := DontCare
37688895b11Sxu_zh    io.errors(i).bits.source.tag   := s2_meta_corrupt(i)
37788895b11Sxu_zh    io.errors(i).bits.source.data  := s2_data_corrupt(i)
3780184a80eSYanqin Li    io.errors(i).bits.source.l2    := false.B
3790184a80eSYanqin Li    io.errors(i).bits.opType       := DontCare
3800184a80eSYanqin Li    io.errors(i).bits.opType.fetch := true.B
38179b191f7SJay  }
38279b191f7SJay
383b92f8445Sssszwic  /**
384b92f8445Sssszwic    ******************************************************************************
385b92f8445Sssszwic    * monitor missUint response port
386b92f8445Sssszwic    ******************************************************************************
387b92f8445Sssszwic    */
388fa42eb78Sxu_zh  val s2_MSHR_match = VecInit((0 until PortNumber).map(i =>
389fa42eb78Sxu_zh    (s2_req_vSetIdx(i) === fromMSHR.bits.vSetIdx) &&
390b92f8445Sssszwic      (s2_req_ptags(i) === getPhyTagFromBlk(fromMSHR.bits.blkPaddr)) &&
391fa42eb78Sxu_zh      fromMSHR.valid // we don't care about whether it's corrupt here
392fa42eb78Sxu_zh  ))
393cf7d6b7aSMuzi  val s2_MSHR_hits  = Seq(s2_valid && s2_MSHR_match(0), s2_valid && s2_MSHR_match(1) && s2_doubleline)
394b92f8445Sssszwic  val s2_MSHR_datas = fromMSHR.bits.data.asTypeOf(Vec(ICacheDataBanks, UInt((blockBits / ICacheDataBanks).W)))
395b92f8445Sssszwic
396b92f8445Sssszwic  val s2_bankIdxLow = s2_req_offset >> log2Ceil(blockBytes / ICacheDataBanks)
397fa42eb78Sxu_zh  val s2_bankMSHRHit = VecInit((0 until ICacheDataBanks).map(i =>
398fa42eb78Sxu_zh    ((i.U >= s2_bankIdxLow) && s2_MSHR_hits(0)) || ((i.U < s2_bankIdxLow) && s2_MSHR_hits(1))
399fa42eb78Sxu_zh  ))
400b92f8445Sssszwic
401b92f8445Sssszwic  (0 until ICacheDataBanks).foreach { i =>
402b92f8445Sssszwic    when(s1_fire) {
403b92f8445Sssszwic      s2_datas := s1_datas
404fa42eb78Sxu_zh    }.elsewhen(s2_bankMSHRHit(i) && !fromMSHR.bits.corrupt) {
405fa42eb78Sxu_zh      // if corrupt, no need to update s2_datas (it's wrong anyway), to save power
406b92f8445Sssszwic      s2_datas(i) := s2_MSHR_datas(i)
407b92f8445Sssszwic    }
408b92f8445Sssszwic  }
409b92f8445Sssszwic
410b92f8445Sssszwic  (0 until PortNumber).foreach { i =>
411b92f8445Sssszwic    when(s1_fire) {
412b92f8445Sssszwic      s2_hits := s1_hits
413b92f8445Sssszwic    }.elsewhen(s2_MSHR_hits(i)) {
414fa42eb78Sxu_zh      // update s2_hits even if it's corrupt, to let s2_fire
415b92f8445Sssszwic      s2_hits(i) := true.B
416b92f8445Sssszwic    }
417b92f8445Sssszwic  }
418b92f8445Sssszwic
41988895b11Sxu_zh  val s2_l2_corrupt = RegInit(VecInit(Seq.fill(PortNumber)(false.B)))
420b92f8445Sssszwic  (0 until PortNumber).foreach { i =>
421b92f8445Sssszwic    when(s1_fire) {
42288895b11Sxu_zh      s2_l2_corrupt(i) := false.B
423b92f8445Sssszwic    }.elsewhen(s2_MSHR_hits(i)) {
42488895b11Sxu_zh      s2_l2_corrupt(i) := fromMSHR.bits.corrupt
425b92f8445Sssszwic    }
426b92f8445Sssszwic  }
427b92f8445Sssszwic
428b92f8445Sssszwic  /**
429b92f8445Sssszwic    ******************************************************************************
430b92f8445Sssszwic    * send request to MSHR if ICache miss
431b92f8445Sssszwic    ******************************************************************************
432b92f8445Sssszwic    */
433002c10a4SYanqin Li
434002c10a4SYanqin Li  // merge pmp mmio and itlb pbmt
435002c10a4SYanqin Li  val s2_mmio = VecInit((s2_pmp_mmio zip s2_itlb_pbmt).map { case (mmio, pbmt) =>
436002c10a4SYanqin Li    mmio || Pbmt.isUncache(pbmt)
437002c10a4SYanqin Li  })
438002c10a4SYanqin Li
439f80535c3Sxu_zh  /* s2_exception includes itlb pf/gpf/af, pmp af and meta corruption (af), neither of which should be fetched
440f80535c3Sxu_zh   * mmio should not be fetched, it will be fetched by IFU mmio fsm
441f80535c3Sxu_zh   * also, if previous has exception, latter port should also not be fetched
44288895b11Sxu_zh   */
443b808ac73Sxu_zh  val s2_miss = VecInit((0 until PortNumber).map { i =>
444b808ac73Sxu_zh    !s2_hits(i) && (if (i == 0) true.B else s2_doubleline) &&
44588895b11Sxu_zh    s2_exception.take(i + 1).map(_ === ExceptionType.none).reduce(_ && _) &&
44688895b11Sxu_zh    s2_mmio.take(i + 1).map(!_).reduce(_ && _)
447b808ac73Sxu_zh  })
448b92f8445Sssszwic
449b92f8445Sssszwic  val toMSHRArbiter = Module(new Arbiter(new ICacheMissReq, PortNumber))
450b92f8445Sssszwic
451b92f8445Sssszwic  // To avoid sending duplicate requests.
452b92f8445Sssszwic  val has_send = RegInit(VecInit(Seq.fill(PortNumber)(false.B)))
453b92f8445Sssszwic  (0 until PortNumber).foreach { i =>
454b92f8445Sssszwic    when(s1_fire) {
455b92f8445Sssszwic      has_send(i) := false.B
456b92f8445Sssszwic    }.elsewhen(toMSHRArbiter.io.in(i).fire) {
457b92f8445Sssszwic      has_send(i) := true.B
458b92f8445Sssszwic    }
459b92f8445Sssszwic  }
460b92f8445Sssszwic
461b92f8445Sssszwic  (0 until PortNumber).map { i =>
462b92f8445Sssszwic    toMSHRArbiter.io.in(i).valid         := s2_valid && s2_miss(i) && !has_send(i) && !s2_flush
463b92f8445Sssszwic    toMSHRArbiter.io.in(i).bits.blkPaddr := getBlkAddr(s2_req_paddr(i))
464b92f8445Sssszwic    toMSHRArbiter.io.in(i).bits.vSetIdx  := s2_req_vSetIdx(i)
465b92f8445Sssszwic  }
466b92f8445Sssszwic  toMSHR <> toMSHRArbiter.io.out
467b92f8445Sssszwic
468b92f8445Sssszwic  XSPerfAccumulate("to_missUnit_stall", toMSHR.valid && !toMSHR.ready)
469b92f8445Sssszwic
470b92f8445Sssszwic  val s2_fetch_finish = !s2_miss.reduce(_ || _)
471f80535c3Sxu_zh
472f80535c3Sxu_zh  // also raise af if data/l2 corrupt is detected
473f80535c3Sxu_zh  val s2_data_exception = VecInit(s2_data_corrupt.map(ExceptionType.fromECC(io.csr_parity_enable, _)))
474f80535c3Sxu_zh  val s2_l2_exception   = VecInit(s2_l2_corrupt.map(ExceptionType.fromECC(true.B, _)))
475f80535c3Sxu_zh
476f80535c3Sxu_zh  // merge s2 exceptions, itlb has the highest priority, meta next, meta/data/l2 lowest (and we dont care about prioritizing between this three)
47788895b11Sxu_zh  val s2_exception_out = ExceptionType.merge(
478f80535c3Sxu_zh    s2_exception, // includes itlb/pmp/meta exception
479f80535c3Sxu_zh    s2_data_exception,
480f80535c3Sxu_zh    s2_l2_exception
48188895b11Sxu_zh  )
482b92f8445Sssszwic
483b92f8445Sssszwic  /**
484b92f8445Sssszwic    ******************************************************************************
485b92f8445Sssszwic    * response to IFU
486b92f8445Sssszwic    ******************************************************************************
487b92f8445Sssszwic    */
4881a5af821Sxu_zh  (0 until PortNumber).foreach { i =>
489b92f8445Sssszwic    if (i == 0) {
490b92f8445Sssszwic      toIFU(i).valid          := s2_fire
49188895b11Sxu_zh      toIFU(i).bits.exception := s2_exception_out(i)
492002c10a4SYanqin Li      toIFU(i).bits.pmp_mmio  := s2_pmp_mmio(i) // pass pmp_mmio instead of merged mmio to IFU
493002c10a4SYanqin Li      toIFU(i).bits.itlb_pbmt := s2_itlb_pbmt(i)
494b92f8445Sssszwic      toIFU(i).bits.data      := s2_datas.asTypeOf(UInt(blockBits.W))
495b92f8445Sssszwic    } else {
496b92f8445Sssszwic      toIFU(i).valid          := s2_fire && s2_doubleline
49788895b11Sxu_zh      toIFU(i).bits.exception := Mux(s2_doubleline, s2_exception_out(i), ExceptionType.none)
498002c10a4SYanqin Li      toIFU(i).bits.pmp_mmio  := s2_pmp_mmio(i) && s2_doubleline
499002c10a4SYanqin Li      toIFU(i).bits.itlb_pbmt := Mux(s2_doubleline, s2_itlb_pbmt(i), Pbmt.pma)
500b92f8445Sssszwic      toIFU(i).bits.data      := DontCare
501b92f8445Sssszwic    }
502*fbdb359dSMuzi    toIFU(i).bits.backendException := s2_backendException
503b92f8445Sssszwic    toIFU(i).bits.vaddr            := s2_req_vaddr(i)
504b92f8445Sssszwic    toIFU(i).bits.paddr            := s2_req_paddr(i)
5051a5af821Sxu_zh    toIFU(i).bits.gpaddr           := s2_req_gpaddr // Note: toIFU(1).bits.gpaddr is actually DontCare in current design
506ad415ae0SXiaokun-Pei    toIFU(i).bits.isForVSnonLeafPTE := s2_req_isForVSnonLeafPTE
507b92f8445Sssszwic  }
508b92f8445Sssszwic
509b92f8445Sssszwic  s2_flush := io.flush
510b92f8445Sssszwic  s2_ready := (s2_fetch_finish && !io.respStall) || !s2_valid
511b92f8445Sssszwic  s2_fire  := s2_valid && s2_fetch_finish && !io.respStall && !s2_flush
512b92f8445Sssszwic
513b92f8445Sssszwic  /**
514b92f8445Sssszwic    ******************************************************************************
515b92f8445Sssszwic    * report Tilelink corrupt error
516b92f8445Sssszwic    ******************************************************************************
517b92f8445Sssszwic    */
518a61a35e0Sssszwic  (0 until PortNumber).map { i =>
51988895b11Sxu_zh    when(RegNext(s2_fire && s2_l2_corrupt(i))) {
520a61a35e0Sssszwic      io.errors(i).valid              := true.B
5210184a80eSYanqin Li      io.errors(i).bits.report_to_beu := false.B // l2 should have report that to bus error unit, no need to do it again
522b92f8445Sssszwic      io.errors(i).bits.paddr         := RegNext(s2_req_paddr(i))
5230184a80eSYanqin Li      io.errors(i).bits.source.tag    := false.B
5240184a80eSYanqin Li      io.errors(i).bits.source.data   := false.B
5250184a80eSYanqin Li      io.errors(i).bits.source.l2     := true.B
5261d8f4dcbSJay    }
5271d8f4dcbSJay  }
5281d8f4dcbSJay
529a61a35e0Sssszwic  /**
530a61a35e0Sssszwic    ******************************************************************************
531a61a35e0Sssszwic    * performance info. TODO: need to simplify the logic
532a61a35e0Sssszwic    ***********************************************************s*******************
533a61a35e0Sssszwic    */
534b92f8445Sssszwic  io.perfInfo.only_0_hit      := s2_hits(0) && !s2_doubleline
535b92f8445Sssszwic  io.perfInfo.only_0_miss     := !s2_hits(0) && !s2_doubleline
536b92f8445Sssszwic  io.perfInfo.hit_0_hit_1     := s2_hits(0) && s2_hits(1) && s2_doubleline
537b92f8445Sssszwic  io.perfInfo.hit_0_miss_1    := s2_hits(0) && !s2_hits(1) && s2_doubleline
538b92f8445Sssszwic  io.perfInfo.miss_0_hit_1    := !s2_hits(0) && s2_hits(1) && s2_doubleline
539b92f8445Sssszwic  io.perfInfo.miss_0_miss_1   := !s2_hits(0) && !s2_hits(1) && s2_doubleline
54088895b11Sxu_zh  io.perfInfo.hit_0_except_1  := s2_hits(0) && (s2_exception(1) =/= ExceptionType.none) && s2_doubleline
54188895b11Sxu_zh  io.perfInfo.miss_0_except_1 := !s2_hits(0) && (s2_exception(1) =/= ExceptionType.none) && s2_doubleline
542b92f8445Sssszwic  io.perfInfo.bank_hit(0)     := s2_hits(0)
543b92f8445Sssszwic  io.perfInfo.bank_hit(1)     := s2_hits(1) && s2_doubleline
54488895b11Sxu_zh  io.perfInfo.except_0        := s2_exception(0) =/= ExceptionType.none
545b92f8445Sssszwic  io.perfInfo.hit             := s2_hits(0) && (!s2_doubleline || s2_hits(1))
54658dbdfc2SJay
54758dbdfc2SJay  /** <PERF> fetch bubble generated by icache miss */
54800240ba6SJay  XSPerfAccumulate("icache_bubble_s2_miss", s2_valid && !s2_fetch_finish)
549b92f8445Sssszwic  XSPerfAccumulate("icache_bubble_s0_wayLookup", s0_valid && !fromWayLookup.ready)
550b92f8445Sssszwic
551b92f8445Sssszwic  io.fetch.topdownIcacheMiss := !s2_fetch_finish
552b92f8445Sssszwic  io.fetch.topdownItlbMiss   := s0_valid && !fromWayLookup.ready
553b92f8445Sssszwic
554b92f8445Sssszwic  // class ICacheTouchDB(implicit p: Parameters) extends ICacheBundle{
555b92f8445Sssszwic  //   val blkPaddr  = UInt((PAddrBits - blockOffBits).W)
556b92f8445Sssszwic  //   val vSetIdx   = UInt(idxBits.W)
557b92f8445Sssszwic  //   val waymask   = UInt(log2Ceil(nWays).W)
558b92f8445Sssszwic  // }
559b92f8445Sssszwic
560b92f8445Sssszwic  // val isWriteICacheTouchTable = WireInit(Constantin.createRecord("isWriteICacheTouchTable" + p(XSCoreParamsKey).HartId.toString))
561b92f8445Sssszwic  // val ICacheTouchTable = ChiselDB.createTable("ICacheTouchTable" + p(XSCoreParamsKey).HartId.toString, new ICacheTouchDB)
562b92f8445Sssszwic
563b92f8445Sssszwic  // val ICacheTouchDumpData = Wire(Vec(PortNumber, new ICacheTouchDB))
564b92f8445Sssszwic  // (0 until PortNumber).foreach{ i =>
565b92f8445Sssszwic  //   ICacheTouchDumpData(i).blkPaddr  := getBlkAddr(s2_req_paddr(i))
566b92f8445Sssszwic  //   ICacheTouchDumpData(i).vSetIdx   := s2_req_vSetIdx(i)
567b92f8445Sssszwic  //   ICacheTouchDumpData(i).waymask   := OHToUInt(s2_tag_match_vec(i))
568b92f8445Sssszwic  //   ICacheTouchTable.log(
569b92f8445Sssszwic  //     data  = ICacheTouchDumpData(i),
570b92f8445Sssszwic  //     en    = io.touch(i).valid,
571b92f8445Sssszwic  //     site  = "req_" + i.toString,
572b92f8445Sssszwic  //     clock = clock,
573b92f8445Sssszwic  //     reset = reset
574b92f8445Sssszwic  //   )
575b92f8445Sssszwic  // }
57658dbdfc2SJay
577a61a35e0Sssszwic  /**
578a61a35e0Sssszwic    ******************************************************************************
579a61a35e0Sssszwic    * difftest refill check
580a61a35e0Sssszwic    ******************************************************************************
581a61a35e0Sssszwic    */
582afa866b1Sguohongyu  if (env.EnableDifftest) {
583afa866b1Sguohongyu    val discards = (0 until PortNumber).map { i =>
584002c10a4SYanqin Li      val discard = toIFU(i).bits.exception =/= ExceptionType.none || toIFU(i).bits.pmp_mmio ||
585002c10a4SYanqin Li        Pbmt.isUncache(toIFU(i).bits.itlb_pbmt)
586afa866b1Sguohongyu      discard
587afa866b1Sguohongyu    }
588b92f8445Sssszwic    val blkPaddrAll = s2_req_paddr.map(addr => addr(PAddrBits - 1, blockOffBits) << blockOffBits)
589b92f8445Sssszwic    (0 until ICacheDataBanks).map { i =>
590a0c65233SYinan Xu      val diffMainPipeOut = DifftestModule(new DiffRefillEvent, dontCare = true)
5917d45a146SYinan Xu      diffMainPipeOut.coreid := io.hartId
592b92f8445Sssszwic      diffMainPipeOut.index  := (3 + i).U
593b92f8445Sssszwic
594b92f8445Sssszwic      val bankSel = getBankSel(s2_req_offset, s2_valid).reduce(_ | _)
595b92f8445Sssszwic      val lineSel = getLineSel(s2_req_offset)
596b92f8445Sssszwic
597b92f8445Sssszwic      diffMainPipeOut.valid := s2_fire && bankSel(i).asBool && Mux(lineSel(i), !discards(1), !discards(0))
598cf7d6b7aSMuzi      diffMainPipeOut.addr := Mux(
599cf7d6b7aSMuzi        lineSel(i),
600cf7d6b7aSMuzi        blkPaddrAll(1) + (i.U << (log2Ceil(blockBytes / ICacheDataBanks))),
601cf7d6b7aSMuzi        blkPaddrAll(0) + (i.U << (log2Ceil(blockBytes / ICacheDataBanks)))
602cf7d6b7aSMuzi      )
603b92f8445Sssszwic
604b92f8445Sssszwic      diffMainPipeOut.data  := s2_datas(i).asTypeOf(diffMainPipeOut.data)
605b92f8445Sssszwic      diffMainPipeOut.idtfr := DontCare
606afa866b1Sguohongyu    }
607afa866b1Sguohongyu  }
6081d8f4dcbSJay}
609