11d8f4dcbSJay/*************************************************************************************** 21d8f4dcbSJay* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 31d8f4dcbSJay* Copyright (c) 2020-2021 Peng Cheng Laboratory 41d8f4dcbSJay* 51d8f4dcbSJay* XiangShan is licensed under Mulan PSL v2. 61d8f4dcbSJay* You can use this software according to the terms and conditions of the Mulan PSL v2. 71d8f4dcbSJay* You may obtain a copy of Mulan PSL v2 at: 81d8f4dcbSJay* http://license.coscl.org.cn/MulanPSL2 91d8f4dcbSJay* 101d8f4dcbSJay* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 111d8f4dcbSJay* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 121d8f4dcbSJay* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 131d8f4dcbSJay* 141d8f4dcbSJay* See the Mulan PSL v2 for more details. 151d8f4dcbSJay***************************************************************************************/ 161d8f4dcbSJay 171d8f4dcbSJaypackage xiangshan.frontend.icache 181d8f4dcbSJay 191d8f4dcbSJayimport chipsalliance.rocketchip.config.Parameters 201d8f4dcbSJayimport chisel3._ 211d8f4dcbSJayimport chisel3.util._ 221d8f4dcbSJayimport freechips.rocketchip.tilelink.ClientStates 231d8f4dcbSJayimport xiangshan._ 241d8f4dcbSJayimport xiangshan.cache.mmu._ 251d8f4dcbSJayimport utils._ 261d8f4dcbSJayimport xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle} 271d8f4dcbSJay 281d8f4dcbSJayclass ICacheMainPipeReq(implicit p: Parameters) extends ICacheBundle 291d8f4dcbSJay{ 301d8f4dcbSJay val vaddr = UInt(VAddrBits.W) 311d8f4dcbSJay def vsetIdx = get_idx(vaddr) 321d8f4dcbSJay} 331d8f4dcbSJay 341d8f4dcbSJayclass ICacheMainPipeResp(implicit p: Parameters) extends ICacheBundle 351d8f4dcbSJay{ 361d8f4dcbSJay val vaddr = UInt(VAddrBits.W) 371d8f4dcbSJay val readData = UInt(blockBits.W) 381d8f4dcbSJay val paddr = UInt(PAddrBits.W) 391d8f4dcbSJay val tlbExcp = new Bundle{ 401d8f4dcbSJay val pageFault = Bool() 411d8f4dcbSJay val accessFault = Bool() 421d8f4dcbSJay val mmio = Bool() 431d8f4dcbSJay } 441d8f4dcbSJay} 451d8f4dcbSJay 461d8f4dcbSJayclass ICacheMainPipeBundle(implicit p: Parameters) extends ICacheBundle 471d8f4dcbSJay{ 481d8f4dcbSJay val req = Flipped(DecoupledIO(new ICacheMainPipeReq)) 491d8f4dcbSJay val resp = ValidIO(new ICacheMainPipeResp) 501d8f4dcbSJay} 511d8f4dcbSJay 521d8f4dcbSJayclass ICacheMetaReqBundle(implicit p: Parameters) extends ICacheBundle{ 531d8f4dcbSJay val toIMeta = Decoupled(new ICacheReadBundle) 541d8f4dcbSJay val fromIMeta = Input(new ICacheMetaRespBundle) 551d8f4dcbSJay} 561d8f4dcbSJay 571d8f4dcbSJayclass ICacheDataReqBundle(implicit p: Parameters) extends ICacheBundle{ 581d8f4dcbSJay val toIData = Decoupled(new ICacheReadBundle) 591d8f4dcbSJay val fromIData = Input(new ICacheDataRespBundle) 601d8f4dcbSJay} 611d8f4dcbSJay 621d8f4dcbSJayclass ICacheMSHRBundle(implicit p: Parameters) extends ICacheBundle{ 631d8f4dcbSJay val toMSHR = Decoupled(new ICacheMissReq) 641d8f4dcbSJay val fromMSHR = Flipped(ValidIO(new ICacheMissResp)) 651d8f4dcbSJay} 661d8f4dcbSJay 671d8f4dcbSJayclass ICachePMPBundle(implicit p: Parameters) extends ICacheBundle{ 681d8f4dcbSJay val req = Valid(new PMPReqBundle()) 691d8f4dcbSJay val resp = Input(new PMPRespBundle()) 701d8f4dcbSJay} 711d8f4dcbSJay 721d8f4dcbSJayclass ICachePerfInfo(implicit p: Parameters) extends ICacheBundle{ 731d8f4dcbSJay val only_0_hit = Bool() 741d8f4dcbSJay val only_0_miss = Bool() 751d8f4dcbSJay val hit_0_hit_1 = Bool() 761d8f4dcbSJay val hit_0_miss_1 = Bool() 771d8f4dcbSJay val miss_0_hit_1 = Bool() 781d8f4dcbSJay val miss_0_miss_1 = Bool() 79a108d429SJay val hit_0_except_1 = Bool() 80a108d429SJay val miss_0_except_1 = Bool() 81a108d429SJay val except_0 = Bool() 821d8f4dcbSJay val bank_hit = Vec(2,Bool()) 831d8f4dcbSJay val hit = Bool() 841d8f4dcbSJay} 851d8f4dcbSJay 861d8f4dcbSJayclass ICacheMainPipeInterface(implicit p: Parameters) extends ICacheBundle { 872a3050c2SJay /*** internal interface ***/ 881d8f4dcbSJay val metaArray = new ICacheMetaReqBundle 891d8f4dcbSJay val dataArray = new ICacheDataReqBundle 901d8f4dcbSJay val mshr = Vec(PortNumber, new ICacheMSHRBundle) 9158dbdfc2SJay val errors = Output(Vec(PortNumber, new L1CacheErrorInfo)) 922a3050c2SJay /*** outside interface ***/ 931d8f4dcbSJay val fetch = Vec(PortNumber, new ICacheMainPipeBundle) 941d8f4dcbSJay val pmp = Vec(PortNumber, new ICachePMPBundle) 95*f1fe8698SLemover val itlb = Vec(PortNumber, new TlbRequestIO) 961d8f4dcbSJay val respStall = Input(Bool()) 971d8f4dcbSJay val perfInfo = Output(new ICachePerfInfo) 9858dbdfc2SJay 99a108d429SJay val prefetchEnable = Output(Bool()) 100a108d429SJay val prefetchDisable = Output(Bool()) 101ecccf78fSJay val csr_parity_enable = Input(Bool()) 102ecccf78fSJay 1031d8f4dcbSJay} 1041d8f4dcbSJay 1051d8f4dcbSJayclass ICacheMainPipe(implicit p: Parameters) extends ICacheModule 1061d8f4dcbSJay{ 1071d8f4dcbSJay val io = IO(new ICacheMainPipeInterface) 1081d8f4dcbSJay 10958dbdfc2SJay /** Input/Output port */ 1101d8f4dcbSJay val (fromIFU, toIFU) = (io.fetch.map(_.req), io.fetch.map(_.resp)) 1112a3050c2SJay val (toMeta, metaResp) = (io.metaArray.toIMeta, io.metaArray.fromIMeta) 1122a3050c2SJay val (toData, dataResp) = (io.dataArray.toIData, io.dataArray.fromIData) 1131d8f4dcbSJay val (toMSHR, fromMSHR) = (io.mshr.map(_.toMSHR), io.mshr.map(_.fromMSHR)) 1141d8f4dcbSJay val (toITLB, fromITLB) = (io.itlb.map(_.req), io.itlb.map(_.resp)) 1151d8f4dcbSJay val (toPMP, fromPMP) = (io.pmp.map(_.req), io.pmp.map(_.resp)) 1161d8f4dcbSJay 11758dbdfc2SJay /** pipeline control signal */ 118*f1fe8698SLemover val s1_ready, s2_ready = Wire(Bool()) 119*f1fe8698SLemover val s0_fire, s1_fire , s2_fire = Wire(Bool()) 1201d8f4dcbSJay 1217052722fSJay val missSwitchBit = RegInit(false.B) 1227052722fSJay 12358dbdfc2SJay /** replacement status register */ 12458dbdfc2SJay val touch_sets = Seq.fill(2)(Wire(Vec(2, UInt(log2Ceil(nSets/2).W)))) 12558dbdfc2SJay val touch_ways = Seq.fill(2)(Wire(Vec(2, Valid(UInt(log2Ceil(nWays).W)))) ) 12658dbdfc2SJay 1272a3050c2SJay /** 1282a3050c2SJay ****************************************************************************** 12958dbdfc2SJay * ICache Stage 0 13058dbdfc2SJay * - send req to ITLB and wait for tlb miss fixing 13158dbdfc2SJay * - send req to Meta/Data SRAM 1322a3050c2SJay ****************************************************************************** 1332a3050c2SJay */ 1342a3050c2SJay 13558dbdfc2SJay /** s0 control */ 1361d8f4dcbSJay val s0_valid = fromIFU.map(_.valid).reduce(_||_) 1371d8f4dcbSJay val s0_req_vaddr = VecInit(fromIFU.map(_.bits.vaddr)) 1381d8f4dcbSJay val s0_req_vsetIdx = VecInit(fromIFU.map(_.bits.vsetIdx)) 13961e1db30SJay val s0_only_first = fromIFU(0).valid && !fromIFU(0).valid 1401d8f4dcbSJay val s0_double_line = fromIFU(0).valid && fromIFU(1).valid 1411d8f4dcbSJay 142*f1fe8698SLemover val s0_final_valid = s0_valid 143*f1fe8698SLemover val s0_final_vaddr = s0_req_vaddr 144*f1fe8698SLemover val s0_final_vsetIdx = s0_req_vsetIdx 145*f1fe8698SLemover val s0_final_only_first = s0_only_first 146*f1fe8698SLemover val s0_final_double_line = s0_double_line 14761e1db30SJay 14858dbdfc2SJay /** SRAM request */ 1491d8f4dcbSJay val fetch_req = List(toMeta, toData) 1501d8f4dcbSJay for(i <- 0 until 2) { 151*f1fe8698SLemover // fetch_req(i).valid := (s0_valid || tlb_slot.valid) && !missSwitchBit 152*f1fe8698SLemover fetch_req(i).valid := s0_valid && !missSwitchBit 15361e1db30SJay fetch_req(i).bits.isDoubleLine := s0_final_double_line 15461e1db30SJay fetch_req(i).bits.vSetIdx := s0_final_vsetIdx 1551d8f4dcbSJay } 1562a3050c2SJay 157*f1fe8698SLemover /** s0 tlb **/ 158b127c1edSJay toITLB(0).valid := s0_valid 1592a3050c2SJay toITLB(0).bits.size := 3.U // TODO: fix the size 16091df15e5SJay toITLB(0).bits.vaddr := s0_req_vaddr(0) 16191df15e5SJay toITLB(0).bits.debug.pc := s0_req_vaddr(0) 1622a3050c2SJay 163b127c1edSJay toITLB(1).valid := s0_valid && s0_double_line 1642a3050c2SJay toITLB(1).bits.size := 3.U // TODO: fix the size 16591df15e5SJay toITLB(1).bits.vaddr := s0_req_vaddr(1) 16691df15e5SJay toITLB(1).bits.debug.pc := s0_req_vaddr(1) 16791df15e5SJay 1682a3050c2SJay toITLB.map{port => 1692a3050c2SJay port.bits.cmd := TlbCmd.exec 170*f1fe8698SLemover port.bits.debug.robIdx := DontCare 1712a3050c2SJay port.bits.debug.isFirstIssue := DontCare 1722a3050c2SJay } 1732a3050c2SJay 174*f1fe8698SLemover /** ITLB & ICACHE sync case 175*f1fe8698SLemover * when icache is not ready, but itlb is ready 176*f1fe8698SLemover * because itlb is non-block, then the req will take the port 177*f1fe8698SLemover * then itlb will unset the ready?? itlb is wrongly blocked. 178*f1fe8698SLemover * Solution: maybe give itlb a signal to tell whether acquire the slot? 179*f1fe8698SLemover */ 1802a3050c2SJay 181*f1fe8698SLemover val itlb_can_go = toITLB(0).ready && toITLB(1).ready 182*f1fe8698SLemover val icache_can_go = fetch_req(0).ready && fetch_req(1).ready 183*f1fe8698SLemover val pipe_can_go = !missSwitchBit && s1_ready 184*f1fe8698SLemover val s0_can_go = itlb_can_go && icache_can_go && pipe_can_go 185*f1fe8698SLemover val s0_fetch_fire = s0_valid && s0_can_go 186*f1fe8698SLemover s0_fire := s0_fetch_fire 187*f1fe8698SLemover toITLB.map{port => port.bits.kill := !icache_can_go || !pipe_can_go} 1887052722fSJay 1897052722fSJay //TODO: fix GTimer() condition 190*f1fe8698SLemover fromIFU.map(_.ready := s0_can_go) //&& GTimer() > 500.U ) 191*f1fe8698SLemover 1922a3050c2SJay /** 1932a3050c2SJay ****************************************************************************** 19458dbdfc2SJay * ICache Stage 1 19558dbdfc2SJay * - get tlb resp data (exceptiong info and physical addresses) 19658dbdfc2SJay * - get Meta/Data SRAM read responses (latched for pipeline stop) 19758dbdfc2SJay * - tag compare/hit check 1982a3050c2SJay ****************************************************************************** 1992a3050c2SJay */ 2001d8f4dcbSJay 20158dbdfc2SJay /** s1 control */ 2021d8f4dcbSJay 203*f1fe8698SLemover val s1_valid = generatePipeControl(lastFire = s0_fire, thisFire = s1_fire, thisFlush = false.B, lastFlush = false.B) 2041d8f4dcbSJay 205005e809bSJiuyang Liu val s1_req_vaddr = RegEnable(s0_final_vaddr, s0_fire) 206005e809bSJiuyang Liu val s1_req_vsetIdx = RegEnable(s0_final_vsetIdx, s0_fire) 207005e809bSJiuyang Liu val s1_only_first = RegEnable(s0_final_only_first, s0_fire) 208005e809bSJiuyang Liu val s1_double_line = RegEnable(s0_final_double_line, s0_fire) 209*f1fe8698SLemover //val s1_tlb_miss = RegEnable(tlb_slot.valid, s0_fire) 2101d8f4dcbSJay 21158dbdfc2SJay /** tlb response latch for pipeline stop */ 212*f1fe8698SLemover val tlb_back = fromITLB.map(_.fire()) 213*f1fe8698SLemover val tlb_need_back = VecInit((0 until PortNumber).map(i => ValidHold(s0_fire && toITLB(i).fire(), s1_fire, false.B))) 214*f1fe8698SLemover val tlb_already_recv = RegInit(VecInit(Seq.fill(PortNumber)(false.B))) 215*f1fe8698SLemover val tlb_ready_recv = VecInit((0 until PortNumber).map(i => RegNext(s0_fire, false.B) || (s1_valid && !tlb_already_recv(i)))) 216*f1fe8698SLemover val tlb_resp_valid = Wire(Vec(2, Bool())) 217*f1fe8698SLemover for (i <- 0 until PortNumber) { 218*f1fe8698SLemover tlb_resp_valid(i) := tlb_already_recv(i) || (tlb_ready_recv(i) && tlb_back(i)) 219*f1fe8698SLemover when (tlb_already_recv(i) && s1_fire) { 220*f1fe8698SLemover tlb_already_recv(i) := false.B 221*f1fe8698SLemover } 222*f1fe8698SLemover when (tlb_back(i) && tlb_ready_recv(i) && !s1_fire) { 223*f1fe8698SLemover tlb_already_recv(i) := true.B 224*f1fe8698SLemover } 225*f1fe8698SLemover fromITLB(i).ready := tlb_ready_recv(i) 226*f1fe8698SLemover } 227*f1fe8698SLemover assert(RegNext(Cat((0 until PortNumber).map(i => tlb_need_back(i) || !tlb_resp_valid(i))).andR(), true.B), 228*f1fe8698SLemover "when tlb should not back, tlb should not resp valid") 229*f1fe8698SLemover assert(RegNext(!s1_valid || Cat(tlb_need_back).orR, true.B), "when s1_valid, need at least one tlb_need_back") 230*f1fe8698SLemover assert(RegNext(s1_valid || !Cat(tlb_need_back).orR, true.B), "when !s1_valid, all the tlb_need_back should be false") 231*f1fe8698SLemover assert(RegNext(s1_valid || !Cat(tlb_already_recv).orR, true.B), "when !s1_valid, should not tlb_already_recv") 232*f1fe8698SLemover assert(RegNext(s1_valid || !Cat(tlb_resp_valid).orR, true.B), "when !s1_valid, should not tlb_resp_valid") 2331d8f4dcbSJay 234*f1fe8698SLemover val tlbRespPAddr = VecInit((0 until PortNumber).map(i => ResultHoldBypass(valid = tlb_back(i), data = fromITLB(i).bits.paddr))) 235*f1fe8698SLemover val tlbExcpPF = VecInit((0 until PortNumber).map(i => ResultHoldBypass(valid = tlb_back(i), data = fromITLB(i).bits.excp.pf.instr) && tlb_need_back(i))) 236*f1fe8698SLemover val tlbExcpAF = VecInit((0 until PortNumber).map(i => ResultHoldBypass(valid = tlb_back(i), data = fromITLB(i).bits.excp.af.instr) && tlb_need_back(i))) 237*f1fe8698SLemover val tlbExcp = VecInit((0 until PortNumber).map(i => tlbExcpPF(i) || tlbExcpPF(i))) 2382a3050c2SJay 239*f1fe8698SLemover val tlbRespAllValid = Cat((0 until PortNumber).map(i => !tlb_need_back(i) || tlb_resp_valid(i))).andR 240*f1fe8698SLemover s1_ready := s2_ready && tlbRespAllValid || !s1_valid 241*f1fe8698SLemover s1_fire := s1_valid && tlbRespAllValid && s2_ready 2421d8f4dcbSJay 24358dbdfc2SJay /** s1 hit check/tag compare */ 2441d8f4dcbSJay val s1_req_paddr = tlbRespPAddr 2451d8f4dcbSJay val s1_req_ptags = VecInit(s1_req_paddr.map(get_phy_tag(_))) 2461d8f4dcbSJay 247ccfc2e22SJay val s1_meta_ptags = ResultHoldBypass(data = metaResp.tags, valid = RegNext(s0_fire)) 248ccfc2e22SJay val s1_meta_cohs = ResultHoldBypass(data = metaResp.cohs, valid = RegNext(s0_fire)) 24958dbdfc2SJay val s1_meta_errors = ResultHoldBypass(data = metaResp.errors, valid = RegNext(s0_fire)) 25058dbdfc2SJay 251ccfc2e22SJay val s1_data_cacheline = ResultHoldBypass(data = dataResp.datas, valid = RegNext(s0_fire)) 25279b191f7SJay val s1_data_errorBits = ResultHoldBypass(data = dataResp.codes, valid = RegNext(s0_fire)) 2531d8f4dcbSJay 2541d8f4dcbSJay val s1_tag_eq_vec = VecInit((0 until PortNumber).map( p => VecInit((0 until nWays).map( w => s1_meta_ptags(p)(w) === s1_req_ptags(p) )))) 2551d8f4dcbSJay val s1_tag_match_vec = VecInit((0 until PortNumber).map( k => VecInit(s1_tag_eq_vec(k).zipWithIndex.map{ case(way_tag_eq, w) => way_tag_eq && s1_meta_cohs(k)(w).isValid()}))) 2561d8f4dcbSJay val s1_tag_match = VecInit(s1_tag_match_vec.map(vector => ParallelOR(vector))) 2571d8f4dcbSJay 258*f1fe8698SLemover val s1_port_hit = VecInit(Seq(s1_tag_match(0) && s1_valid && !tlbExcp(0), s1_tag_match(1) && s1_valid && s1_double_line && !tlbExcp(1) )) 259*f1fe8698SLemover val s1_bank_miss = VecInit(Seq(!s1_tag_match(0) && s1_valid && !tlbExcp(0), !s1_tag_match(1) && s1_valid && s1_double_line && !tlbExcp(1) )) 2601d8f4dcbSJay val s1_hit = (s1_port_hit(0) && s1_port_hit(1)) || (!s1_double_line && s1_port_hit(0)) 2611d8f4dcbSJay 2621d8f4dcbSJay /** choose victim cacheline */ 2631d8f4dcbSJay val replacers = Seq.fill(PortNumber)(ReplacementPolicy.fromString(cacheParams.replacer,nWays,nSets/PortNumber)) 264ccfc2e22SJay val s1_victim_oh = ResultHoldBypass(data = VecInit(replacers.zipWithIndex.map{case (replacer, i) => UIntToOH(replacer.way(s1_req_vsetIdx(i)))}), valid = RegNext(s0_fire)) 2651d8f4dcbSJay 2661d8f4dcbSJay val s1_victim_coh = VecInit(s1_victim_oh.zipWithIndex.map {case(oh, port) => Mux1H(oh, s1_meta_cohs(port))}) 2671d8f4dcbSJay 2681d8f4dcbSJay assert(PopCount(s1_tag_match_vec(0)) <= 1.U && PopCount(s1_tag_match_vec(1)) <= 1.U, "Multiple hit in main pipe") 2691d8f4dcbSJay 2701d8f4dcbSJay ((replacers zip touch_sets) zip touch_ways).map{case ((r, s),w) => r.access(s,w)} 2711d8f4dcbSJay 2721d8f4dcbSJay val s1_hit_data = VecInit(s1_data_cacheline.zipWithIndex.map { case(bank, i) => 2731d8f4dcbSJay val port_hit_data = Mux1H(s1_tag_match_vec(i).asUInt, bank) 2741d8f4dcbSJay port_hit_data 2751d8f4dcbSJay }) 2761d8f4dcbSJay 27758dbdfc2SJay /** <PERF> replace victim way number */ 27858dbdfc2SJay 2791d8f4dcbSJay (0 until nWays).map{ w => 2801d8f4dcbSJay XSPerfAccumulate("line_0_hit_way_" + Integer.toString(w, 10), s1_fire && s1_port_hit(0) && OHToUInt(s1_tag_match_vec(0)) === w.U) 2811d8f4dcbSJay } 2821d8f4dcbSJay 2831d8f4dcbSJay (0 until nWays).map{ w => 2841d8f4dcbSJay XSPerfAccumulate("line_0_victim_way_" + Integer.toString(w, 10), s1_fire && !s1_port_hit(0) && OHToUInt(s1_victim_oh(0)) === w.U) 2851d8f4dcbSJay } 2861d8f4dcbSJay 2871d8f4dcbSJay (0 until nWays).map{ w => 2881d8f4dcbSJay XSPerfAccumulate("line_1_hit_way_" + Integer.toString(w, 10), s1_fire && s1_double_line && s1_port_hit(1) && OHToUInt(s1_tag_match_vec(1)) === w.U) 2891d8f4dcbSJay } 2901d8f4dcbSJay 2911d8f4dcbSJay (0 until nWays).map{ w => 2921d8f4dcbSJay XSPerfAccumulate("line_1_victim_way_" + Integer.toString(w, 10), s1_fire && s1_double_line && !s1_port_hit(1) && OHToUInt(s1_victim_oh(1)) === w.U) 2931d8f4dcbSJay } 2941d8f4dcbSJay 2952a3050c2SJay /** 2962a3050c2SJay ****************************************************************************** 29758dbdfc2SJay * ICache Stage 2 29858dbdfc2SJay * - send request to MSHR if ICache miss 29958dbdfc2SJay * - generate secondary miss status/data registers 30058dbdfc2SJay * - response to IFU 3012a3050c2SJay ****************************************************************************** 3022a3050c2SJay */ 30358dbdfc2SJay 30458dbdfc2SJay /** s2 control */ 3051d8f4dcbSJay val s2_fetch_finish = Wire(Bool()) 3061d8f4dcbSJay 307*f1fe8698SLemover val s2_valid = generatePipeControl(lastFire = s1_fire, thisFire = s2_fire, thisFlush = false.B, lastFlush = false.B) 3081d8f4dcbSJay val s2_miss_available = Wire(Bool()) 3091d8f4dcbSJay 3101d8f4dcbSJay s2_ready := (s2_valid && s2_fetch_finish && !io.respStall) || (!s2_valid && s2_miss_available) 3111d8f4dcbSJay s2_fire := s2_valid && s2_fetch_finish && !io.respStall 3121d8f4dcbSJay 31358dbdfc2SJay /** s2 data */ 3141d8f4dcbSJay val mmio = fromPMP.map(port => port.mmio) // TODO: handle it 3151d8f4dcbSJay 316005e809bSJiuyang Liu val (s2_req_paddr , s2_req_vaddr) = (RegEnable(s1_req_paddr, s1_fire), RegEnable(s1_req_vaddr, s1_fire)) 317005e809bSJiuyang Liu val s2_req_vsetIdx = RegEnable(s1_req_vsetIdx, s1_fire) 318005e809bSJiuyang Liu val s2_req_ptags = RegEnable(s1_req_ptags, s1_fire) 319005e809bSJiuyang Liu val s2_only_first = RegEnable(s1_only_first, s1_fire) 320005e809bSJiuyang Liu val s2_double_line = RegEnable(s1_double_line, s1_fire) 321005e809bSJiuyang Liu val s2_hit = RegEnable(s1_hit , s1_fire) 322005e809bSJiuyang Liu val s2_port_hit = RegEnable(s1_port_hit, s1_fire) 323005e809bSJiuyang Liu val s2_bank_miss = RegEnable(s1_bank_miss, s1_fire) 324005e809bSJiuyang Liu val s2_waymask = RegEnable(s1_victim_oh, s1_fire) 325005e809bSJiuyang Liu val s2_victim_coh = RegEnable(s1_victim_coh, s1_fire) 326005e809bSJiuyang Liu val s2_tag_match_vec = RegEnable(s1_tag_match_vec, s1_fire) 3271d8f4dcbSJay 328*f1fe8698SLemover assert(RegNext(!s2_valid || s2_req_paddr(0)(11,0) === s2_req_vaddr(0)(11,0), true.B)) 329*f1fe8698SLemover 33058dbdfc2SJay /** status imply that s2 is a secondary miss (no need to resend miss request) */ 3311d8f4dcbSJay val sec_meet_vec = Wire(Vec(2, Bool())) 3321d8f4dcbSJay val s2_fixed_hit_vec = VecInit((0 until 2).map(i => s2_port_hit(i) || sec_meet_vec(i))) 3331d8f4dcbSJay val s2_fixed_hit = (s2_valid && s2_fixed_hit_vec(0) && s2_fixed_hit_vec(1) && s2_double_line) || (s2_valid && s2_fixed_hit_vec(0) && !s2_double_line) 3341d8f4dcbSJay 335005e809bSJiuyang Liu val s2_meta_errors = RegEnable(s1_meta_errors, s1_fire) 336005e809bSJiuyang Liu val s2_data_errorBits = RegEnable(s1_data_errorBits, s1_fire) 337005e809bSJiuyang Liu val s2_data_cacheline = RegEnable(s1_data_cacheline, s1_fire) 33879b191f7SJay 33979b191f7SJay val s2_data_errors = Wire(Vec(PortNumber,Vec(nWays, Bool()))) 34079b191f7SJay 34179b191f7SJay (0 until PortNumber).map{ i => 34279b191f7SJay val read_datas = s2_data_cacheline(i).asTypeOf(Vec(nWays,Vec(dataCodeUnitNum, UInt(dataCodeUnit.W)))) 34379b191f7SJay val read_codes = s2_data_errorBits(i).asTypeOf(Vec(nWays,Vec(dataCodeUnitNum, UInt(dataCodeBits.W)))) 34479b191f7SJay val data_full_wayBits = VecInit((0 until nWays).map( w => 34579b191f7SJay VecInit((0 until dataCodeUnitNum).map(u => 34679b191f7SJay Cat(read_codes(w)(u), read_datas(w)(u)))))) 34779b191f7SJay val data_error_wayBits = VecInit((0 until nWays).map( w => 34879b191f7SJay VecInit((0 until dataCodeUnitNum).map(u => 34979b191f7SJay cacheParams.dataCode.decode(data_full_wayBits(w)(u)).error )))) 35079b191f7SJay if(i == 0){ 35179b191f7SJay (0 until nWays).map{ w => 35279b191f7SJay s2_data_errors(i)(w) := RegNext(RegNext(s1_fire)) && RegNext(data_error_wayBits(w)).reduce(_||_) 35379b191f7SJay } 35479b191f7SJay } else { 35579b191f7SJay (0 until nWays).map{ w => 35679b191f7SJay s2_data_errors(i)(w) := RegNext(RegNext(s1_fire)) && RegNext(RegNext(s1_double_line)) && RegNext(data_error_wayBits(w)).reduce(_||_) 35779b191f7SJay } 35879b191f7SJay } 35979b191f7SJay } 36079b191f7SJay 36179b191f7SJay val s2_parity_meta_error = VecInit((0 until PortNumber).map(i => s2_meta_errors(i).reduce(_||_) && io.csr_parity_enable)) 36279b191f7SJay val s2_parity_data_error = VecInit((0 until PortNumber).map(i => s2_data_errors(i).reduce(_||_) && io.csr_parity_enable)) 36379b191f7SJay val s2_parity_error = VecInit((0 until PortNumber).map(i => RegNext(s2_parity_meta_error(i)) || s2_parity_data_error(i))) 36479b191f7SJay 36579b191f7SJay for(i <- 0 until PortNumber){ 366e8e4462cSJay io.errors(i).valid := RegNext(s2_parity_error(i) && RegNext(RegNext(s1_fire))) 367e8e4462cSJay io.errors(i).report_to_beu := RegNext(s2_parity_error(i) && RegNext(RegNext(s1_fire))) 36879b191f7SJay io.errors(i).paddr := RegNext(RegNext(s2_req_paddr(i))) 36979b191f7SJay io.errors(i).source := DontCare 37079b191f7SJay io.errors(i).source.tag := RegNext(RegNext(s2_parity_meta_error(i))) 37179b191f7SJay io.errors(i).source.data := RegNext(s2_parity_data_error(i)) 37279b191f7SJay io.errors(i).source.l2 := false.B 37379b191f7SJay io.errors(i).opType := DontCare 37479b191f7SJay io.errors(i).opType.fetch := true.B 37579b191f7SJay } 376e8e4462cSJay XSError(s2_parity_error.reduce(_||_) && RegNext(RegNext(s1_fire)), "ICache has parity error in MainPaipe!") 37779b191f7SJay 37879b191f7SJay 3792a25dbb4SJay /** exception and pmp logic **/ 3802a3050c2SJay //PMP Result 381*f1fe8698SLemover val s2_tlb_need_back = VecInit((0 until PortNumber).map(i => ValidHold(tlb_need_back(i) && s1_fire, s2_fire, false.B))) 3822a3050c2SJay val pmpExcpAF = Wire(Vec(PortNumber, Bool())) 383*f1fe8698SLemover pmpExcpAF(0) := fromPMP(0).instr && s2_tlb_need_back(0) 384*f1fe8698SLemover pmpExcpAF(1) := fromPMP(1).instr && s2_double_line && s2_tlb_need_back(1) 3851d8f4dcbSJay //exception information 386005e809bSJiuyang Liu val s2_except_pf = RegEnable(tlbExcpPF, s1_fire) 387005e809bSJiuyang Liu val s2_except_af = VecInit(RegEnable(tlbExcpAF, s1_fire).zip(pmpExcpAF).map{ 38879b191f7SJay case(tlbAf, pmpAf) => tlbAf || DataHoldBypass(pmpAf, RegNext(s1_fire)).asBool}) 3891d8f4dcbSJay val s2_except = VecInit((0 until 2).map{i => s2_except_pf(i) || s2_except_af(i)}) 3901d8f4dcbSJay val s2_has_except = s2_valid && (s2_except_af.reduce(_||_) || s2_except_pf.reduce(_||_)) 3911d8f4dcbSJay //MMIO 3921d8f4dcbSJay val s2_mmio = DataHoldBypass(io.pmp(0).resp.mmio && !s2_except_af(0) && !s2_except_pf(0), RegNext(s1_fire)).asBool() 3931d8f4dcbSJay 39458dbdfc2SJay //send physical address to PMP 3951d8f4dcbSJay io.pmp.zipWithIndex.map { case (p, i) => 396de7689fcSJay p.req.valid := s2_valid && !missSwitchBit 3971d8f4dcbSJay p.req.bits.addr := s2_req_paddr(i) 3981d8f4dcbSJay p.req.bits.size := 3.U // TODO 3991d8f4dcbSJay p.req.bits.cmd := TlbCmd.exec 4001d8f4dcbSJay } 4011d8f4dcbSJay 4021d8f4dcbSJay /*** cacheline miss logic ***/ 4031d8f4dcbSJay val wait_idle :: wait_queue_ready :: wait_send_req :: wait_two_resp :: wait_0_resp :: wait_1_resp :: wait_one_resp ::wait_finish :: Nil = Enum(8) 4041d8f4dcbSJay val wait_state = RegInit(wait_idle) 4051d8f4dcbSJay 4061d8f4dcbSJay val port_miss_fix = VecInit(Seq(fromMSHR(0).fire() && !s2_port_hit(0), fromMSHR(1).fire() && s2_double_line && !s2_port_hit(1) )) 4071d8f4dcbSJay 40858dbdfc2SJay // secondary miss record registers 4092a3050c2SJay class MissSlot(implicit p: Parameters) extends ICacheBundle { 4101d8f4dcbSJay val m_vSetIdx = UInt(idxBits.W) 4111d8f4dcbSJay val m_pTag = UInt(tagBits.W) 4121d8f4dcbSJay val m_data = UInt(blockBits.W) 41358dbdfc2SJay val m_corrupt = Bool() 4141d8f4dcbSJay } 4151d8f4dcbSJay 4161d8f4dcbSJay val missSlot = Seq.fill(2)(RegInit(0.U.asTypeOf(new MissSlot))) 4171d8f4dcbSJay val m_invalid :: m_valid :: m_refilled :: m_flushed :: m_wait_sec_miss :: m_check_final ::Nil = Enum(6) 4181d8f4dcbSJay val missStateQueue = RegInit(VecInit(Seq.fill(2)(m_invalid)) ) 4191d8f4dcbSJay val reservedRefillData = Wire(Vec(2, UInt(blockBits.W))) 4201d8f4dcbSJay 4211d8f4dcbSJay s2_miss_available := VecInit(missStateQueue.map(entry => entry === m_invalid || entry === m_wait_sec_miss)).reduce(_&&_) 4221d8f4dcbSJay 4231d8f4dcbSJay val fix_sec_miss = Wire(Vec(4, Bool())) 4241d8f4dcbSJay val sec_meet_0_miss = fix_sec_miss(0) || fix_sec_miss(2) 4251d8f4dcbSJay val sec_meet_1_miss = fix_sec_miss(1) || fix_sec_miss(3) 4261d8f4dcbSJay sec_meet_vec := VecInit(Seq(sec_meet_0_miss,sec_meet_1_miss )) 4271d8f4dcbSJay 4282a3050c2SJay /*** miss/hit pattern: <Control Signal> only raise at the first cycle of s2_valid ***/ 42942b952e2SJay val cacheline_0_hit = (s2_port_hit(0) || sec_meet_0_miss) 43042b952e2SJay val cacheline_0_miss = !s2_port_hit(0) && !sec_meet_0_miss 4311d8f4dcbSJay 43242b952e2SJay val cacheline_1_hit = (s2_port_hit(1) || sec_meet_1_miss) 43342b952e2SJay val cacheline_1_miss = !s2_port_hit(1) && !sec_meet_1_miss 43442b952e2SJay 43542b952e2SJay val only_0_miss = RegNext(s1_fire) && cacheline_0_miss && !s2_double_line && !s2_has_except && !s2_mmio 43642b952e2SJay val only_0_hit = RegNext(s1_fire) && cacheline_0_hit && !s2_double_line && !s2_mmio 43742b952e2SJay val hit_0_hit_1 = RegNext(s1_fire) && cacheline_0_hit && cacheline_1_hit && s2_double_line && !s2_mmio 43842b952e2SJay val hit_0_miss_1 = RegNext(s1_fire) && cacheline_0_hit && cacheline_1_miss && s2_double_line && !s2_has_except && !s2_mmio 43942b952e2SJay val miss_0_hit_1 = RegNext(s1_fire) && cacheline_0_miss && cacheline_1_hit && s2_double_line && !s2_has_except && !s2_mmio 44042b952e2SJay val miss_0_miss_1 = RegNext(s1_fire) && cacheline_0_miss && cacheline_1_miss && s2_double_line && !s2_has_except && !s2_mmio 44142b952e2SJay 44242b952e2SJay val hit_0_except_1 = RegNext(s1_fire) && s2_double_line && !s2_except(0) && s2_except(1) && cacheline_0_hit 44342b952e2SJay val miss_0_except_1 = RegNext(s1_fire) && s2_double_line && !s2_except(0) && s2_except(1) && cacheline_0_miss 4441d8f4dcbSJay val except_0 = RegNext(s1_fire) && s2_except(0) 4451d8f4dcbSJay 4461d8f4dcbSJay def holdReleaseLatch(valid: Bool, release: Bool, flush: Bool): Bool ={ 4471d8f4dcbSJay val bit = RegInit(false.B) 4481d8f4dcbSJay when(flush) { bit := false.B } 4491d8f4dcbSJay .elsewhen(valid && !release) { bit := true.B } 4501d8f4dcbSJay .elsewhen(release) { bit := false.B} 4511d8f4dcbSJay bit || valid 4521d8f4dcbSJay } 4531d8f4dcbSJay 4542a3050c2SJay /*** miss/hit pattern latch: <Control Signal> latch the miss/hit patter if pipeline stop ***/ 4551d8f4dcbSJay val miss_0_hit_1_latch = holdReleaseLatch(valid = miss_0_hit_1, release = s2_fire, flush = false.B) 4561d8f4dcbSJay val miss_0_miss_1_latch = holdReleaseLatch(valid = miss_0_miss_1, release = s2_fire, flush = false.B) 4571d8f4dcbSJay val only_0_miss_latch = holdReleaseLatch(valid = only_0_miss, release = s2_fire, flush = false.B) 4581d8f4dcbSJay val hit_0_miss_1_latch = holdReleaseLatch(valid = hit_0_miss_1, release = s2_fire, flush = false.B) 4591d8f4dcbSJay 4601d8f4dcbSJay val miss_0_except_1_latch = holdReleaseLatch(valid = miss_0_except_1, release = s2_fire, flush = false.B) 4611d8f4dcbSJay val except_0_latch = holdReleaseLatch(valid = except_0, release = s2_fire, flush = false.B) 4621d8f4dcbSJay val hit_0_except_1_latch = holdReleaseLatch(valid = hit_0_except_1, release = s2_fire, flush = false.B) 4631d8f4dcbSJay 4641d8f4dcbSJay val only_0_hit_latch = holdReleaseLatch(valid = only_0_hit, release = s2_fire, flush = false.B) 4651d8f4dcbSJay val hit_0_hit_1_latch = holdReleaseLatch(valid = hit_0_hit_1, release = s2_fire, flush = false.B) 4661d8f4dcbSJay 4671d8f4dcbSJay 4681c746d3aScui fliter /*** secondary miss judgment ***/ 46958dbdfc2SJay 4701d8f4dcbSJay def waitSecondComeIn(missState: UInt): Bool = (missState === m_wait_sec_miss) 4711d8f4dcbSJay 4721d8f4dcbSJay def getMissSituat(slotNum : Int, missNum : Int ) :Bool = { 47361e1db30SJay RegNext(s1_fire) && (missSlot(slotNum).m_vSetIdx === s2_req_vsetIdx(missNum)) && (missSlot(slotNum).m_pTag === s2_req_ptags(missNum)) && !s2_port_hit(missNum) && waitSecondComeIn(missStateQueue(slotNum)) //&& !s2_mmio 4741d8f4dcbSJay } 4751d8f4dcbSJay 4761d8f4dcbSJay val miss_0_s2_0 = getMissSituat(slotNum = 0, missNum = 0) 4771d8f4dcbSJay val miss_0_s2_1 = getMissSituat(slotNum = 0, missNum = 1) 4781d8f4dcbSJay val miss_1_s2_0 = getMissSituat(slotNum = 1, missNum = 0) 4791d8f4dcbSJay val miss_1_s2_1 = getMissSituat(slotNum = 1, missNum = 1) 4801d8f4dcbSJay 4811d8f4dcbSJay val miss_0_s2_0_latch = holdReleaseLatch(valid = miss_0_s2_0, release = s2_fire, flush = false.B) 4821d8f4dcbSJay val miss_0_s2_1_latch = holdReleaseLatch(valid = miss_0_s2_1, release = s2_fire, flush = false.B) 4831d8f4dcbSJay val miss_1_s2_0_latch = holdReleaseLatch(valid = miss_1_s2_0, release = s2_fire, flush = false.B) 4841d8f4dcbSJay val miss_1_s2_1_latch = holdReleaseLatch(valid = miss_1_s2_1, release = s2_fire, flush = false.B) 4851d8f4dcbSJay 4861d8f4dcbSJay 4871d8f4dcbSJay val slot_0_solve = fix_sec_miss(0) || fix_sec_miss(1) 4881d8f4dcbSJay val slot_1_solve = fix_sec_miss(2) || fix_sec_miss(3) 4891d8f4dcbSJay val slot_slove = VecInit(Seq(slot_0_solve, slot_1_solve)) 4901d8f4dcbSJay 4911d8f4dcbSJay fix_sec_miss := VecInit(Seq(miss_0_s2_0_latch, miss_0_s2_1_latch, miss_1_s2_0_latch, miss_1_s2_1_latch)) 4921d8f4dcbSJay 49358dbdfc2SJay /*** reserved data for secondary miss ***/ 49458dbdfc2SJay 4951d8f4dcbSJay reservedRefillData(0) := DataHoldBypass(data = missSlot(0).m_data, valid = miss_0_s2_0 || miss_0_s2_1) 4961d8f4dcbSJay reservedRefillData(1) := DataHoldBypass(data = missSlot(1).m_data, valid = miss_1_s2_0 || miss_1_s2_1) 4971d8f4dcbSJay 49858dbdfc2SJay /*** miss state machine ***/ 49958dbdfc2SJay 5001d8f4dcbSJay switch(wait_state){ 5011d8f4dcbSJay is(wait_idle){ 5021d8f4dcbSJay when(miss_0_except_1_latch){ 5031d8f4dcbSJay wait_state := Mux(toMSHR(0).ready, wait_queue_ready ,wait_idle ) 5041d8f4dcbSJay }.elsewhen( only_0_miss_latch || miss_0_hit_1_latch){ 5051d8f4dcbSJay wait_state := Mux(toMSHR(0).ready, wait_queue_ready ,wait_idle ) 5061d8f4dcbSJay }.elsewhen(hit_0_miss_1_latch){ 5071d8f4dcbSJay wait_state := Mux(toMSHR(1).ready, wait_queue_ready ,wait_idle ) 5081d8f4dcbSJay }.elsewhen( miss_0_miss_1_latch ){ 5091d8f4dcbSJay wait_state := Mux(toMSHR(0).ready && toMSHR(1).ready, wait_queue_ready ,wait_idle) 5101d8f4dcbSJay } 5111d8f4dcbSJay } 5121d8f4dcbSJay 5131d8f4dcbSJay is(wait_queue_ready){ 5141d8f4dcbSJay wait_state := wait_send_req 5151d8f4dcbSJay } 5161d8f4dcbSJay 5171d8f4dcbSJay is(wait_send_req) { 5181d8f4dcbSJay when(miss_0_except_1_latch || only_0_miss_latch || hit_0_miss_1_latch || miss_0_hit_1_latch){ 5191d8f4dcbSJay wait_state := wait_one_resp 5201d8f4dcbSJay }.elsewhen( miss_0_miss_1_latch ){ 5211d8f4dcbSJay wait_state := wait_two_resp 5221d8f4dcbSJay } 5231d8f4dcbSJay } 5241d8f4dcbSJay 5251d8f4dcbSJay is(wait_one_resp) { 5261d8f4dcbSJay when( (miss_0_except_1_latch ||only_0_miss_latch || miss_0_hit_1_latch) && fromMSHR(0).fire()){ 5271d8f4dcbSJay wait_state := wait_finish 5281d8f4dcbSJay }.elsewhen( hit_0_miss_1_latch && fromMSHR(1).fire()){ 5291d8f4dcbSJay wait_state := wait_finish 5301d8f4dcbSJay } 5311d8f4dcbSJay } 5321d8f4dcbSJay 5331d8f4dcbSJay is(wait_two_resp) { 5341d8f4dcbSJay when(fromMSHR(0).fire() && fromMSHR(1).fire()){ 5351d8f4dcbSJay wait_state := wait_finish 5361d8f4dcbSJay }.elsewhen( !fromMSHR(0).fire() && fromMSHR(1).fire() ){ 5371d8f4dcbSJay wait_state := wait_0_resp 5381d8f4dcbSJay }.elsewhen(fromMSHR(0).fire() && !fromMSHR(1).fire()){ 5391d8f4dcbSJay wait_state := wait_1_resp 5401d8f4dcbSJay } 5411d8f4dcbSJay } 5421d8f4dcbSJay 5431d8f4dcbSJay is(wait_0_resp) { 5441d8f4dcbSJay when(fromMSHR(0).fire()){ 5451d8f4dcbSJay wait_state := wait_finish 5461d8f4dcbSJay } 5471d8f4dcbSJay } 5481d8f4dcbSJay 5491d8f4dcbSJay is(wait_1_resp) { 5501d8f4dcbSJay when(fromMSHR(1).fire()){ 5511d8f4dcbSJay wait_state := wait_finish 5521d8f4dcbSJay } 5531d8f4dcbSJay } 5541d8f4dcbSJay 5552a25dbb4SJay is(wait_finish) {when(s2_fire) {wait_state := wait_idle } 5561d8f4dcbSJay } 5571d8f4dcbSJay } 5581d8f4dcbSJay 5591d8f4dcbSJay 56058dbdfc2SJay /*** send request to MissUnit ***/ 56158dbdfc2SJay 5621d8f4dcbSJay (0 until 2).map { i => 5631d8f4dcbSJay if(i == 1) toMSHR(i).valid := (hit_0_miss_1_latch || miss_0_miss_1_latch) && wait_state === wait_queue_ready && !s2_mmio 5641d8f4dcbSJay else toMSHR(i).valid := (only_0_miss_latch || miss_0_hit_1_latch || miss_0_miss_1_latch || miss_0_except_1_latch) && wait_state === wait_queue_ready && !s2_mmio 5651d8f4dcbSJay toMSHR(i).bits.paddr := s2_req_paddr(i) 5661d8f4dcbSJay toMSHR(i).bits.vaddr := s2_req_vaddr(i) 5671d8f4dcbSJay toMSHR(i).bits.waymask := s2_waymask(i) 5681d8f4dcbSJay toMSHR(i).bits.coh := s2_victim_coh(i) 5691d8f4dcbSJay 5701d8f4dcbSJay 5711d8f4dcbSJay when(toMSHR(i).fire() && missStateQueue(i) === m_invalid){ 5721d8f4dcbSJay missStateQueue(i) := m_valid 5731d8f4dcbSJay missSlot(i).m_vSetIdx := s2_req_vsetIdx(i) 5741d8f4dcbSJay missSlot(i).m_pTag := get_phy_tag(s2_req_paddr(i)) 5751d8f4dcbSJay } 5761d8f4dcbSJay 5771d8f4dcbSJay when(fromMSHR(i).fire() && missStateQueue(i) === m_valid ){ 5781d8f4dcbSJay missStateQueue(i) := m_refilled 5791d8f4dcbSJay missSlot(i).m_data := fromMSHR(i).bits.data 58058dbdfc2SJay missSlot(i).m_corrupt := fromMSHR(i).bits.corrupt 5811d8f4dcbSJay } 5821d8f4dcbSJay 5831d8f4dcbSJay 5841d8f4dcbSJay when(s2_fire && missStateQueue(i) === m_refilled){ 5851d8f4dcbSJay missStateQueue(i) := m_wait_sec_miss 5861d8f4dcbSJay } 5871d8f4dcbSJay 5882a3050c2SJay /*** Only the first cycle to check whether meet the secondary miss ***/ 5891d8f4dcbSJay when(missStateQueue(i) === m_wait_sec_miss){ 5902a3050c2SJay /*** The seondary req has been fix by this slot and another also hit || the secondary req for other cacheline and hit ***/ 5911d8f4dcbSJay when((slot_slove(i) && s2_fire) || (!slot_slove(i) && s2_fire) ) { 5921d8f4dcbSJay missStateQueue(i) := m_invalid 5931d8f4dcbSJay } 5942a3050c2SJay /*** The seondary req has been fix by this slot but another miss/f3 not ready || the seondary req for other cacheline and miss ***/ 5951d8f4dcbSJay .elsewhen((slot_slove(i) && !s2_fire && s2_valid) || (s2_valid && !slot_slove(i) && !s2_fire) ){ 5961d8f4dcbSJay missStateQueue(i) := m_check_final 5971d8f4dcbSJay } 5981d8f4dcbSJay } 5991d8f4dcbSJay 6001d8f4dcbSJay when(missStateQueue(i) === m_check_final && toMSHR(i).fire()){ 6011d8f4dcbSJay missStateQueue(i) := m_valid 6021d8f4dcbSJay missSlot(i).m_vSetIdx := s2_req_vsetIdx(i) 6031d8f4dcbSJay missSlot(i).m_pTag := get_phy_tag(s2_req_paddr(i)) 6041d8f4dcbSJay }.elsewhen(missStateQueue(i) === m_check_final) { 6051d8f4dcbSJay missStateQueue(i) := m_invalid 6061d8f4dcbSJay } 6071d8f4dcbSJay } 6081d8f4dcbSJay 609*f1fe8698SLemover io.prefetchEnable := false.B 610*f1fe8698SLemover io.prefetchDisable := false.B 6117052722fSJay when(toMSHR.map(_.valid).reduce(_||_)){ 6127052722fSJay missSwitchBit := true.B 613a108d429SJay io.prefetchEnable := true.B 6147052722fSJay }.elsewhen(missSwitchBit && s2_fetch_finish){ 6157052722fSJay missSwitchBit := false.B 616a108d429SJay io.prefetchDisable := true.B 6177052722fSJay } 6187052722fSJay 619a108d429SJay 6201d8f4dcbSJay val miss_all_fix = wait_state === wait_finish 6212a3050c2SJay s2_fetch_finish := ((s2_valid && s2_fixed_hit) || miss_all_fix || hit_0_except_1_latch || except_0_latch || s2_mmio) 6221d8f4dcbSJay 62358dbdfc2SJay /** update replacement status register: 0 is hit access/ 1 is miss access */ 6241d8f4dcbSJay (touch_ways zip touch_sets).zipWithIndex.map{ case((t_w,t_s), i) => 62561e1db30SJay t_s(0) := s2_req_vsetIdx(i) 62661e1db30SJay t_w(0).valid := s2_valid && s2_port_hit(i) 62761e1db30SJay t_w(0).bits := OHToUInt(s2_tag_match_vec(i)) 6281d8f4dcbSJay 6291d8f4dcbSJay t_s(1) := s2_req_vsetIdx(i) 6301d8f4dcbSJay t_w(1).valid := s2_valid && !s2_port_hit(i) 6311d8f4dcbSJay t_w(1).bits := OHToUInt(s2_waymask(i)) 6321d8f4dcbSJay } 6331d8f4dcbSJay 634005e809bSJiuyang Liu val s2_hit_datas = RegEnable(s1_hit_data, s1_fire) 6351d8f4dcbSJay val s2_datas = Wire(Vec(2, UInt(blockBits.W))) 6361d8f4dcbSJay 6371d8f4dcbSJay s2_datas.zipWithIndex.map{case(bank,i) => 6381d8f4dcbSJay if(i == 0) bank := Mux(s2_port_hit(i), s2_hit_datas(i),Mux(miss_0_s2_0_latch,reservedRefillData(0), Mux(miss_1_s2_0_latch,reservedRefillData(1), missSlot(0).m_data))) 6391d8f4dcbSJay else bank := Mux(s2_port_hit(i), s2_hit_datas(i),Mux(miss_0_s2_1_latch,reservedRefillData(0), Mux(miss_1_s2_1_latch,reservedRefillData(1), missSlot(1).m_data))) 6401d8f4dcbSJay } 6411d8f4dcbSJay 64258dbdfc2SJay /** response to IFU */ 6431d8f4dcbSJay 6441d8f4dcbSJay (0 until PortNumber).map{ i => 6451d8f4dcbSJay if(i ==0) toIFU(i).valid := s2_fire 6461d8f4dcbSJay else toIFU(i).valid := s2_fire && s2_double_line 6471d8f4dcbSJay toIFU(i).bits.readData := s2_datas(i) 6481d8f4dcbSJay toIFU(i).bits.paddr := s2_req_paddr(i) 6491d8f4dcbSJay toIFU(i).bits.vaddr := s2_req_vaddr(i) 6501d8f4dcbSJay toIFU(i).bits.tlbExcp.pageFault := s2_except_pf(i) 65158dbdfc2SJay toIFU(i).bits.tlbExcp.accessFault := s2_except_af(i) || missSlot(i).m_corrupt 6521d8f4dcbSJay toIFU(i).bits.tlbExcp.mmio := s2_mmio 6539ef181f4SWilliam Wang 6549ef181f4SWilliam Wang when(RegNext(s2_fire && missSlot(i).m_corrupt)){ 6559ef181f4SWilliam Wang io.errors(i).valid := true.B 6560f59c834SWilliam Wang io.errors(i).report_to_beu := false.B // l2 should have report that to bus error unit, no need to do it again 6570f59c834SWilliam Wang io.errors(i).paddr := RegNext(s2_req_paddr(i)) 6589ef181f4SWilliam Wang io.errors(i).source.tag := false.B 6599ef181f4SWilliam Wang io.errors(i).source.data := false.B 6609ef181f4SWilliam Wang io.errors(i).source.l2 := true.B 6619ef181f4SWilliam Wang } 6621d8f4dcbSJay } 6631d8f4dcbSJay 664a108d429SJay io.perfInfo.only_0_hit := only_0_hit_latch 6651d8f4dcbSJay io.perfInfo.only_0_miss := only_0_miss_latch 6661d8f4dcbSJay io.perfInfo.hit_0_hit_1 := hit_0_hit_1_latch 6671d8f4dcbSJay io.perfInfo.hit_0_miss_1 := hit_0_miss_1_latch 6681d8f4dcbSJay io.perfInfo.miss_0_hit_1 := miss_0_hit_1_latch 6691d8f4dcbSJay io.perfInfo.miss_0_miss_1 := miss_0_miss_1_latch 670a108d429SJay io.perfInfo.hit_0_except_1 := hit_0_except_1_latch 671a108d429SJay io.perfInfo.miss_0_except_1 := miss_0_except_1_latch 672a108d429SJay io.perfInfo.except_0 := except_0_latch 6731d8f4dcbSJay io.perfInfo.bank_hit(0) := only_0_miss_latch || hit_0_hit_1_latch || hit_0_miss_1_latch || hit_0_except_1_latch 6741d8f4dcbSJay io.perfInfo.bank_hit(1) := miss_0_hit_1_latch || hit_0_hit_1_latch 675a108d429SJay io.perfInfo.hit := hit_0_hit_1_latch || only_0_hit_latch || hit_0_except_1_latch || except_0_latch 67658dbdfc2SJay 67758dbdfc2SJay /** <PERF> fetch bubble generated by icache miss*/ 67858dbdfc2SJay 67900240ba6SJay XSPerfAccumulate("icache_bubble_s2_miss", s2_valid && !s2_fetch_finish ) 68058dbdfc2SJay 6811d8f4dcbSJay} 682