11d8f4dcbSJay/*************************************************************************************** 21d8f4dcbSJay* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 31d8f4dcbSJay* Copyright (c) 2020-2021 Peng Cheng Laboratory 41d8f4dcbSJay* 51d8f4dcbSJay* XiangShan is licensed under Mulan PSL v2. 61d8f4dcbSJay* You can use this software according to the terms and conditions of the Mulan PSL v2. 71d8f4dcbSJay* You may obtain a copy of Mulan PSL v2 at: 81d8f4dcbSJay* http://license.coscl.org.cn/MulanPSL2 91d8f4dcbSJay* 101d8f4dcbSJay* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 111d8f4dcbSJay* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 121d8f4dcbSJay* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 131d8f4dcbSJay* 141d8f4dcbSJay* See the Mulan PSL v2 for more details. 151d8f4dcbSJay***************************************************************************************/ 161d8f4dcbSJay 171d8f4dcbSJaypackage xiangshan.frontend.icache 181d8f4dcbSJay 191d8f4dcbSJayimport chisel3._ 201d8f4dcbSJayimport chisel3.util._ 217d45a146SYinan Xuimport difftest._ 221d8f4dcbSJayimport freechips.rocketchip.tilelink.ClientStates 23cf7d6b7aSMuziimport org.chipsalliance.cde.config.Parameters 243c02ee8fSwakafaimport utility._ 25cf7d6b7aSMuziimport utils._ 26cf7d6b7aSMuziimport xiangshan._ 27cf7d6b7aSMuziimport xiangshan.backend.fu.PMPReqBundle 28cf7d6b7aSMuziimport xiangshan.backend.fu.PMPRespBundle 29cf7d6b7aSMuziimport xiangshan.cache.mmu._ 30cf7d6b7aSMuziimport xiangshan.frontend.ExceptionType 31cf7d6b7aSMuziimport xiangshan.frontend.FtqICacheInfo 32cf7d6b7aSMuziimport xiangshan.frontend.FtqToICacheRequestBundle 331d8f4dcbSJay 34cf7d6b7aSMuziclass ICacheMainPipeReq(implicit p: Parameters) extends ICacheBundle { 351d8f4dcbSJay val vaddr = UInt(VAddrBits.W) 36b92f8445Sssszwic def vSetIdx = get_idx(vaddr) 371d8f4dcbSJay} 381d8f4dcbSJay 39cf7d6b7aSMuziclass ICacheMainPipeResp(implicit p: Parameters) extends ICacheBundle { 401d8f4dcbSJay val vaddr = UInt(VAddrBits.W) 41cf7d6b7aSMuzi val data = UInt(blockBits.W) 421d8f4dcbSJay val paddr = UInt(PAddrBits.W) 4388895b11Sxu_zh val exception = UInt(ExceptionType.width.W) 44002c10a4SYanqin Li val pmp_mmio = Bool() 45002c10a4SYanqin Li val itlb_pbmt = UInt(Pbmt.width.W) 46fbdb359dSMuzi val backendException = Bool() 47dd980d61SXu, Zefan /* NOTE: GPAddrBits(=50bit) is not enough for gpaddr here, refer to PR#3795 48dd980d61SXu, Zefan * Sv48*4 only allows 50bit gpaddr, when software violates this requirement 49dd980d61SXu, Zefan * it needs to fill the mtval2 register with the full XLEN(=64bit) gpaddr, 50dd980d61SXu, Zefan * PAddrBitsMax(=56bit currently) is required for the frontend datapath due to the itlb ppn length limitation 51dd980d61SXu, Zefan * (cases 56<x<=64 are handled by the backend datapath) 52dd980d61SXu, Zefan */ 53dd980d61SXu, Zefan val gpaddr = UInt(PAddrBitsMax.W) 54dd980d61SXu, Zefan val isForVSnonLeafPTE = Bool() 551d8f4dcbSJay} 561d8f4dcbSJay 57cf7d6b7aSMuziclass ICacheMainPipeBundle(implicit p: Parameters) extends ICacheBundle { 58c5c5edaeSJenius val req = Flipped(Decoupled(new FtqToICacheRequestBundle)) 59c5c5edaeSJenius val resp = Vec(PortNumber, ValidIO(new ICacheMainPipeResp)) 60d2b20d1aSTang Haojin val topdownIcacheMiss = Output(Bool()) 61d2b20d1aSTang Haojin val topdownItlbMiss = Output(Bool()) 621d8f4dcbSJay} 631d8f4dcbSJay 641d8f4dcbSJayclass ICacheMetaReqBundle(implicit p: Parameters) extends ICacheBundle { 65afed18b5SJenius val toIMeta = DecoupledIO(new ICacheReadBundle) 661d8f4dcbSJay val fromIMeta = Input(new ICacheMetaRespBundle) 671d8f4dcbSJay} 681d8f4dcbSJay 691d8f4dcbSJayclass ICacheDataReqBundle(implicit p: Parameters) extends ICacheBundle { 70b92f8445Sssszwic val toIData = Vec(partWayNum, DecoupledIO(new ICacheReadBundle)) 711d8f4dcbSJay val fromIData = Input(new ICacheDataRespBundle) 721d8f4dcbSJay} 731d8f4dcbSJay 741d8f4dcbSJayclass ICacheMSHRBundle(implicit p: Parameters) extends ICacheBundle { 75b92f8445Sssszwic val req = Decoupled(new ICacheMissReq) 76b92f8445Sssszwic val resp = Flipped(ValidIO(new ICacheMissResp)) 771d8f4dcbSJay} 781d8f4dcbSJay 791d8f4dcbSJayclass ICachePMPBundle(implicit p: Parameters) extends ICacheBundle { 801d8f4dcbSJay val req = Valid(new PMPReqBundle()) 811d8f4dcbSJay val resp = Input(new PMPRespBundle()) 821d8f4dcbSJay} 831d8f4dcbSJay 841d8f4dcbSJayclass ICachePerfInfo(implicit p: Parameters) extends ICacheBundle { 851d8f4dcbSJay val only_0_hit = Bool() 861d8f4dcbSJay val only_0_miss = Bool() 871d8f4dcbSJay val hit_0_hit_1 = Bool() 881d8f4dcbSJay val hit_0_miss_1 = Bool() 891d8f4dcbSJay val miss_0_hit_1 = Bool() 901d8f4dcbSJay val miss_0_miss_1 = Bool() 91a108d429SJay val hit_0_except_1 = Bool() 92a108d429SJay val miss_0_except_1 = Bool() 93a108d429SJay val except_0 = Bool() 941d8f4dcbSJay val bank_hit = Vec(2, Bool()) 951d8f4dcbSJay val hit = Bool() 961d8f4dcbSJay} 971d8f4dcbSJay 981d8f4dcbSJayclass ICacheMainPipeInterface(implicit p: Parameters) extends ICacheBundle { 99f57f7f2aSYangyu Chen val hartId = Input(UInt(hartIdLen.W)) 100cf7d6b7aSMuzi 1012a3050c2SJay /*** internal interface ***/ 1021d8f4dcbSJay val dataArray = new ICacheDataReqBundle 103*e39d6828Sxu_zh val metaArrayFlush = Vec(PortNumber, ValidIO(new ICacheMetaFlushBundle)) 104cf7d6b7aSMuzi 105b1ded4e8Sguohongyu /** prefetch io */ 106b92f8445Sssszwic val touch = Vec(PortNumber, ValidIO(new ReplacerTouch)) 107b92f8445Sssszwic val wayLookupRead = Flipped(DecoupledIO(new WayLookupInfo)) 108cb6e5d3cSssszwic 109b92f8445Sssszwic val mshr = new ICacheMSHRBundle 1100184a80eSYanqin Li val errors = Output(Vec(PortNumber, ValidIO(new L1CacheErrorInfo))) 111cf7d6b7aSMuzi 1122a3050c2SJay /*** outside interface ***/ 113c5c5edaeSJenius // val fetch = Vec(PortNumber, new ICacheMainPipeBundle) 114c5c5edaeSJenius /* when ftq.valid is high in T + 1 cycle 115c5c5edaeSJenius * the ftq component must be valid in T cycle 116c5c5edaeSJenius */ 117c5c5edaeSJenius val fetch = new ICacheMainPipeBundle 1181d8f4dcbSJay val pmp = Vec(PortNumber, new ICachePMPBundle) 1191d8f4dcbSJay val respStall = Input(Bool()) 12058dbdfc2SJay 121ecccf78fSJay val csr_parity_enable = Input(Bool()) 122b92f8445Sssszwic val flush = Input(Bool()) 123b92f8445Sssszwic 124b92f8445Sssszwic val perfInfo = Output(new ICachePerfInfo) 1251d8f4dcbSJay} 1261d8f4dcbSJay 127f9c51548Sssszwicclass ICacheDB(implicit p: Parameters) extends ICacheBundle { 128f9c51548Sssszwic val blk_vaddr = UInt((VAddrBits - blockOffBits).W) 129f9c51548Sssszwic val blk_paddr = UInt((PAddrBits - blockOffBits).W) 130f9c51548Sssszwic val hit = Bool() 131f9c51548Sssszwic} 132f9c51548Sssszwic 133cf7d6b7aSMuziclass ICacheMainPipe(implicit p: Parameters) extends ICacheModule { 1341d8f4dcbSJay val io = IO(new ICacheMainPipeInterface) 1351d8f4dcbSJay 13658dbdfc2SJay /** Input/Output port */ 137c5c5edaeSJenius val (fromFtq, toIFU) = (io.fetch.req, io.fetch.resp) 138b92f8445Sssszwic val (toData, fromData) = (io.dataArray.toIData, io.dataArray.fromIData) 139*e39d6828Sxu_zh val toMetaFlush = io.metaArrayFlush 140b92f8445Sssszwic val (toMSHR, fromMSHR) = (io.mshr.req, io.mshr.resp) 1411d8f4dcbSJay val (toPMP, fromPMP) = (io.pmp.map(_.req), io.pmp.map(_.resp)) 142b92f8445Sssszwic val fromWayLookup = io.wayLookupRead 143*e39d6828Sxu_zh val csr_parity_enable = if (ICacheForceMetaECCError || ICacheForceDataECCError) true.B else io.csr_parity_enable 14458c354d0Sssszwic 14558c354d0Sssszwic // Statistics on the frequency distribution of FTQ fire interval 14658c354d0Sssszwic val cntFtqFireInterval = RegInit(0.U(32.W)) 14758c354d0Sssszwic cntFtqFireInterval := Mux(fromFtq.fire, 1.U, cntFtqFireInterval + 1.U) 148cf7d6b7aSMuzi XSPerfHistogram("ftq2icache_fire", cntFtqFireInterval, fromFtq.fire, 1, 300, 1, right_strict = true) 149b1ded4e8Sguohongyu 15058dbdfc2SJay /** pipeline control signal */ 151f1fe8698SLemover val s1_ready, s2_ready = Wire(Bool()) 152f1fe8698SLemover val s0_fire, s1_fire, s2_fire = Wire(Bool()) 153b92f8445Sssszwic val s0_flush, s1_flush, s2_flush = Wire(Bool()) 1541d8f4dcbSJay 1552a3050c2SJay /** 1562a3050c2SJay ****************************************************************************** 15758dbdfc2SJay * ICache Stage 0 158b92f8445Sssszwic * - send req to data SRAM 159b92f8445Sssszwic * - get waymask and tlb info from wayLookup 1602a3050c2SJay ****************************************************************************** 1612a3050c2SJay */ 1622a3050c2SJay 16358dbdfc2SJay /** s0 control */ 164b92f8445Sssszwic // 0,1,2,3 -> dataArray(data); 4 -> mainPipe 165b92f8445Sssszwic // Ftq RegNext Register 166b92f8445Sssszwic val fromFtqReq = fromFtq.bits.pcMemRead 167c5c5edaeSJenius val s0_valid = fromFtq.valid 168b92f8445Sssszwic val s0_req_valid_all = (0 until partWayNum + 1).map(i => fromFtq.bits.readValid(i)) 169cf7d6b7aSMuzi val s0_req_vaddr_all = 170cf7d6b7aSMuzi (0 until partWayNum + 1).map(i => VecInit(Seq(fromFtqReq(i).startAddr, fromFtqReq(i).nextlineStart))) 17188895b11Sxu_zh val s0_req_vSetIdx_all = (0 until partWayNum + 1).map(i => VecInit(s0_req_vaddr_all(i).map(get_idx))) 172b92f8445Sssszwic val s0_req_offset_all = (0 until partWayNum + 1).map(i => s0_req_vaddr_all(i)(0)(log2Ceil(blockBytes) - 1, 0)) 173b92f8445Sssszwic val s0_doubleline_all = (0 until partWayNum + 1).map(i => fromFtq.bits.readValid(i) && fromFtqReq(i).crossCacheline) 1741d8f4dcbSJay 175b92f8445Sssszwic val s0_req_vaddr = s0_req_vaddr_all.last 176b92f8445Sssszwic val s0_req_vSetIdx = s0_req_vSetIdx_all.last 177b92f8445Sssszwic val s0_doubleline = s0_doubleline_all.last 17861e1db30SJay 179fbdb359dSMuzi val s0_backendException = fromFtq.bits.backendException 180c1b28b66STang Haojin 181b92f8445Sssszwic /** 182b92f8445Sssszwic ****************************************************************************** 183b92f8445Sssszwic * get waymask and tlb info from wayLookup 184b92f8445Sssszwic ****************************************************************************** 185b92f8445Sssszwic */ 186b92f8445Sssszwic fromWayLookup.ready := s0_fire 187b92f8445Sssszwic val s0_waymasks = VecInit(fromWayLookup.bits.waymask.map(_.asTypeOf(Vec(nWays, Bool())))) 188b92f8445Sssszwic val s0_req_ptags = fromWayLookup.bits.ptag 189b92f8445Sssszwic val s0_req_gpaddr = fromWayLookup.bits.gpaddr 190ad415ae0SXiaokun-Pei val s0_req_isForVSnonLeafPTE = fromWayLookup.bits.isForVSnonLeafPTE 19188895b11Sxu_zh val s0_itlb_exception = fromWayLookup.bits.itlb_exception 192002c10a4SYanqin Li val s0_itlb_pbmt = fromWayLookup.bits.itlb_pbmt 1938966a895Sxu_zh val s0_meta_codes = fromWayLookup.bits.meta_codes 19488895b11Sxu_zh val s0_hits = VecInit(fromWayLookup.bits.waymask.map(_.orR)) 195f56177cbSJenius 196b92f8445Sssszwic when(s0_fire) { 197cf7d6b7aSMuzi assert( 198cf7d6b7aSMuzi (0 until PortNumber).map(i => s0_req_vSetIdx(i) === fromWayLookup.bits.vSetIdx(i)).reduce(_ && _), 199b92f8445Sssszwic "vSetIdxs from ftq and wayLookup are different! vaddr0=0x%x ftq: vidx0=0x%x vidx1=0x%x wayLookup: vidx0=0x%x vidx1=0x%x", 200cf7d6b7aSMuzi s0_req_vaddr(0), 201cf7d6b7aSMuzi s0_req_vSetIdx(0), 202cf7d6b7aSMuzi s0_req_vSetIdx(1), 203cf7d6b7aSMuzi fromWayLookup.bits.vSetIdx(0), 204cf7d6b7aSMuzi fromWayLookup.bits.vSetIdx(1) 205cf7d6b7aSMuzi ) 2061d8f4dcbSJay } 207afed18b5SJenius 208b92f8445Sssszwic /** 209b92f8445Sssszwic ****************************************************************************** 210b92f8445Sssszwic * data SRAM request 211b92f8445Sssszwic ****************************************************************************** 212b92f8445Sssszwic */ 213b92f8445Sssszwic for (i <- 0 until partWayNum) { 214b92f8445Sssszwic toData(i).valid := s0_req_valid_all(i) 215b92f8445Sssszwic toData(i).bits.isDoubleLine := s0_doubleline_all(i) 216b92f8445Sssszwic toData(i).bits.vSetIdx := s0_req_vSetIdx_all(i) 217b92f8445Sssszwic toData(i).bits.blkOffset := s0_req_offset_all(i) 218b92f8445Sssszwic toData(i).bits.wayMask := s0_waymasks 219b92f8445Sssszwic } 220afed18b5SJenius 221b92f8445Sssszwic val s0_can_go = toData.last.ready && fromWayLookup.valid && s1_ready 222b92f8445Sssszwic s0_flush := io.flush 223b92f8445Sssszwic s0_fire := s0_valid && s0_can_go && !s0_flush 2242a3050c2SJay 225c5c5edaeSJenius fromFtq.ready := s0_can_go 226f1fe8698SLemover 2272a3050c2SJay /** 2282a3050c2SJay ****************************************************************************** 22958dbdfc2SJay * ICache Stage 1 230b92f8445Sssszwic * - PMP check 231b92f8445Sssszwic * - get Data SRAM read responses (latched for pipeline stop) 232b92f8445Sssszwic * - monitor missUint response port 2332a3050c2SJay ****************************************************************************** 2342a3050c2SJay */ 235b92f8445Sssszwic val s1_valid = generatePipeControl(lastFire = s0_fire, thisFire = s1_fire, thisFlush = s1_flush, lastFlush = false.B) 2361d8f4dcbSJay 237b92f8445Sssszwic val s1_req_vaddr = RegEnable(s0_req_vaddr, 0.U.asTypeOf(s0_req_vaddr), s0_fire) 238b92f8445Sssszwic val s1_req_ptags = RegEnable(s0_req_ptags, 0.U.asTypeOf(s0_req_ptags), s0_fire) 239b92f8445Sssszwic val s1_req_gpaddr = RegEnable(s0_req_gpaddr, 0.U.asTypeOf(s0_req_gpaddr), s0_fire) 240ad415ae0SXiaokun-Pei val s1_req_isForVSnonLeafPTE = RegEnable(s0_req_isForVSnonLeafPTE, 0.U.asTypeOf(s0_req_isForVSnonLeafPTE), s0_fire) 241b92f8445Sssszwic val s1_doubleline = RegEnable(s0_doubleline, 0.U.asTypeOf(s0_doubleline), s0_fire) 242b92f8445Sssszwic val s1_SRAMhits = RegEnable(s0_hits, 0.U.asTypeOf(s0_hits), s0_fire) 243fbdb359dSMuzi val s1_itlb_exception = RegEnable(s0_itlb_exception, 0.U.asTypeOf(s0_itlb_exception), s0_fire) 244fbdb359dSMuzi val s1_backendException = RegEnable(s0_backendException, false.B, s0_fire) 245002c10a4SYanqin Li val s1_itlb_pbmt = RegEnable(s0_itlb_pbmt, 0.U.asTypeOf(s0_itlb_pbmt), s0_fire) 246b92f8445Sssszwic val s1_waymasks = RegEnable(s0_waymasks, 0.U.asTypeOf(s0_waymasks), s0_fire) 2478966a895Sxu_zh val s1_meta_codes = RegEnable(s0_meta_codes, 0.U.asTypeOf(s0_meta_codes), s0_fire) 2481d8f4dcbSJay 24988895b11Sxu_zh val s1_req_vSetIdx = s1_req_vaddr.map(get_idx) 250b92f8445Sssszwic val s1_req_paddr = s1_req_vaddr.zip(s1_req_ptags).map { case (vaddr, ptag) => get_paddr_from_ptag(vaddr, ptag) } 251b92f8445Sssszwic val s1_req_offset = s1_req_vaddr(0)(log2Ceil(blockBytes) - 1, 0) 252b1ded4e8Sguohongyu 2538966a895Sxu_zh // do metaArray ECC check 2548966a895Sxu_zh val s1_meta_corrupt = VecInit((s1_req_ptags zip s1_meta_codes zip s1_waymasks).map { case ((meta, code), waymask) => 2558966a895Sxu_zh val hit_num = PopCount(waymask) 2568966a895Sxu_zh // NOTE: if not hit, encodeMetaECC(meta) =/= code can also be true, but we don't care about it 2578966a895Sxu_zh (encodeMetaECC(meta) =/= code && hit_num === 1.U) || // hit one way, but parity code does not match, ECC failure 2588966a895Sxu_zh hit_num > 1.U // hit multi way, must be a ECC failure 2598966a895Sxu_zh }) 260*e39d6828Sxu_zh // force clear meta_corrupt when parity check is disabled 261*e39d6828Sxu_zh when(!csr_parity_enable) { 262*e39d6828Sxu_zh s1_meta_corrupt := VecInit(Seq.fill(PortNumber)(false.B)) 263*e39d6828Sxu_zh } 2648966a895Sxu_zh 2652a3050c2SJay /** 2662a3050c2SJay ****************************************************************************** 267b92f8445Sssszwic * update replacement status register 2682a3050c2SJay ****************************************************************************** 2692a3050c2SJay */ 270b92f8445Sssszwic (0 until PortNumber).foreach { i => 271b92f8445Sssszwic io.touch(i).bits.vSetIdx := s1_req_vSetIdx(i) 272b92f8445Sssszwic io.touch(i).bits.way := OHToUInt(s1_waymasks(i)) 273b92f8445Sssszwic } 274b92f8445Sssszwic io.touch(0).valid := RegNext(s0_fire) && s1_SRAMhits(0) 275b92f8445Sssszwic io.touch(1).valid := RegNext(s0_fire) && s1_SRAMhits(1) && s1_doubleline 276f1fe8698SLemover 277a61a35e0Sssszwic /** 278a61a35e0Sssszwic ****************************************************************************** 279b92f8445Sssszwic * PMP check 280a61a35e0Sssszwic ****************************************************************************** 281a61a35e0Sssszwic */ 28288895b11Sxu_zh toPMP.zipWithIndex.foreach { case (p, i) => 28388895b11Sxu_zh // if itlb has exception, paddr can be invalid, therefore pmp check can be skipped 284dd02bc3fSxu_zh p.valid := s1_valid // && !ExceptionType.hasException(s1_itlb_exception(i)) 285b92f8445Sssszwic p.bits.addr := s1_req_paddr(i) 286a61a35e0Sssszwic p.bits.size := 3.U // TODO 287a61a35e0Sssszwic p.bits.cmd := TlbCmd.exec 288a61a35e0Sssszwic } 28988895b11Sxu_zh val s1_pmp_exception = VecInit(fromPMP.map(ExceptionType.fromPMPResp)) 290002c10a4SYanqin Li val s1_pmp_mmio = VecInit(fromPMP.map(_.mmio)) 29188895b11Sxu_zh 292*e39d6828Sxu_zh // merge s1 itlb/pmp exceptions, itlb has the highest priority, pmp next 293f80535c3Sxu_zh val s1_exception_out = ExceptionType.merge( 294f80535c3Sxu_zh s1_itlb_exception, 295*e39d6828Sxu_zh s1_pmp_exception 296f80535c3Sxu_zh ) 2971d8f4dcbSJay 298a61a35e0Sssszwic /** 299a61a35e0Sssszwic ****************************************************************************** 300b92f8445Sssszwic * select data from MSHR, SRAM 301a61a35e0Sssszwic ****************************************************************************** 302a61a35e0Sssszwic */ 303cf7d6b7aSMuzi val s1_MSHR_match = VecInit((0 until PortNumber).map(i => 304cf7d6b7aSMuzi (s1_req_vSetIdx(i) === fromMSHR.bits.vSetIdx) && 305b92f8445Sssszwic (s1_req_ptags(i) === getPhyTagFromBlk(fromMSHR.bits.blkPaddr)) && 306cf7d6b7aSMuzi fromMSHR.valid && !fromMSHR.bits.corrupt 307cf7d6b7aSMuzi )) 308cf7d6b7aSMuzi val s1_MSHR_hits = Seq(s1_valid && s1_MSHR_match(0), s1_valid && (s1_MSHR_match(1) && s1_doubleline)) 309b92f8445Sssszwic val s1_MSHR_datas = fromMSHR.bits.data.asTypeOf(Vec(ICacheDataBanks, UInt((blockBits / ICacheDataBanks).W))) 31079b191f7SJay 311cf7d6b7aSMuzi val s1_hits = (0 until PortNumber).map(i => 312cf7d6b7aSMuzi ValidHoldBypass(s1_MSHR_hits(i) || (RegNext(s0_fire) && s1_SRAMhits(i)), s1_fire || s1_flush) 313cf7d6b7aSMuzi ) 314a61a35e0Sssszwic 315b92f8445Sssszwic val s1_bankIdxLow = s1_req_offset >> log2Ceil(blockBytes / ICacheDataBanks) 316cf7d6b7aSMuzi val s1_bankMSHRHit = VecInit((0 until ICacheDataBanks).map(i => 317cf7d6b7aSMuzi (i.U >= s1_bankIdxLow) && s1_MSHR_hits(0) || 318cf7d6b7aSMuzi (i.U < s1_bankIdxLow) && s1_MSHR_hits(1) 319cf7d6b7aSMuzi )) 320cf7d6b7aSMuzi val s1_datas = VecInit((0 until ICacheDataBanks).map(i => 321cf7d6b7aSMuzi DataHoldBypass(Mux(s1_bankMSHRHit(i), s1_MSHR_datas(i), fromData.datas(i)), s1_bankMSHRHit(i) || RegNext(s0_fire)) 322cf7d6b7aSMuzi )) 323*e39d6828Sxu_zh val s1_data_is_from_MSHR = VecInit((0 until ICacheDataBanks).map(i => 324*e39d6828Sxu_zh DataHoldBypass(s1_bankMSHRHit(i), s1_bankMSHRHit(i) || RegNext(s0_fire)) 325*e39d6828Sxu_zh )) 326b92f8445Sssszwic val s1_codes = DataHoldBypass(fromData.codes, RegNext(s0_fire)) 327a61a35e0Sssszwic 328b92f8445Sssszwic s1_flush := io.flush 329b92f8445Sssszwic s1_ready := s2_ready || !s1_valid 330b92f8445Sssszwic s1_fire := s1_valid && s2_ready && !s1_flush 331a61a35e0Sssszwic 332a61a35e0Sssszwic /** 333a61a35e0Sssszwic ****************************************************************************** 334b92f8445Sssszwic * ICache Stage 2 335b92f8445Sssszwic * - send request to MSHR if ICache miss 336b92f8445Sssszwic * - monitor missUint response port 337b92f8445Sssszwic * - response to IFU 338a61a35e0Sssszwic ****************************************************************************** 339a61a35e0Sssszwic */ 340a61a35e0Sssszwic 341b92f8445Sssszwic val s2_valid = generatePipeControl(lastFire = s1_fire, thisFire = s2_fire, thisFlush = s2_flush, lastFlush = false.B) 342a61a35e0Sssszwic 343b92f8445Sssszwic val s2_req_vaddr = RegEnable(s1_req_vaddr, 0.U.asTypeOf(s1_req_vaddr), s1_fire) 344b92f8445Sssszwic val s2_req_ptags = RegEnable(s1_req_ptags, 0.U.asTypeOf(s1_req_ptags), s1_fire) 345b39ba14bSxu_zh val s2_req_gpaddr = RegEnable(s1_req_gpaddr, 0.U.asTypeOf(s1_req_gpaddr), s1_fire) 346ad415ae0SXiaokun-Pei val s2_req_isForVSnonLeafPTE = RegEnable(s1_req_isForVSnonLeafPTE, 0.U.asTypeOf(s1_req_isForVSnonLeafPTE), s1_fire) 347b92f8445Sssszwic val s2_doubleline = RegEnable(s1_doubleline, 0.U.asTypeOf(s1_doubleline), s1_fire) 348*e39d6828Sxu_zh val s2_exception = RegEnable(s1_exception_out, 0.U.asTypeOf(s1_exception_out), s1_fire) 349fbdb359dSMuzi val s2_backendException = RegEnable(s1_backendException, false.B, s1_fire) 350002c10a4SYanqin Li val s2_pmp_mmio = RegEnable(s1_pmp_mmio, 0.U.asTypeOf(s1_pmp_mmio), s1_fire) 351002c10a4SYanqin Li val s2_itlb_pbmt = RegEnable(s1_itlb_pbmt, 0.U.asTypeOf(s1_itlb_pbmt), s1_fire) 352*e39d6828Sxu_zh val s2_waymasks = RegEnable(s1_waymasks, 0.U.asTypeOf(s1_waymasks), s1_fire) 353a61a35e0Sssszwic 35488895b11Sxu_zh val s2_req_vSetIdx = s2_req_vaddr.map(get_idx) 355b92f8445Sssszwic val s2_req_offset = s2_req_vaddr(0)(log2Ceil(blockBytes) - 1, 0) 356b92f8445Sssszwic val s2_req_paddr = s2_req_vaddr.zip(s2_req_ptags).map { case (vaddr, ptag) => get_paddr_from_ptag(vaddr, ptag) } 357a61a35e0Sssszwic 358b92f8445Sssszwic val s2_SRAMhits = RegEnable(s1_SRAMhits, 0.U.asTypeOf(s1_SRAMhits), s1_fire) 359b92f8445Sssszwic val s2_codes = RegEnable(s1_codes, 0.U.asTypeOf(s1_codes), s1_fire) 360b92f8445Sssszwic val s2_hits = RegInit(VecInit(Seq.fill(PortNumber)(false.B))) 361b92f8445Sssszwic val s2_datas = RegInit(VecInit(Seq.fill(ICacheDataBanks)(0.U((blockBits / ICacheDataBanks).W)))) 362*e39d6828Sxu_zh val s2_data_is_from_MSHR = RegInit(VecInit(Seq.fill(ICacheDataBanks)(false.B))) 363a61a35e0Sssszwic 364a61a35e0Sssszwic /** 365a61a35e0Sssszwic ****************************************************************************** 366*e39d6828Sxu_zh * ECC check 367a61a35e0Sssszwic ****************************************************************************** 368a61a35e0Sssszwic */ 369b92f8445Sssszwic // check data error 370b92f8445Sssszwic val s2_bankSel = getBankSel(s2_req_offset, s2_valid) 371cf7d6b7aSMuzi val s2_bank_corrupt = (0 until ICacheDataBanks).map(i => encodeDataECC(s2_datas(i)) =/= s2_codes(i)) 372*e39d6828Sxu_zh // if data is from MSHR, we don't need to check ECC 373*e39d6828Sxu_zh val s2_data_corrupt = VecInit((0 until PortNumber).map(port => 374cf7d6b7aSMuzi (0 until ICacheDataBanks).map(bank => 375*e39d6828Sxu_zh s2_bank_corrupt(bank) && s2_bankSel(port)(bank).asBool && !s2_data_is_from_MSHR(bank) 376cf7d6b7aSMuzi ).reduce(_ || _) && s2_SRAMhits(port) 377*e39d6828Sxu_zh )) 378*e39d6828Sxu_zh // force clear data_corrupt when parity check is disabled 379*e39d6828Sxu_zh when(!csr_parity_enable) { 380*e39d6828Sxu_zh s2_data_corrupt := VecInit(Seq.fill(PortNumber)(false.B)) 381*e39d6828Sxu_zh } 382*e39d6828Sxu_zh // meta error is checked in s1 stage 38388895b11Sxu_zh val s2_meta_corrupt = RegEnable(s1_meta_corrupt, 0.U.asTypeOf(s1_meta_corrupt), s1_fire) 384b92f8445Sssszwic // send errors to top 385*e39d6828Sxu_zh // TODO: support RERI spec standard interface 386a61a35e0Sssszwic (0 until PortNumber).map { i => 387*e39d6828Sxu_zh io.errors(i).valid := (s2_meta_corrupt(i) || s2_data_corrupt(i)) && RegNext(s1_fire) 388*e39d6828Sxu_zh io.errors(i).bits.report_to_beu := (s2_meta_corrupt(i) || s2_data_corrupt(i)) && RegNext(s1_fire) 389b92f8445Sssszwic io.errors(i).bits.paddr := s2_req_paddr(i) 3900184a80eSYanqin Li io.errors(i).bits.source := DontCare 39188895b11Sxu_zh io.errors(i).bits.source.tag := s2_meta_corrupt(i) 39288895b11Sxu_zh io.errors(i).bits.source.data := s2_data_corrupt(i) 3930184a80eSYanqin Li io.errors(i).bits.source.l2 := false.B 3940184a80eSYanqin Li io.errors(i).bits.opType := DontCare 3950184a80eSYanqin Li io.errors(i).bits.opType.fetch := true.B 39679b191f7SJay } 397*e39d6828Sxu_zh // flush metaArray to prepare for re-fetch 398*e39d6828Sxu_zh (0 until PortNumber).foreach { i => 399*e39d6828Sxu_zh toMetaFlush(i).valid := (s2_meta_corrupt(i) || s2_data_corrupt(i)) && RegNext(s1_fire) 400*e39d6828Sxu_zh toMetaFlush(i).bits.virIdx := s2_req_vSetIdx(i) 401*e39d6828Sxu_zh // if is meta corrupt, clear all way (since waymask may be unreliable) 402*e39d6828Sxu_zh // if is data corrupt, only clear the way that has error 403*e39d6828Sxu_zh toMetaFlush(i).bits.waymask := Mux(s2_meta_corrupt(i), Fill(nWays, true.B), s2_waymasks(i).asUInt) 404*e39d6828Sxu_zh } 405*e39d6828Sxu_zh // PERF: count the number of data parity errors 406*e39d6828Sxu_zh XSPerfAccumulate("data_corrupt_0", s2_data_corrupt(0) && RegNext(s1_fire)) 407*e39d6828Sxu_zh XSPerfAccumulate("data_corrupt_1", s2_data_corrupt(1) && RegNext(s1_fire)) 408*e39d6828Sxu_zh XSPerfAccumulate("meta_corrupt_0", s2_meta_corrupt(0) && RegNext(s1_fire)) 409*e39d6828Sxu_zh XSPerfAccumulate("meta_corrupt_1", s2_meta_corrupt(1) && RegNext(s1_fire)) 410*e39d6828Sxu_zh // TEST: stop simulation if parity error is detected, and dump wave 411*e39d6828Sxu_zh// val (assert_valid, assert_val) = DelayNWithValid(s2_meta_corrupt.reduce(_ || _), s2_valid, 1000) 412*e39d6828Sxu_zh// assert(!(assert_valid && assert_val)) 413*e39d6828Sxu_zh// val (assert_valid, assert_val) = DelayNWithValid(s2_data_corrupt.reduce(_ || _), s2_valid, 1000) 414*e39d6828Sxu_zh// assert(!(assert_valid && assert_val)) 41579b191f7SJay 416b92f8445Sssszwic /** 417b92f8445Sssszwic ****************************************************************************** 418b92f8445Sssszwic * monitor missUint response port 419b92f8445Sssszwic ****************************************************************************** 420b92f8445Sssszwic */ 421fa42eb78Sxu_zh val s2_MSHR_match = VecInit((0 until PortNumber).map(i => 422fa42eb78Sxu_zh (s2_req_vSetIdx(i) === fromMSHR.bits.vSetIdx) && 423b92f8445Sssszwic (s2_req_ptags(i) === getPhyTagFromBlk(fromMSHR.bits.blkPaddr)) && 424fa42eb78Sxu_zh fromMSHR.valid // we don't care about whether it's corrupt here 425fa42eb78Sxu_zh )) 426cf7d6b7aSMuzi val s2_MSHR_hits = Seq(s2_valid && s2_MSHR_match(0), s2_valid && s2_MSHR_match(1) && s2_doubleline) 427b92f8445Sssszwic val s2_MSHR_datas = fromMSHR.bits.data.asTypeOf(Vec(ICacheDataBanks, UInt((blockBits / ICacheDataBanks).W))) 428b92f8445Sssszwic 429b92f8445Sssszwic val s2_bankIdxLow = s2_req_offset >> log2Ceil(blockBytes / ICacheDataBanks) 430fa42eb78Sxu_zh val s2_bankMSHRHit = VecInit((0 until ICacheDataBanks).map(i => 431fa42eb78Sxu_zh ((i.U >= s2_bankIdxLow) && s2_MSHR_hits(0)) || ((i.U < s2_bankIdxLow) && s2_MSHR_hits(1)) 432fa42eb78Sxu_zh )) 433b92f8445Sssszwic 434b92f8445Sssszwic (0 until ICacheDataBanks).foreach { i => 435b92f8445Sssszwic when(s1_fire) { 436b92f8445Sssszwic s2_datas := s1_datas 437*e39d6828Sxu_zh s2_data_is_from_MSHR := s1_data_is_from_MSHR 438*e39d6828Sxu_zh }.elsewhen(s2_bankMSHRHit(i)) { 439b92f8445Sssszwic s2_datas(i) := s2_MSHR_datas(i) 440*e39d6828Sxu_zh // also update s2_data_is_from_MSHR when re-fetched, to clear s2_data_corrupt flag and let s2_fire 441*e39d6828Sxu_zh s2_data_is_from_MSHR(i) := true.B 442b92f8445Sssszwic } 443b92f8445Sssszwic } 444b92f8445Sssszwic 445b92f8445Sssszwic (0 until PortNumber).foreach { i => 446b92f8445Sssszwic when(s1_fire) { 447b92f8445Sssszwic s2_hits := s1_hits 448b92f8445Sssszwic }.elsewhen(s2_MSHR_hits(i)) { 449fa42eb78Sxu_zh // update s2_hits even if it's corrupt, to let s2_fire 450b92f8445Sssszwic s2_hits(i) := true.B 451*e39d6828Sxu_zh // also clear s2_meta_corrupt flag when re-fetched, to let s2_fire 452*e39d6828Sxu_zh s2_meta_corrupt(i) := false.B 453b92f8445Sssszwic } 454b92f8445Sssszwic } 455b92f8445Sssszwic 45688895b11Sxu_zh val s2_l2_corrupt = RegInit(VecInit(Seq.fill(PortNumber)(false.B))) 457b92f8445Sssszwic (0 until PortNumber).foreach { i => 458b92f8445Sssszwic when(s1_fire) { 45988895b11Sxu_zh s2_l2_corrupt(i) := false.B 460b92f8445Sssszwic }.elsewhen(s2_MSHR_hits(i)) { 46188895b11Sxu_zh s2_l2_corrupt(i) := fromMSHR.bits.corrupt 462b92f8445Sssszwic } 463b92f8445Sssszwic } 464b92f8445Sssszwic 465b92f8445Sssszwic /** 466b92f8445Sssszwic ****************************************************************************** 467*e39d6828Sxu_zh * send request to MSHR if ICache miss / ECC corrupt 468b92f8445Sssszwic ****************************************************************************** 469b92f8445Sssszwic */ 470002c10a4SYanqin Li 471002c10a4SYanqin Li // merge pmp mmio and itlb pbmt 472002c10a4SYanqin Li val s2_mmio = VecInit((s2_pmp_mmio zip s2_itlb_pbmt).map { case (mmio, pbmt) => 473002c10a4SYanqin Li mmio || Pbmt.isUncache(pbmt) 474002c10a4SYanqin Li }) 475002c10a4SYanqin Li 476*e39d6828Sxu_zh // try re-fetch data from L2 cache if ECC error is detected, unless it's from MSHR 477*e39d6828Sxu_zh val s2_corrupt_refetch = (s2_meta_corrupt zip s2_data_corrupt).map { 478*e39d6828Sxu_zh case (meta, data) => meta || data 479*e39d6828Sxu_zh } 480*e39d6828Sxu_zh 481f80535c3Sxu_zh /* s2_exception includes itlb pf/gpf/af, pmp af and meta corruption (af), neither of which should be fetched 482f80535c3Sxu_zh * mmio should not be fetched, it will be fetched by IFU mmio fsm 483f80535c3Sxu_zh * also, if previous has exception, latter port should also not be fetched 48488895b11Sxu_zh */ 485*e39d6828Sxu_zh val s2_should_fetch = VecInit((0 until PortNumber).map { i => 486*e39d6828Sxu_zh (!s2_hits(i) || s2_corrupt_refetch(i)) && 487*e39d6828Sxu_zh (if (i == 0) true.B else s2_doubleline) && 488dd02bc3fSxu_zh !ExceptionType.hasException(s2_exception.take(i + 1)) && 48988895b11Sxu_zh s2_mmio.take(i + 1).map(!_).reduce(_ && _) 490b808ac73Sxu_zh }) 491b92f8445Sssszwic 492b92f8445Sssszwic val toMSHRArbiter = Module(new Arbiter(new ICacheMissReq, PortNumber)) 493b92f8445Sssszwic 494b92f8445Sssszwic // To avoid sending duplicate requests. 495*e39d6828Sxu_zh val s2_has_send = RegInit(VecInit(Seq.fill(PortNumber)(false.B))) 496b92f8445Sssszwic (0 until PortNumber).foreach { i => 497b92f8445Sssszwic when(s1_fire) { 498*e39d6828Sxu_zh s2_has_send(i) := false.B 499b92f8445Sssszwic }.elsewhen(toMSHRArbiter.io.in(i).fire) { 500*e39d6828Sxu_zh s2_has_send(i) := true.B 501b92f8445Sssszwic } 502b92f8445Sssszwic } 503b92f8445Sssszwic 504b92f8445Sssszwic (0 until PortNumber).map { i => 505*e39d6828Sxu_zh toMSHRArbiter.io.in(i).valid := s2_valid && s2_should_fetch(i) && !s2_has_send(i) && !s2_flush 506b92f8445Sssszwic toMSHRArbiter.io.in(i).bits.blkPaddr := getBlkAddr(s2_req_paddr(i)) 507b92f8445Sssszwic toMSHRArbiter.io.in(i).bits.vSetIdx := s2_req_vSetIdx(i) 508b92f8445Sssszwic } 509b92f8445Sssszwic toMSHR <> toMSHRArbiter.io.out 510b92f8445Sssszwic 511b92f8445Sssszwic XSPerfAccumulate("to_missUnit_stall", toMSHR.valid && !toMSHR.ready) 512b92f8445Sssszwic 513*e39d6828Sxu_zh val s2_fetch_finish = !s2_should_fetch.reduce(_ || _) 514f80535c3Sxu_zh 515*e39d6828Sxu_zh // also raise af if l2 corrupt is detected 516f80535c3Sxu_zh val s2_l2_exception = VecInit(s2_l2_corrupt.map(ExceptionType.fromECC(true.B, _))) 517*e39d6828Sxu_zh // NOTE: do NOT raise af if meta/data corrupt is detected, they are automatically recovered by re-fetching from L2 518f80535c3Sxu_zh 519*e39d6828Sxu_zh // merge s2 exceptions, itlb has the highest priority, then l2 52088895b11Sxu_zh val s2_exception_out = ExceptionType.merge( 521*e39d6828Sxu_zh s2_exception, // includes itlb/pmp exception 522f80535c3Sxu_zh s2_l2_exception 52388895b11Sxu_zh ) 524b92f8445Sssszwic 525b92f8445Sssszwic /** 526b92f8445Sssszwic ****************************************************************************** 527b92f8445Sssszwic * response to IFU 528b92f8445Sssszwic ****************************************************************************** 529b92f8445Sssszwic */ 5301a5af821Sxu_zh (0 until PortNumber).foreach { i => 531b92f8445Sssszwic if (i == 0) { 532b92f8445Sssszwic toIFU(i).valid := s2_fire 53388895b11Sxu_zh toIFU(i).bits.exception := s2_exception_out(i) 534002c10a4SYanqin Li toIFU(i).bits.pmp_mmio := s2_pmp_mmio(i) // pass pmp_mmio instead of merged mmio to IFU 535002c10a4SYanqin Li toIFU(i).bits.itlb_pbmt := s2_itlb_pbmt(i) 536b92f8445Sssszwic toIFU(i).bits.data := s2_datas.asTypeOf(UInt(blockBits.W)) 537b92f8445Sssszwic } else { 538b92f8445Sssszwic toIFU(i).valid := s2_fire && s2_doubleline 53988895b11Sxu_zh toIFU(i).bits.exception := Mux(s2_doubleline, s2_exception_out(i), ExceptionType.none) 540002c10a4SYanqin Li toIFU(i).bits.pmp_mmio := s2_pmp_mmio(i) && s2_doubleline 541002c10a4SYanqin Li toIFU(i).bits.itlb_pbmt := Mux(s2_doubleline, s2_itlb_pbmt(i), Pbmt.pma) 542b92f8445Sssszwic toIFU(i).bits.data := DontCare 543b92f8445Sssszwic } 544fbdb359dSMuzi toIFU(i).bits.backendException := s2_backendException 545b92f8445Sssszwic toIFU(i).bits.vaddr := s2_req_vaddr(i) 546b92f8445Sssszwic toIFU(i).bits.paddr := s2_req_paddr(i) 5471a5af821Sxu_zh toIFU(i).bits.gpaddr := s2_req_gpaddr // Note: toIFU(1).bits.gpaddr is actually DontCare in current design 548ad415ae0SXiaokun-Pei toIFU(i).bits.isForVSnonLeafPTE := s2_req_isForVSnonLeafPTE 549b92f8445Sssszwic } 550b92f8445Sssszwic 551b92f8445Sssszwic s2_flush := io.flush 552b92f8445Sssszwic s2_ready := (s2_fetch_finish && !io.respStall) || !s2_valid 553b92f8445Sssszwic s2_fire := s2_valid && s2_fetch_finish && !io.respStall && !s2_flush 554b92f8445Sssszwic 555b92f8445Sssszwic /** 556b92f8445Sssszwic ****************************************************************************** 557b92f8445Sssszwic * report Tilelink corrupt error 558b92f8445Sssszwic ****************************************************************************** 559b92f8445Sssszwic */ 560a61a35e0Sssszwic (0 until PortNumber).map { i => 56188895b11Sxu_zh when(RegNext(s2_fire && s2_l2_corrupt(i))) { 562a61a35e0Sssszwic io.errors(i).valid := true.B 5630184a80eSYanqin Li io.errors(i).bits.report_to_beu := false.B // l2 should have report that to bus error unit, no need to do it again 564b92f8445Sssszwic io.errors(i).bits.paddr := RegNext(s2_req_paddr(i)) 5650184a80eSYanqin Li io.errors(i).bits.source.tag := false.B 5660184a80eSYanqin Li io.errors(i).bits.source.data := false.B 5670184a80eSYanqin Li io.errors(i).bits.source.l2 := true.B 5681d8f4dcbSJay } 5691d8f4dcbSJay } 5701d8f4dcbSJay 571a61a35e0Sssszwic /** 572a61a35e0Sssszwic ****************************************************************************** 573a61a35e0Sssszwic * performance info. TODO: need to simplify the logic 574a61a35e0Sssszwic ***********************************************************s******************* 575a61a35e0Sssszwic */ 576b92f8445Sssszwic io.perfInfo.only_0_hit := s2_hits(0) && !s2_doubleline 577b92f8445Sssszwic io.perfInfo.only_0_miss := !s2_hits(0) && !s2_doubleline 578b92f8445Sssszwic io.perfInfo.hit_0_hit_1 := s2_hits(0) && s2_hits(1) && s2_doubleline 579b92f8445Sssszwic io.perfInfo.hit_0_miss_1 := s2_hits(0) && !s2_hits(1) && s2_doubleline 580b92f8445Sssszwic io.perfInfo.miss_0_hit_1 := !s2_hits(0) && s2_hits(1) && s2_doubleline 581b92f8445Sssszwic io.perfInfo.miss_0_miss_1 := !s2_hits(0) && !s2_hits(1) && s2_doubleline 582dd02bc3fSxu_zh io.perfInfo.hit_0_except_1 := s2_hits(0) && (ExceptionType.hasException(s2_exception(1))) && s2_doubleline 583dd02bc3fSxu_zh io.perfInfo.miss_0_except_1 := !s2_hits(0) && (ExceptionType.hasException(s2_exception(1))) && s2_doubleline 584b92f8445Sssszwic io.perfInfo.bank_hit(0) := s2_hits(0) 585b92f8445Sssszwic io.perfInfo.bank_hit(1) := s2_hits(1) && s2_doubleline 586dd02bc3fSxu_zh io.perfInfo.except_0 := ExceptionType.hasException(s2_exception(0)) 587b92f8445Sssszwic io.perfInfo.hit := s2_hits(0) && (!s2_doubleline || s2_hits(1)) 58858dbdfc2SJay 58958dbdfc2SJay /** <PERF> fetch bubble generated by icache miss */ 59000240ba6SJay XSPerfAccumulate("icache_bubble_s2_miss", s2_valid && !s2_fetch_finish) 591b92f8445Sssszwic XSPerfAccumulate("icache_bubble_s0_wayLookup", s0_valid && !fromWayLookup.ready) 592b92f8445Sssszwic 593b92f8445Sssszwic io.fetch.topdownIcacheMiss := !s2_fetch_finish 594b92f8445Sssszwic io.fetch.topdownItlbMiss := s0_valid && !fromWayLookup.ready 595b92f8445Sssszwic 596b92f8445Sssszwic // class ICacheTouchDB(implicit p: Parameters) extends ICacheBundle{ 597b92f8445Sssszwic // val blkPaddr = UInt((PAddrBits - blockOffBits).W) 598b92f8445Sssszwic // val vSetIdx = UInt(idxBits.W) 599b92f8445Sssszwic // val waymask = UInt(log2Ceil(nWays).W) 600b92f8445Sssszwic // } 601b92f8445Sssszwic 602b92f8445Sssszwic // val isWriteICacheTouchTable = WireInit(Constantin.createRecord("isWriteICacheTouchTable" + p(XSCoreParamsKey).HartId.toString)) 603b92f8445Sssszwic // val ICacheTouchTable = ChiselDB.createTable("ICacheTouchTable" + p(XSCoreParamsKey).HartId.toString, new ICacheTouchDB) 604b92f8445Sssszwic 605b92f8445Sssszwic // val ICacheTouchDumpData = Wire(Vec(PortNumber, new ICacheTouchDB)) 606b92f8445Sssszwic // (0 until PortNumber).foreach{ i => 607b92f8445Sssszwic // ICacheTouchDumpData(i).blkPaddr := getBlkAddr(s2_req_paddr(i)) 608b92f8445Sssszwic // ICacheTouchDumpData(i).vSetIdx := s2_req_vSetIdx(i) 609b92f8445Sssszwic // ICacheTouchDumpData(i).waymask := OHToUInt(s2_tag_match_vec(i)) 610b92f8445Sssszwic // ICacheTouchTable.log( 611b92f8445Sssszwic // data = ICacheTouchDumpData(i), 612b92f8445Sssszwic // en = io.touch(i).valid, 613b92f8445Sssszwic // site = "req_" + i.toString, 614b92f8445Sssszwic // clock = clock, 615b92f8445Sssszwic // reset = reset 616b92f8445Sssszwic // ) 617b92f8445Sssszwic // } 61858dbdfc2SJay 619a61a35e0Sssszwic /** 620a61a35e0Sssszwic ****************************************************************************** 621a61a35e0Sssszwic * difftest refill check 622a61a35e0Sssszwic ****************************************************************************** 623a61a35e0Sssszwic */ 624afa866b1Sguohongyu if (env.EnableDifftest) { 625afa866b1Sguohongyu val discards = (0 until PortNumber).map { i => 626dd02bc3fSxu_zh val discard = ExceptionType.hasException(toIFU(i).bits.exception) || toIFU(i).bits.pmp_mmio || 627002c10a4SYanqin Li Pbmt.isUncache(toIFU(i).bits.itlb_pbmt) 628afa866b1Sguohongyu discard 629afa866b1Sguohongyu } 630b92f8445Sssszwic val blkPaddrAll = s2_req_paddr.map(addr => addr(PAddrBits - 1, blockOffBits) << blockOffBits) 631b92f8445Sssszwic (0 until ICacheDataBanks).map { i => 632a0c65233SYinan Xu val diffMainPipeOut = DifftestModule(new DiffRefillEvent, dontCare = true) 6337d45a146SYinan Xu diffMainPipeOut.coreid := io.hartId 634b92f8445Sssszwic diffMainPipeOut.index := (3 + i).U 635b92f8445Sssszwic 636b92f8445Sssszwic val bankSel = getBankSel(s2_req_offset, s2_valid).reduce(_ | _) 637b92f8445Sssszwic val lineSel = getLineSel(s2_req_offset) 638b92f8445Sssszwic 639b92f8445Sssszwic diffMainPipeOut.valid := s2_fire && bankSel(i).asBool && Mux(lineSel(i), !discards(1), !discards(0)) 640cf7d6b7aSMuzi diffMainPipeOut.addr := Mux( 641cf7d6b7aSMuzi lineSel(i), 642cf7d6b7aSMuzi blkPaddrAll(1) + (i.U << (log2Ceil(blockBytes / ICacheDataBanks))), 643cf7d6b7aSMuzi blkPaddrAll(0) + (i.U << (log2Ceil(blockBytes / ICacheDataBanks))) 644cf7d6b7aSMuzi ) 645b92f8445Sssszwic 646b92f8445Sssszwic diffMainPipeOut.data := s2_datas(i).asTypeOf(diffMainPipeOut.data) 647b92f8445Sssszwic diffMainPipeOut.idtfr := DontCare 648afa866b1Sguohongyu } 649afa866b1Sguohongyu } 6501d8f4dcbSJay} 651