xref: /XiangShan/src/main/scala/xiangshan/frontend/icache/ICacheMainPipe.scala (revision c1b28b66879239a5b3a44741376f3b002e8ac834)
11d8f4dcbSJay/***************************************************************************************
21d8f4dcbSJay* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
31d8f4dcbSJay* Copyright (c) 2020-2021 Peng Cheng Laboratory
41d8f4dcbSJay*
51d8f4dcbSJay* XiangShan is licensed under Mulan PSL v2.
61d8f4dcbSJay* You can use this software according to the terms and conditions of the Mulan PSL v2.
71d8f4dcbSJay* You may obtain a copy of Mulan PSL v2 at:
81d8f4dcbSJay*          http://license.coscl.org.cn/MulanPSL2
91d8f4dcbSJay*
101d8f4dcbSJay* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
111d8f4dcbSJay* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
121d8f4dcbSJay* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
131d8f4dcbSJay*
141d8f4dcbSJay* See the Mulan PSL v2 for more details.
151d8f4dcbSJay***************************************************************************************/
161d8f4dcbSJay
171d8f4dcbSJaypackage xiangshan.frontend.icache
181d8f4dcbSJay
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
201d8f4dcbSJayimport chisel3._
211d8f4dcbSJayimport chisel3.util._
227d45a146SYinan Xuimport difftest._
231d8f4dcbSJayimport freechips.rocketchip.tilelink.ClientStates
241d8f4dcbSJayimport xiangshan._
251d8f4dcbSJayimport xiangshan.cache.mmu._
261d8f4dcbSJayimport utils._
273c02ee8fSwakafaimport utility._
281d8f4dcbSJayimport xiangshan.backend.fu.{PMPReqBundle, PMPRespBundle}
2988895b11Sxu_zhimport xiangshan.frontend.{FtqICacheInfo, FtqToICacheRequestBundle, ExceptionType}
301d8f4dcbSJay
311d8f4dcbSJayclass ICacheMainPipeReq(implicit p: Parameters) extends ICacheBundle
321d8f4dcbSJay{
331d8f4dcbSJay  val vaddr  = UInt(VAddrBits.W)
34b92f8445Sssszwic  def vSetIdx = get_idx(vaddr)
351d8f4dcbSJay}
361d8f4dcbSJay
371d8f4dcbSJayclass ICacheMainPipeResp(implicit p: Parameters) extends ICacheBundle
381d8f4dcbSJay{
391d8f4dcbSJay  val vaddr    = UInt(VAddrBits.W)
40b92f8445Sssszwic  val data     = UInt((blockBits).W)
411d8f4dcbSJay  val paddr    = UInt(PAddrBits.W)
42d0de7e4aSpeixiaokun  val gpaddr    = UInt(GPAddrBits.W)
4388895b11Sxu_zh  val exception = UInt(ExceptionType.width.W)
44002c10a4SYanqin Li  val pmp_mmio  = Bool()
45002c10a4SYanqin Li  val itlb_pbmt = UInt(Pbmt.width.W)
46*c1b28b66STang Haojin  val exceptionFromBackend = Bool()
471d8f4dcbSJay}
481d8f4dcbSJay
491d8f4dcbSJayclass ICacheMainPipeBundle(implicit p: Parameters) extends ICacheBundle
501d8f4dcbSJay{
51c5c5edaeSJenius  val req  = Flipped(Decoupled(new FtqToICacheRequestBundle))
52c5c5edaeSJenius  val resp = Vec(PortNumber, ValidIO(new ICacheMainPipeResp))
53d2b20d1aSTang Haojin  val topdownIcacheMiss = Output(Bool())
54d2b20d1aSTang Haojin  val topdownItlbMiss = Output(Bool())
551d8f4dcbSJay}
561d8f4dcbSJay
571d8f4dcbSJayclass ICacheMetaReqBundle(implicit p: Parameters) extends ICacheBundle{
58afed18b5SJenius  val toIMeta       = DecoupledIO(new ICacheReadBundle)
591d8f4dcbSJay  val fromIMeta     = Input(new ICacheMetaRespBundle)
601d8f4dcbSJay}
611d8f4dcbSJay
621d8f4dcbSJayclass ICacheDataReqBundle(implicit p: Parameters) extends ICacheBundle{
63b92f8445Sssszwic  val toIData       = Vec(partWayNum, DecoupledIO(new ICacheReadBundle))
641d8f4dcbSJay  val fromIData     = Input(new ICacheDataRespBundle)
651d8f4dcbSJay}
661d8f4dcbSJay
671d8f4dcbSJayclass ICacheMSHRBundle(implicit p: Parameters) extends ICacheBundle{
68b92f8445Sssszwic  val req   = Decoupled(new ICacheMissReq)
69b92f8445Sssszwic  val resp  = Flipped(ValidIO(new ICacheMissResp))
701d8f4dcbSJay}
711d8f4dcbSJay
721d8f4dcbSJayclass ICachePMPBundle(implicit p: Parameters) extends ICacheBundle{
731d8f4dcbSJay  val req  = Valid(new PMPReqBundle())
741d8f4dcbSJay  val resp = Input(new PMPRespBundle())
751d8f4dcbSJay}
761d8f4dcbSJay
771d8f4dcbSJayclass ICachePerfInfo(implicit p: Parameters) extends ICacheBundle{
781d8f4dcbSJay  val only_0_hit     = Bool()
791d8f4dcbSJay  val only_0_miss    = Bool()
801d8f4dcbSJay  val hit_0_hit_1    = Bool()
811d8f4dcbSJay  val hit_0_miss_1   = Bool()
821d8f4dcbSJay  val miss_0_hit_1   = Bool()
831d8f4dcbSJay  val miss_0_miss_1  = Bool()
84a108d429SJay  val hit_0_except_1 = Bool()
85a108d429SJay  val miss_0_except_1 = Bool()
86a108d429SJay  val except_0       = Bool()
871d8f4dcbSJay  val bank_hit       = Vec(2,Bool())
881d8f4dcbSJay  val hit            = Bool()
891d8f4dcbSJay}
901d8f4dcbSJay
911d8f4dcbSJayclass ICacheMainPipeInterface(implicit p: Parameters) extends ICacheBundle {
92f57f7f2aSYangyu Chen  val hartId = Input(UInt(hartIdLen.W))
932a3050c2SJay  /*** internal interface ***/
941d8f4dcbSJay  val dataArray     = new ICacheDataReqBundle
95b1ded4e8Sguohongyu  /** prefetch io */
96b92f8445Sssszwic  val touch = Vec(PortNumber,ValidIO(new ReplacerTouch))
97b92f8445Sssszwic  val wayLookupRead = Flipped(DecoupledIO(new WayLookupInfo))
98cb6e5d3cSssszwic
99b92f8445Sssszwic  val mshr          = new ICacheMSHRBundle
1000184a80eSYanqin Li  val errors        = Output(Vec(PortNumber, ValidIO(new L1CacheErrorInfo)))
1012a3050c2SJay  /*** outside interface ***/
102c5c5edaeSJenius  //val fetch       = Vec(PortNumber, new ICacheMainPipeBundle)
103c5c5edaeSJenius  /* when ftq.valid is high in T + 1 cycle
104c5c5edaeSJenius   * the ftq component must be valid in T cycle
105c5c5edaeSJenius   */
106c5c5edaeSJenius  val fetch       = new ICacheMainPipeBundle
1071d8f4dcbSJay  val pmp         = Vec(PortNumber, new ICachePMPBundle)
1081d8f4dcbSJay  val respStall   = Input(Bool())
10958dbdfc2SJay
110ecccf78fSJay  val csr_parity_enable = Input(Bool())
111b92f8445Sssszwic  val flush = Input(Bool())
112b92f8445Sssszwic
113b92f8445Sssszwic  val perfInfo = Output(new ICachePerfInfo)
1141d8f4dcbSJay}
1151d8f4dcbSJay
116f9c51548Sssszwicclass ICacheDB(implicit p: Parameters) extends ICacheBundle {
117f9c51548Sssszwic  val blk_vaddr   = UInt((VAddrBits - blockOffBits).W)
118f9c51548Sssszwic  val blk_paddr   = UInt((PAddrBits - blockOffBits).W)
119f9c51548Sssszwic  val hit         = Bool()
120f9c51548Sssszwic}
121f9c51548Sssszwic
1221d8f4dcbSJayclass ICacheMainPipe(implicit p: Parameters) extends ICacheModule
1231d8f4dcbSJay{
1241d8f4dcbSJay  val io = IO(new ICacheMainPipeInterface)
1251d8f4dcbSJay
12658dbdfc2SJay  /** Input/Output port */
127c5c5edaeSJenius  val (fromFtq, toIFU)    = (io.fetch.req,          io.fetch.resp)
128b92f8445Sssszwic  val (toData,  fromData) = (io.dataArray.toIData,  io.dataArray.fromIData)
129b92f8445Sssszwic  val (toMSHR,  fromMSHR) = (io.mshr.req,           io.mshr.resp)
1301d8f4dcbSJay  val (toPMP,   fromPMP)  = (io.pmp.map(_.req),     io.pmp.map(_.resp))
131b92f8445Sssszwic  val fromWayLookup = io.wayLookupRead
13258c354d0Sssszwic
13358c354d0Sssszwic  // Statistics on the frequency distribution of FTQ fire interval
13458c354d0Sssszwic  val cntFtqFireInterval = RegInit(0.U(32.W))
13558c354d0Sssszwic  cntFtqFireInterval := Mux(fromFtq.fire, 1.U, cntFtqFireInterval + 1.U)
136da05f2feSYangyu Chen  XSPerfHistogram("ftq2icache_fire",
13758c354d0Sssszwic                  cntFtqFireInterval, fromFtq.fire,
13858c354d0Sssszwic                  1, 300, 1, right_strict = true)
139b1ded4e8Sguohongyu
14058dbdfc2SJay  /** pipeline control signal */
141f1fe8698SLemover  val s1_ready, s2_ready = Wire(Bool())
142f1fe8698SLemover  val s0_fire,  s1_fire , s2_fire  = Wire(Bool())
143b92f8445Sssszwic  val s0_flush,  s1_flush , s2_flush  = Wire(Bool())
1441d8f4dcbSJay
1452a3050c2SJay  /**
1462a3050c2SJay    ******************************************************************************
14758dbdfc2SJay    * ICache Stage 0
148b92f8445Sssszwic    * - send req to data SRAM
149b92f8445Sssszwic    * - get waymask and tlb info from wayLookup
1502a3050c2SJay    ******************************************************************************
1512a3050c2SJay    */
1522a3050c2SJay
15358dbdfc2SJay  /** s0 control */
154b92f8445Sssszwic  // 0,1,2,3 -> dataArray(data); 4 -> mainPipe
155b92f8445Sssszwic  // Ftq RegNext Register
156b92f8445Sssszwic  val fromFtqReq          = fromFtq.bits.pcMemRead
157c5c5edaeSJenius  val s0_valid            = fromFtq.valid
158b92f8445Sssszwic  val s0_req_valid_all    = (0 until partWayNum + 1).map(i => fromFtq.bits.readValid(i))
159b92f8445Sssszwic  val s0_req_vaddr_all    = (0 until partWayNum + 1).map(i => VecInit(Seq(fromFtqReq(i).startAddr, fromFtqReq(i).nextlineStart)))
16088895b11Sxu_zh  val s0_req_vSetIdx_all  = (0 until partWayNum + 1).map(i => VecInit(s0_req_vaddr_all(i).map(get_idx)))
161b92f8445Sssszwic  val s0_req_offset_all   = (0 until partWayNum + 1).map(i => s0_req_vaddr_all(i)(0)(log2Ceil(blockBytes)-1, 0))
162b92f8445Sssszwic  val s0_doubleline_all   = (0 until partWayNum + 1).map(i => fromFtq.bits.readValid(i) && fromFtqReq(i).crossCacheline)
1631d8f4dcbSJay
164b92f8445Sssszwic  val s0_req_vaddr        = s0_req_vaddr_all.last
165b92f8445Sssszwic  val s0_req_vSetIdx      = s0_req_vSetIdx_all.last
166b92f8445Sssszwic  val s0_doubleline       = s0_doubleline_all.last
16761e1db30SJay
168*c1b28b66STang Haojin  val s0_ftq_exception = VecInit((0 until PortNumber).map(i => ExceptionType.fromFtq(fromFtq.bits)))
169*c1b28b66STang Haojin  val s0_excp_fromBackend = fromFtq.bits.backendIaf || fromFtq.bits.backendIpf || fromFtq.bits.backendIgpf
170*c1b28b66STang Haojin
171b92f8445Sssszwic  /**
172b92f8445Sssszwic    ******************************************************************************
173b92f8445Sssszwic    * get waymask and tlb info from wayLookup
174b92f8445Sssszwic    ******************************************************************************
175b92f8445Sssszwic    */
176b92f8445Sssszwic  fromWayLookup.ready := s0_fire
177b92f8445Sssszwic  val s0_waymasks       = VecInit(fromWayLookup.bits.waymask.map(_.asTypeOf(Vec(nWays, Bool()))))
178b92f8445Sssszwic  val s0_req_ptags      = fromWayLookup.bits.ptag
179b92f8445Sssszwic  val s0_req_gpaddr     = fromWayLookup.bits.gpaddr
18088895b11Sxu_zh  val s0_itlb_exception = fromWayLookup.bits.itlb_exception
181002c10a4SYanqin Li  val s0_itlb_pbmt      = fromWayLookup.bits.itlb_pbmt
1828966a895Sxu_zh  val s0_meta_codes     = fromWayLookup.bits.meta_codes
18388895b11Sxu_zh  val s0_hits           = VecInit(fromWayLookup.bits.waymask.map(_.orR))
184f56177cbSJenius
185b92f8445Sssszwic  when(s0_fire){
186b92f8445Sssszwic    assert((0 until PortNumber).map(i => s0_req_vSetIdx(i) === fromWayLookup.bits.vSetIdx(i)).reduce(_&&_),
187b92f8445Sssszwic           "vSetIdxs from ftq and wayLookup are different! vaddr0=0x%x ftq: vidx0=0x%x vidx1=0x%x wayLookup: vidx0=0x%x vidx1=0x%x",
188b92f8445Sssszwic           s0_req_vaddr(0), s0_req_vSetIdx(0), s0_req_vSetIdx(1), fromWayLookup.bits.vSetIdx(0), fromWayLookup.bits.vSetIdx(1))
1891d8f4dcbSJay  }
190afed18b5SJenius
191*c1b28b66STang Haojin  val s0_exception_out = ExceptionType.merge(
192*c1b28b66STang Haojin    s0_ftq_exception,  // backend-requested exception has the highest priority
193*c1b28b66STang Haojin    s0_itlb_exception
194*c1b28b66STang Haojin  )
195*c1b28b66STang Haojin
196b92f8445Sssszwic  /**
197b92f8445Sssszwic    ******************************************************************************
198b92f8445Sssszwic    * data SRAM request
199b92f8445Sssszwic    ******************************************************************************
200b92f8445Sssszwic    */
201b92f8445Sssszwic  for(i <- 0 until partWayNum) {
202b92f8445Sssszwic    toData(i).valid             := s0_req_valid_all(i)
203b92f8445Sssszwic    toData(i).bits.isDoubleLine := s0_doubleline_all(i)
204b92f8445Sssszwic    toData(i).bits.vSetIdx      := s0_req_vSetIdx_all(i)
205b92f8445Sssszwic    toData(i).bits.blkOffset    := s0_req_offset_all(i)
206b92f8445Sssszwic    toData(i).bits.wayMask      := s0_waymasks
207b92f8445Sssszwic  }
208afed18b5SJenius
209b92f8445Sssszwic  val s0_can_go = toData.last.ready && fromWayLookup.valid && s1_ready
210b92f8445Sssszwic  s0_flush  := io.flush
211b92f8445Sssszwic  s0_fire   := s0_valid && s0_can_go && !s0_flush
2122a3050c2SJay
213c5c5edaeSJenius  fromFtq.ready := s0_can_go
214f1fe8698SLemover
2152a3050c2SJay  /**
2162a3050c2SJay    ******************************************************************************
21758dbdfc2SJay    * ICache Stage 1
218b92f8445Sssszwic    * - PMP check
219b92f8445Sssszwic    * - get Data SRAM read responses (latched for pipeline stop)
220b92f8445Sssszwic    * - monitor missUint response port
2212a3050c2SJay    ******************************************************************************
2222a3050c2SJay    */
223b92f8445Sssszwic  val s1_valid = generatePipeControl(lastFire = s0_fire, thisFire = s1_fire, thisFlush = s1_flush, lastFlush = false.B)
2241d8f4dcbSJay
225b92f8445Sssszwic  val s1_req_vaddr        = RegEnable(s0_req_vaddr,        0.U.asTypeOf(s0_req_vaddr),     s0_fire)
226b92f8445Sssszwic  val s1_req_ptags        = RegEnable(s0_req_ptags,        0.U.asTypeOf(s0_req_ptags),     s0_fire)
227b92f8445Sssszwic  val s1_req_gpaddr       = RegEnable(s0_req_gpaddr,       0.U.asTypeOf(s0_req_gpaddr),    s0_fire)
228b92f8445Sssszwic  val s1_doubleline       = RegEnable(s0_doubleline,       0.U.asTypeOf(s0_doubleline),    s0_fire)
229b92f8445Sssszwic  val s1_SRAMhits         = RegEnable(s0_hits,             0.U.asTypeOf(s0_hits),          s0_fire)
230*c1b28b66STang Haojin  val s1_itlb_exception   = RegEnable(s0_exception_out,    0.U.asTypeOf(s0_exception_out), s0_fire)
231*c1b28b66STang Haojin  val s1_excp_fromBackend = RegEnable(s0_excp_fromBackend, false.B,                        s0_fire)
232002c10a4SYanqin Li  val s1_itlb_pbmt        = RegEnable(s0_itlb_pbmt,        0.U.asTypeOf(s0_itlb_pbmt),     s0_fire)
233b92f8445Sssszwic  val s1_waymasks         = RegEnable(s0_waymasks,         0.U.asTypeOf(s0_waymasks),      s0_fire)
2348966a895Sxu_zh  val s1_meta_codes       = RegEnable(s0_meta_codes,       0.U.asTypeOf(s0_meta_codes),    s0_fire)
2351d8f4dcbSJay
23688895b11Sxu_zh  val s1_req_vSetIdx  = s1_req_vaddr.map(get_idx)
237b92f8445Sssszwic  val s1_req_paddr    = s1_req_vaddr.zip(s1_req_ptags).map{case(vaddr, ptag) => get_paddr_from_ptag(vaddr, ptag)}
238b92f8445Sssszwic  val s1_req_offset   = s1_req_vaddr(0)(log2Ceil(blockBytes)-1, 0)
239b1ded4e8Sguohongyu
2408966a895Sxu_zh  // do metaArray ECC check
2418966a895Sxu_zh  val s1_meta_corrupt = VecInit((s1_req_ptags zip s1_meta_codes zip s1_waymasks).map{ case ((meta, code), waymask) =>
2428966a895Sxu_zh    val hit_num = PopCount(waymask)
2438966a895Sxu_zh    // NOTE: if not hit, encodeMetaECC(meta) =/= code can also be true, but we don't care about it
2448966a895Sxu_zh    (encodeMetaECC(meta) =/= code && hit_num === 1.U) ||  // hit one way, but parity code does not match, ECC failure
2458966a895Sxu_zh      hit_num > 1.U                                       // hit multi way, must be a ECC failure
2468966a895Sxu_zh  })
2478966a895Sxu_zh
2482a3050c2SJay  /**
2492a3050c2SJay    ******************************************************************************
250b92f8445Sssszwic    * update replacement status register
2512a3050c2SJay    ******************************************************************************
2522a3050c2SJay    */
253b92f8445Sssszwic  (0 until PortNumber).foreach{ i =>
254b92f8445Sssszwic    io.touch(i).bits.vSetIdx  := s1_req_vSetIdx(i)
255b92f8445Sssszwic    io.touch(i).bits.way      := OHToUInt(s1_waymasks(i))
256b92f8445Sssszwic  }
257b92f8445Sssszwic  io.touch(0).valid := RegNext(s0_fire) && s1_SRAMhits(0)
258b92f8445Sssszwic  io.touch(1).valid := RegNext(s0_fire) && s1_SRAMhits(1) && s1_doubleline
259f1fe8698SLemover
260a61a35e0Sssszwic  /**
261a61a35e0Sssszwic    ******************************************************************************
262b92f8445Sssszwic    * PMP check
263a61a35e0Sssszwic    ******************************************************************************
264a61a35e0Sssszwic    */
26588895b11Sxu_zh  toPMP.zipWithIndex.foreach { case (p, i) =>
26688895b11Sxu_zh    // if itlb has exception, paddr can be invalid, therefore pmp check can be skipped
26788895b11Sxu_zh    p.valid     := s1_valid // && s1_itlb_exception === ExceptionType.none
268b92f8445Sssszwic    p.bits.addr := s1_req_paddr(i)
269a61a35e0Sssszwic    p.bits.size := 3.U // TODO
270a61a35e0Sssszwic    p.bits.cmd  := TlbCmd.exec
271a61a35e0Sssszwic  }
27288895b11Sxu_zh  val s1_pmp_exception = VecInit(fromPMP.map(ExceptionType.fromPMPResp))
273002c10a4SYanqin Li  val s1_pmp_mmio      = VecInit(fromPMP.map(_.mmio))
27488895b11Sxu_zh
275f80535c3Sxu_zh  // also raise af when meta array corrupt is detected, to cancel fetch
276f80535c3Sxu_zh  val s1_meta_exception = VecInit(s1_meta_corrupt.map(ExceptionType.fromECC(io.csr_parity_enable, _)))
277f80535c3Sxu_zh
278f80535c3Sxu_zh  // merge s1 itlb/pmp/meta exceptions, itlb has the highest priority, pmp next, meta lowest
279f80535c3Sxu_zh  val s1_exception_out = ExceptionType.merge(
280f80535c3Sxu_zh    s1_itlb_exception,
281f80535c3Sxu_zh    s1_pmp_exception,
282f80535c3Sxu_zh    s1_meta_exception
283f80535c3Sxu_zh  )
2841d8f4dcbSJay
285002c10a4SYanqin Li  // DO NOT merge pmp mmio and itlb pbmt here, we need them to be passed to IFU separately
286002c10a4SYanqin Li
287a61a35e0Sssszwic  /**
288a61a35e0Sssszwic    ******************************************************************************
289b92f8445Sssszwic    * select data from MSHR, SRAM
290a61a35e0Sssszwic    ******************************************************************************
291a61a35e0Sssszwic    */
292b92f8445Sssszwic  val s1_MSHR_match = VecInit((0 until PortNumber).map(i => (s1_req_vSetIdx(i) === fromMSHR.bits.vSetIdx) &&
293b92f8445Sssszwic                                                            (s1_req_ptags(i) === getPhyTagFromBlk(fromMSHR.bits.blkPaddr)) &&
294b92f8445Sssszwic                                                            fromMSHR.valid && !fromMSHR.bits.corrupt))
295b92f8445Sssszwic  val s1_MSHR_hits  = Seq(s1_valid && s1_MSHR_match(0),
296b92f8445Sssszwic                          s1_valid && (s1_MSHR_match(1) && s1_doubleline))
297b92f8445Sssszwic  val s1_MSHR_datas = fromMSHR.bits.data.asTypeOf(Vec(ICacheDataBanks, UInt((blockBits/ICacheDataBanks).W)))
29879b191f7SJay
299b92f8445Sssszwic  val s1_hits = (0 until PortNumber).map(i => ValidHoldBypass(s1_MSHR_hits(i) || (RegNext(s0_fire) && s1_SRAMhits(i)), s1_fire || s1_flush))
300a61a35e0Sssszwic
301b92f8445Sssszwic  val s1_bankIdxLow  = s1_req_offset >> log2Ceil(blockBytes/ICacheDataBanks)
302b92f8445Sssszwic  val s1_bankMSHRHit = VecInit((0 until ICacheDataBanks).map(i => (i.U >= s1_bankIdxLow) && s1_MSHR_hits(0) ||
303b92f8445Sssszwic                                                      (i.U < s1_bankIdxLow) && s1_MSHR_hits(1)))
304b92f8445Sssszwic  val s1_datas       = VecInit((0 until ICacheDataBanks).map(i => DataHoldBypass(Mux(s1_bankMSHRHit(i), s1_MSHR_datas(i), fromData.datas(i)),
305b92f8445Sssszwic                                                          s1_bankMSHRHit(i) || RegNext(s0_fire))))
306b92f8445Sssszwic  val s1_codes       = DataHoldBypass(fromData.codes, RegNext(s0_fire))
307a61a35e0Sssszwic
308b92f8445Sssszwic  s1_flush := io.flush
309b92f8445Sssszwic  s1_ready := s2_ready || !s1_valid
310b92f8445Sssszwic  s1_fire  := s1_valid && s2_ready && !s1_flush
311a61a35e0Sssszwic
312a61a35e0Sssszwic  /**
313a61a35e0Sssszwic    ******************************************************************************
314b92f8445Sssszwic    * ICache Stage 2
315b92f8445Sssszwic    * - send request to MSHR if ICache miss
316b92f8445Sssszwic    * - monitor missUint response port
317b92f8445Sssszwic    * - response to IFU
318a61a35e0Sssszwic    ******************************************************************************
319a61a35e0Sssszwic    */
320a61a35e0Sssszwic
321b92f8445Sssszwic  val s2_valid = generatePipeControl(lastFire = s1_fire, thisFire = s2_fire, thisFlush = s2_flush, lastFlush = false.B)
322a61a35e0Sssszwic
323b92f8445Sssszwic  val s2_req_vaddr        = RegEnable(s1_req_vaddr,        0.U.asTypeOf(s1_req_vaddr),     s1_fire)
324b92f8445Sssszwic  val s2_req_ptags        = RegEnable(s1_req_ptags,        0.U.asTypeOf(s1_req_ptags),     s1_fire)
325b39ba14bSxu_zh  val s2_req_gpaddr       = RegEnable(s1_req_gpaddr,       0.U.asTypeOf(s1_req_gpaddr),    s1_fire)
326b92f8445Sssszwic  val s2_doubleline       = RegEnable(s1_doubleline,       0.U.asTypeOf(s1_doubleline),    s1_fire)
327f80535c3Sxu_zh  val s2_exception        = RegEnable(s1_exception_out,    0.U.asTypeOf(s1_exception_out), s1_fire)  // includes itlb/pmp/meta exception
328*c1b28b66STang Haojin  val s2_excp_fromBackend = RegEnable(s1_excp_fromBackend, false.B,                        s1_fire)
329002c10a4SYanqin Li  val s2_pmp_mmio         = RegEnable(s1_pmp_mmio,         0.U.asTypeOf(s1_pmp_mmio),      s1_fire)
330002c10a4SYanqin Li  val s2_itlb_pbmt        = RegEnable(s1_itlb_pbmt,        0.U.asTypeOf(s1_itlb_pbmt),     s1_fire)
331a61a35e0Sssszwic
33288895b11Sxu_zh  val s2_req_vSetIdx  = s2_req_vaddr.map(get_idx)
333b92f8445Sssszwic  val s2_req_offset   = s2_req_vaddr(0)(log2Ceil(blockBytes)-1, 0)
334b92f8445Sssszwic  val s2_req_paddr    = s2_req_vaddr.zip(s2_req_ptags).map{case(vaddr, ptag) => get_paddr_from_ptag(vaddr, ptag)}
335a61a35e0Sssszwic
336b92f8445Sssszwic  val s2_SRAMhits     = RegEnable(s1_SRAMhits, 0.U.asTypeOf(s1_SRAMhits), s1_fire)
337b92f8445Sssszwic  val s2_codes        = RegEnable(s1_codes, 0.U.asTypeOf(s1_codes), s1_fire)
338b92f8445Sssszwic  val s2_hits         = RegInit(VecInit(Seq.fill(PortNumber)(false.B)))
339b92f8445Sssszwic  val s2_datas        = RegInit(VecInit(Seq.fill(ICacheDataBanks)(0.U((blockBits/ICacheDataBanks).W))))
340a61a35e0Sssszwic
341a61a35e0Sssszwic  /**
342a61a35e0Sssszwic    ******************************************************************************
343b92f8445Sssszwic    * report data parity error
344a61a35e0Sssszwic    ******************************************************************************
345a61a35e0Sssszwic    */
346b92f8445Sssszwic  // check data error
347b92f8445Sssszwic  val s2_bankSel     = getBankSel(s2_req_offset, s2_valid)
3488966a895Sxu_zh  val s2_bank_corrupt = (0 until ICacheDataBanks).map(i => (encodeDataECC(s2_datas(i)) =/= s2_codes(i)))
34988895b11Sxu_zh  val s2_data_corrupt = (0 until PortNumber).map(port => (0 until ICacheDataBanks).map(bank =>
35088895b11Sxu_zh                         s2_bank_corrupt(bank) && s2_bankSel(port)(bank).asBool).reduce(_||_) && s2_SRAMhits(port))
351b92f8445Sssszwic  // meta error is checked in prefetch pipeline
35288895b11Sxu_zh  val s2_meta_corrupt = RegEnable(s1_meta_corrupt, 0.U.asTypeOf(s1_meta_corrupt), s1_fire)
353b92f8445Sssszwic  // send errors to top
354a61a35e0Sssszwic  (0 until PortNumber).map{ i =>
35588895b11Sxu_zh    io.errors(i).valid              := io.csr_parity_enable && RegNext(s1_fire) && (s2_meta_corrupt(i) || s2_data_corrupt(i))
35688895b11Sxu_zh    io.errors(i).bits.report_to_beu := io.csr_parity_enable && RegNext(s1_fire) && (s2_meta_corrupt(i) || s2_data_corrupt(i))
357b92f8445Sssszwic    io.errors(i).bits.paddr         := s2_req_paddr(i)
3580184a80eSYanqin Li    io.errors(i).bits.source        := DontCare
35988895b11Sxu_zh    io.errors(i).bits.source.tag    := s2_meta_corrupt(i)
36088895b11Sxu_zh    io.errors(i).bits.source.data   := s2_data_corrupt(i)
3610184a80eSYanqin Li    io.errors(i).bits.source.l2     := false.B
3620184a80eSYanqin Li    io.errors(i).bits.opType        := DontCare
3630184a80eSYanqin Li    io.errors(i).bits.opType.fetch  := true.B
36479b191f7SJay  }
36579b191f7SJay
366b92f8445Sssszwic  /**
367b92f8445Sssszwic    ******************************************************************************
368b92f8445Sssszwic    * monitor missUint response port
369b92f8445Sssszwic    ******************************************************************************
370b92f8445Sssszwic    */
371fa42eb78Sxu_zh  val s2_MSHR_match = VecInit((0 until PortNumber).map( i =>
372fa42eb78Sxu_zh    (s2_req_vSetIdx(i) === fromMSHR.bits.vSetIdx) &&
373b92f8445Sssszwic    (s2_req_ptags(i) === getPhyTagFromBlk(fromMSHR.bits.blkPaddr)) &&
374fa42eb78Sxu_zh    fromMSHR.valid  // we don't care about whether it's corrupt here
375fa42eb78Sxu_zh  ))
376b92f8445Sssszwic  val s2_MSHR_hits  = Seq(s2_valid && s2_MSHR_match(0),
377fa42eb78Sxu_zh                          s2_valid && s2_MSHR_match(1) && s2_doubleline)
378b92f8445Sssszwic  val s2_MSHR_datas = fromMSHR.bits.data.asTypeOf(Vec(ICacheDataBanks, UInt((blockBits/ICacheDataBanks).W)))
379b92f8445Sssszwic
380b92f8445Sssszwic  val s2_bankIdxLow  = s2_req_offset >> log2Ceil(blockBytes/ICacheDataBanks)
381fa42eb78Sxu_zh  val s2_bankMSHRHit = VecInit((0 until ICacheDataBanks).map( i =>
382fa42eb78Sxu_zh    ((i.U >= s2_bankIdxLow) && s2_MSHR_hits(0)) || ((i.U < s2_bankIdxLow) && s2_MSHR_hits(1))
383fa42eb78Sxu_zh  ))
384b92f8445Sssszwic
385b92f8445Sssszwic  (0 until ICacheDataBanks).foreach{ i =>
386b92f8445Sssszwic    when(s1_fire) {
387b92f8445Sssszwic      s2_datas := s1_datas
388fa42eb78Sxu_zh    }.elsewhen(s2_bankMSHRHit(i) && !fromMSHR.bits.corrupt) {
389fa42eb78Sxu_zh      // if corrupt, no need to update s2_datas (it's wrong anyway), to save power
390b92f8445Sssszwic      s2_datas(i) := s2_MSHR_datas(i)
391b92f8445Sssszwic    }
392b92f8445Sssszwic  }
393b92f8445Sssszwic
394b92f8445Sssszwic  (0 until PortNumber).foreach{ i =>
395b92f8445Sssszwic    when(s1_fire) {
396b92f8445Sssszwic      s2_hits := s1_hits
397b92f8445Sssszwic    }.elsewhen(s2_MSHR_hits(i)) {
398fa42eb78Sxu_zh      // update s2_hits even if it's corrupt, to let s2_fire
399b92f8445Sssszwic      s2_hits(i) := true.B
400b92f8445Sssszwic    }
401b92f8445Sssszwic  }
402b92f8445Sssszwic
40388895b11Sxu_zh  val s2_l2_corrupt = RegInit(VecInit(Seq.fill(PortNumber)(false.B)))
404b92f8445Sssszwic  (0 until PortNumber).foreach{ i =>
405b92f8445Sssszwic    when(s1_fire) {
40688895b11Sxu_zh      s2_l2_corrupt(i) := false.B
407b92f8445Sssszwic    }.elsewhen(s2_MSHR_hits(i)) {
40888895b11Sxu_zh      s2_l2_corrupt(i) := fromMSHR.bits.corrupt
409b92f8445Sssszwic    }
410b92f8445Sssszwic  }
411b92f8445Sssszwic
412b92f8445Sssszwic  /**
413b92f8445Sssszwic    ******************************************************************************
414b92f8445Sssszwic    * send request to MSHR if ICache miss
415b92f8445Sssszwic    ******************************************************************************
416b92f8445Sssszwic    */
417002c10a4SYanqin Li
418002c10a4SYanqin Li  // merge pmp mmio and itlb pbmt
419002c10a4SYanqin Li  val s2_mmio = VecInit((s2_pmp_mmio zip s2_itlb_pbmt).map{ case (mmio, pbmt) =>
420002c10a4SYanqin Li    mmio || Pbmt.isUncache(pbmt)
421002c10a4SYanqin Li  })
422002c10a4SYanqin Li
423f80535c3Sxu_zh  /* s2_exception includes itlb pf/gpf/af, pmp af and meta corruption (af), neither of which should be fetched
424f80535c3Sxu_zh   * mmio should not be fetched, it will be fetched by IFU mmio fsm
425f80535c3Sxu_zh   * also, if previous has exception, latter port should also not be fetched
42688895b11Sxu_zh   */
427b808ac73Sxu_zh  val s2_miss = VecInit((0 until PortNumber).map { i =>
428b808ac73Sxu_zh    !s2_hits(i) && (if (i==0) true.B else s2_doubleline) &&
42988895b11Sxu_zh      s2_exception.take(i+1).map(_ === ExceptionType.none).reduce(_&&_) &&
43088895b11Sxu_zh      s2_mmio.take(i+1).map(!_).reduce(_&&_)
431b808ac73Sxu_zh  })
432b92f8445Sssszwic
433b92f8445Sssszwic  val toMSHRArbiter = Module(new Arbiter(new ICacheMissReq, PortNumber))
434b92f8445Sssszwic
435b92f8445Sssszwic  // To avoid sending duplicate requests.
436b92f8445Sssszwic  val has_send = RegInit(VecInit(Seq.fill(PortNumber)(false.B)))
437b92f8445Sssszwic  (0 until PortNumber).foreach{ i =>
438b92f8445Sssszwic    when(s1_fire) {
439b92f8445Sssszwic      has_send(i) := false.B
440b92f8445Sssszwic    }.elsewhen(toMSHRArbiter.io.in(i).fire) {
441b92f8445Sssszwic      has_send(i) := true.B
442b92f8445Sssszwic    }
443b92f8445Sssszwic  }
444b92f8445Sssszwic
445b92f8445Sssszwic  (0 until PortNumber).map{ i =>
446b92f8445Sssszwic    toMSHRArbiter.io.in(i).valid          := s2_valid && s2_miss(i) && !has_send(i) && !s2_flush
447b92f8445Sssszwic    toMSHRArbiter.io.in(i).bits.blkPaddr  := getBlkAddr(s2_req_paddr(i))
448b92f8445Sssszwic    toMSHRArbiter.io.in(i).bits.vSetIdx   := s2_req_vSetIdx(i)
449b92f8445Sssszwic  }
450b92f8445Sssszwic  toMSHR <> toMSHRArbiter.io.out
451b92f8445Sssszwic
452b92f8445Sssszwic  XSPerfAccumulate("to_missUnit_stall",  toMSHR.valid && !toMSHR.ready)
453b92f8445Sssszwic
454b92f8445Sssszwic  val s2_fetch_finish = !s2_miss.reduce(_||_)
455f80535c3Sxu_zh
456f80535c3Sxu_zh  // also raise af if data/l2 corrupt is detected
457f80535c3Sxu_zh  val s2_data_exception = VecInit(s2_data_corrupt.map(ExceptionType.fromECC(io.csr_parity_enable, _)))
458f80535c3Sxu_zh  val s2_l2_exception   = VecInit(s2_l2_corrupt.map(ExceptionType.fromECC(true.B, _)))
459f80535c3Sxu_zh
460f80535c3Sxu_zh  // merge s2 exceptions, itlb has the highest priority, meta next, meta/data/l2 lowest (and we dont care about prioritizing between this three)
46188895b11Sxu_zh  val s2_exception_out = ExceptionType.merge(
462f80535c3Sxu_zh    s2_exception,  // includes itlb/pmp/meta exception
463f80535c3Sxu_zh    s2_data_exception,
464f80535c3Sxu_zh    s2_l2_exception
46588895b11Sxu_zh  )
466b92f8445Sssszwic
467b92f8445Sssszwic  /**
468b92f8445Sssszwic    ******************************************************************************
469b92f8445Sssszwic    * response to IFU
470b92f8445Sssszwic    ******************************************************************************
471b92f8445Sssszwic    */
4721a5af821Sxu_zh  (0 until PortNumber).foreach{ i =>
473b92f8445Sssszwic    if(i == 0) {
474b92f8445Sssszwic      toIFU(i).valid          := s2_fire
47588895b11Sxu_zh      toIFU(i).bits.exception := s2_exception_out(i)
476002c10a4SYanqin Li      toIFU(i).bits.pmp_mmio  := s2_pmp_mmio(i)   // pass pmp_mmio instead of merged mmio to IFU
477002c10a4SYanqin Li      toIFU(i).bits.itlb_pbmt := s2_itlb_pbmt(i)
478b92f8445Sssszwic      toIFU(i).bits.data      := s2_datas.asTypeOf(UInt(blockBits.W))
479b92f8445Sssszwic    } else {
480b92f8445Sssszwic      toIFU(i).valid          := s2_fire && s2_doubleline
48188895b11Sxu_zh      toIFU(i).bits.exception := Mux(s2_doubleline, s2_exception_out(i), ExceptionType.none)
482002c10a4SYanqin Li      toIFU(i).bits.pmp_mmio  := s2_pmp_mmio(i) && s2_doubleline
483002c10a4SYanqin Li      toIFU(i).bits.itlb_pbmt := Mux(s2_doubleline, s2_itlb_pbmt(i), Pbmt.pma)
484b92f8445Sssszwic      toIFU(i).bits.data      := DontCare
485b92f8445Sssszwic    }
486*c1b28b66STang Haojin    toIFU(i).bits.exceptionFromBackend := s2_excp_fromBackend
487b92f8445Sssszwic    toIFU(i).bits.vaddr       := s2_req_vaddr(i)
488b92f8445Sssszwic    toIFU(i).bits.paddr       := s2_req_paddr(i)
4891a5af821Sxu_zh    toIFU(i).bits.gpaddr      := s2_req_gpaddr  // Note: toIFU(1).bits.gpaddr is actually DontCare in current design
490b92f8445Sssszwic  }
491b92f8445Sssszwic
492b92f8445Sssszwic  s2_flush := io.flush
493b92f8445Sssszwic  s2_ready := (s2_fetch_finish && !io.respStall) || !s2_valid
494b92f8445Sssszwic  s2_fire  := s2_valid && s2_fetch_finish && !io.respStall && !s2_flush
495b92f8445Sssszwic
496b92f8445Sssszwic  /**
497b92f8445Sssszwic    ******************************************************************************
498b92f8445Sssszwic    * report Tilelink corrupt error
499b92f8445Sssszwic    ******************************************************************************
500b92f8445Sssszwic    */
501a61a35e0Sssszwic  (0 until PortNumber).map{ i =>
50288895b11Sxu_zh    when(RegNext(s2_fire && s2_l2_corrupt(i))){
503a61a35e0Sssszwic      io.errors(i).valid                 := true.B
5040184a80eSYanqin Li      io.errors(i).bits.report_to_beu    := false.B // l2 should have report that to bus error unit, no need to do it again
505b92f8445Sssszwic      io.errors(i).bits.paddr            := RegNext(s2_req_paddr(i))
5060184a80eSYanqin Li      io.errors(i).bits.source.tag       := false.B
5070184a80eSYanqin Li      io.errors(i).bits.source.data      := false.B
5080184a80eSYanqin Li      io.errors(i).bits.source.l2        := true.B
5091d8f4dcbSJay    }
5101d8f4dcbSJay  }
5111d8f4dcbSJay
512a61a35e0Sssszwic  /**
513a61a35e0Sssszwic    ******************************************************************************
514a61a35e0Sssszwic    * performance info. TODO: need to simplify the logic
515a61a35e0Sssszwic    ***********************************************************s*******************
516a61a35e0Sssszwic    */
517b92f8445Sssszwic  io.perfInfo.only_0_hit      :=  s2_hits(0) && !s2_doubleline
518b92f8445Sssszwic  io.perfInfo.only_0_miss     := !s2_hits(0) && !s2_doubleline
519b92f8445Sssszwic  io.perfInfo.hit_0_hit_1     :=  s2_hits(0) &&  s2_hits(1) && s2_doubleline
520b92f8445Sssszwic  io.perfInfo.hit_0_miss_1    :=  s2_hits(0) && !s2_hits(1) && s2_doubleline
521b92f8445Sssszwic  io.perfInfo.miss_0_hit_1    := !s2_hits(0) &&  s2_hits(1) && s2_doubleline
522b92f8445Sssszwic  io.perfInfo.miss_0_miss_1   := !s2_hits(0) && !s2_hits(1) && s2_doubleline
52388895b11Sxu_zh  io.perfInfo.hit_0_except_1  :=  s2_hits(0) && (s2_exception(1) =/= ExceptionType.none) && s2_doubleline
52488895b11Sxu_zh  io.perfInfo.miss_0_except_1 := !s2_hits(0) && (s2_exception(1) =/= ExceptionType.none) && s2_doubleline
525b92f8445Sssszwic  io.perfInfo.bank_hit(0)     :=  s2_hits(0)
526b92f8445Sssszwic  io.perfInfo.bank_hit(1)     :=  s2_hits(1) && s2_doubleline
52788895b11Sxu_zh  io.perfInfo.except_0        :=  s2_exception(0) =/= ExceptionType.none
528b92f8445Sssszwic  io.perfInfo.hit             :=  s2_hits(0) && (!s2_doubleline || s2_hits(1))
52958dbdfc2SJay
53058dbdfc2SJay  /** <PERF> fetch bubble generated by icache miss */
53100240ba6SJay  XSPerfAccumulate("icache_bubble_s2_miss", s2_valid && !s2_fetch_finish )
532b92f8445Sssszwic  XSPerfAccumulate("icache_bubble_s0_wayLookup", s0_valid && !fromWayLookup.ready)
533b92f8445Sssszwic
534b92f8445Sssszwic  io.fetch.topdownIcacheMiss := !s2_fetch_finish
535b92f8445Sssszwic  io.fetch.topdownItlbMiss := s0_valid && !fromWayLookup.ready
536b92f8445Sssszwic
537b92f8445Sssszwic  // class ICacheTouchDB(implicit p: Parameters) extends ICacheBundle{
538b92f8445Sssszwic  //   val blkPaddr  = UInt((PAddrBits - blockOffBits).W)
539b92f8445Sssszwic  //   val vSetIdx   = UInt(idxBits.W)
540b92f8445Sssszwic  //   val waymask   = UInt(log2Ceil(nWays).W)
541b92f8445Sssszwic  // }
542b92f8445Sssszwic
543b92f8445Sssszwic  // val isWriteICacheTouchTable = WireInit(Constantin.createRecord("isWriteICacheTouchTable" + p(XSCoreParamsKey).HartId.toString))
544b92f8445Sssszwic  // val ICacheTouchTable = ChiselDB.createTable("ICacheTouchTable" + p(XSCoreParamsKey).HartId.toString, new ICacheTouchDB)
545b92f8445Sssszwic
546b92f8445Sssszwic  // val ICacheTouchDumpData = Wire(Vec(PortNumber, new ICacheTouchDB))
547b92f8445Sssszwic  // (0 until PortNumber).foreach{ i =>
548b92f8445Sssszwic  //   ICacheTouchDumpData(i).blkPaddr  := getBlkAddr(s2_req_paddr(i))
549b92f8445Sssszwic  //   ICacheTouchDumpData(i).vSetIdx   := s2_req_vSetIdx(i)
550b92f8445Sssszwic  //   ICacheTouchDumpData(i).waymask   := OHToUInt(s2_tag_match_vec(i))
551b92f8445Sssszwic  //   ICacheTouchTable.log(
552b92f8445Sssszwic  //     data  = ICacheTouchDumpData(i),
553b92f8445Sssszwic  //     en    = io.touch(i).valid,
554b92f8445Sssszwic  //     site  = "req_" + i.toString,
555b92f8445Sssszwic  //     clock = clock,
556b92f8445Sssszwic  //     reset = reset
557b92f8445Sssszwic  //   )
558b92f8445Sssszwic  // }
55958dbdfc2SJay
560a61a35e0Sssszwic  /**
561a61a35e0Sssszwic    ******************************************************************************
562a61a35e0Sssszwic    * difftest refill check
563a61a35e0Sssszwic    ******************************************************************************
564a61a35e0Sssszwic    */
565afa866b1Sguohongyu  if (env.EnableDifftest) {
566afa866b1Sguohongyu    val discards = (0 until PortNumber).map { i =>
567002c10a4SYanqin Li      val discard = toIFU(i).bits.exception =/= ExceptionType.none || toIFU(i).bits.pmp_mmio ||
568002c10a4SYanqin Li        Pbmt.isUncache(toIFU(i).bits.itlb_pbmt)
569afa866b1Sguohongyu      discard
570afa866b1Sguohongyu    }
571b92f8445Sssszwic    val blkPaddrAll = s2_req_paddr.map(addr => addr(PAddrBits - 1, blockOffBits) << blockOffBits)
572b92f8445Sssszwic    (0 until ICacheDataBanks).map { i =>
573a0c65233SYinan Xu      val diffMainPipeOut = DifftestModule(new DiffRefillEvent, dontCare = true)
5747d45a146SYinan Xu      diffMainPipeOut.coreid := io.hartId
575b92f8445Sssszwic      diffMainPipeOut.index := (3 + i).U
576b92f8445Sssszwic
577b92f8445Sssszwic      val bankSel = getBankSel(s2_req_offset, s2_valid).reduce(_|_)
578b92f8445Sssszwic      val lineSel = getLineSel(s2_req_offset)
579b92f8445Sssszwic
580b92f8445Sssszwic      diffMainPipeOut.valid := s2_fire && bankSel(i).asBool && Mux(lineSel(i), !discards(1), !discards(0))
581b92f8445Sssszwic      diffMainPipeOut.addr  := Mux(lineSel(i), blkPaddrAll(1) + (i.U << (log2Ceil(blockBytes/ICacheDataBanks))),
582b92f8445Sssszwic                                               blkPaddrAll(0) + (i.U << (log2Ceil(blockBytes/ICacheDataBanks))))
583b92f8445Sssszwic
584b92f8445Sssszwic      diffMainPipeOut.data :=  s2_datas(i).asTypeOf(diffMainPipeOut.data)
585b92f8445Sssszwic      diffMainPipeOut.idtfr := DontCare
586afa866b1Sguohongyu    }
587afa866b1Sguohongyu  }
5881d8f4dcbSJay}